jtag: linuxgpiod: drop extra parenthesis
[openocd.git] / src / target / Makefile.am
1 if OOCD_TRACE
2 OOCD_TRACE_FILES = %D%/oocd_trace.c
3 else
4 OOCD_TRACE_FILES =
5 endif
6
7 %C%_libtarget_la_LIBADD = %D%/openrisc/libopenrisc.la \
8 %D%/riscv/libriscv.la
9
10 %C%_libtarget_la_CPPFLAGS = $(AM_CPPFLAGS)
11
12 STARTUP_TCL_SRCS += %D%/startup.tcl
13
14 noinst_LTLIBRARIES += %D%/libtarget.la
15 %C%_libtarget_la_SOURCES = \
16 $(TARGET_CORE_SRC) \
17 $(ARM_DEBUG_SRC) \
18 $(ARMV4_5_SRC) \
19 $(ARMV6_SRC) \
20 $(ARMV7_SRC) \
21 $(ARM_MISC_SRC) \
22 $(AVR32_SRC) \
23 $(MIPS32_SRC) \
24 $(NDS32_SRC) \
25 $(STM8_SRC) \
26 $(INTEL_IA32_SRC) \
27 $(ESIRISC_SRC) \
28 $(ARC_SRC) \
29 %D%/avrt.c \
30 %D%/dsp563xx.c \
31 %D%/dsp563xx_once.c \
32 %D%/dsp5680xx.c \
33 %D%/hla_target.c \
34 $(ARMV8_SRC) \
35 $(MIPS64_SRC)
36
37 if HAVE_CAPSTONE
38 %C%_libtarget_la_CPPFLAGS += $(CAPSTONE_CFLAGS)
39 %C%_libtarget_la_LIBADD += $(CAPSTONE_LIBS)
40 endif
41
42 TARGET_CORE_SRC = \
43 %D%/algorithm.c \
44 %D%/register.c \
45 %D%/image.c \
46 %D%/breakpoints.c \
47 %D%/target.c \
48 %D%/target_request.c \
49 %D%/testee.c \
50 %D%/semihosting_common.c \
51 %D%/smp.c
52
53 ARMV4_5_SRC = \
54 %D%/armv4_5.c \
55 %D%/armv4_5_mmu.c \
56 %D%/armv4_5_cache.c \
57 $(ARM7_9_SRC)
58
59 ARM7_9_SRC = \
60 %D%/arm7_9_common.c \
61 %D%/arm7tdmi.c \
62 %D%/arm720t.c \
63 %D%/arm9tdmi.c \
64 %D%/arm920t.c \
65 %D%/arm966e.c \
66 %D%/arm946e.c \
67 %D%/arm926ejs.c \
68 %D%/feroceon.c
69
70 ARM_MISC_SRC = \
71 %D%/fa526.c \
72 %D%/xscale.c
73
74 ARMV6_SRC = \
75 %D%/arm11.c \
76 %D%/arm11_dbgtap.c
77
78 ARMV7_SRC = \
79 %D%/armv7m.c \
80 %D%/armv7m_trace.c \
81 %D%/cortex_m.c \
82 %D%/armv7a.c \
83 %D%/armv7a_mmu.c \
84 %D%/cortex_a.c \
85 %D%/ls1_sap.c \
86 %D%/mem_ap.c
87
88 ARMV8_SRC = \
89 %D%/armv8_dpm.c \
90 %D%/armv8_opcodes.c \
91 %D%/aarch64.c \
92 %D%/a64_disassembler.c \
93 %D%/armv8.c \
94 %D%/armv8_cache.c
95
96 ARM_DEBUG_SRC = \
97 %D%/arm_dpm.c \
98 %D%/arm_jtag.c \
99 %D%/arm_disassembler.c \
100 %D%/arm_simulator.c \
101 %D%/arm_semihosting.c \
102 %D%/arm_adi_v5.c \
103 %D%/arm_dap.c \
104 %D%/armv7a_cache.c \
105 %D%/armv7a_cache_l2x.c \
106 %D%/adi_v5_dapdirect.c \
107 %D%/adi_v5_jtag.c \
108 %D%/adi_v5_swd.c \
109 %D%/embeddedice.c \
110 %D%/trace.c \
111 %D%/etb.c \
112 %D%/etm.c \
113 $(OOCD_TRACE_FILES) \
114 %D%/etm_dummy.c \
115 %D%/arm_cti.c
116
117 AVR32_SRC = \
118 %D%/avr32_ap7k.c \
119 %D%/avr32_jtag.c \
120 %D%/avr32_mem.c \
121 %D%/avr32_regs.c
122
123 MIPS32_SRC = \
124 %D%/mips32.c \
125 %D%/mips_m4k.c \
126 %D%/mips32_pracc.c \
127 %D%/mips32_dmaacc.c \
128 %D%/mips_ejtag.c
129
130 MIPS64_SRC = \
131 %D%/mips64.c \
132 %D%/mips32_pracc.c \
133 %D%/mips64_pracc.c \
134 %D%/mips_mips64.c \
135 %D%/trace.c \
136 %D%/mips_ejtag.c
137
138 NDS32_SRC = \
139 %D%/nds32.c \
140 %D%/nds32_reg.c \
141 %D%/nds32_cmd.c \
142 %D%/nds32_disassembler.c \
143 %D%/nds32_tlb.c \
144 %D%/nds32_v2.c \
145 %D%/nds32_v3_common.c \
146 %D%/nds32_v3.c \
147 %D%/nds32_v3m.c \
148 %D%/nds32_aice.c
149
150 STM8_SRC = \
151 %D%/stm8.c
152
153 INTEL_IA32_SRC = \
154 %D%/quark_x10xx.c \
155 %D%/quark_d20xx.c \
156 %D%/lakemont.c \
157 %D%/x86_32_common.c
158
159 ESIRISC_SRC = \
160 %D%/esirisc.c \
161 %D%/esirisc_jtag.c \
162 %D%/esirisc_trace.c
163
164 ARC_SRC = \
165 %D%/arc.c \
166 %D%/arc_cmd.c \
167 %D%/arc_jtag.c \
168 %D%/arc_mem.c
169
170 %C%_libtarget_la_SOURCES += \
171 %D%/algorithm.h \
172 %D%/arm.h \
173 %D%/arm_dpm.h \
174 %D%/arm_jtag.h \
175 %D%/arm_adi_v5.h \
176 %D%/armv7a_cache.h \
177 %D%/armv7a_cache_l2x.h \
178 %D%/armv7a_mmu.h \
179 %D%/arm_disassembler.h \
180 %D%/a64_disassembler.h \
181 %D%/arm_opcodes.h \
182 %D%/arm_simulator.h \
183 %D%/arm_semihosting.h \
184 %D%/arm7_9_common.h \
185 %D%/arm7tdmi.h \
186 %D%/arm720t.h \
187 %D%/arm9tdmi.h \
188 %D%/arm920t.h \
189 %D%/arm926ejs.h \
190 %D%/arm966e.h \
191 %D%/arm946e.h \
192 %D%/arm11.h \
193 %D%/arm11_dbgtap.h \
194 %D%/armv4_5.h \
195 %D%/armv4_5_mmu.h \
196 %D%/armv4_5_cache.h \
197 %D%/armv7a.h \
198 %D%/armv7m.h \
199 %D%/armv7m_trace.h \
200 %D%/armv8.h \
201 %D%/armv8_dpm.h \
202 %D%/armv8_opcodes.h \
203 %D%/armv8_cache.h \
204 %D%/avrt.h \
205 %D%/dsp563xx.h \
206 %D%/dsp563xx_once.h \
207 %D%/dsp5680xx.h \
208 %D%/breakpoints.h \
209 %D%/cortex_m.h \
210 %D%/cortex_a.h \
211 %D%/aarch64.h \
212 %D%/embeddedice.h \
213 %D%/etb.h \
214 %D%/etm.h \
215 %D%/etm_dummy.h \
216 %D%/image.h \
217 %D%/mips32.h \
218 %D%/mips64.h \
219 %D%/mips_m4k.h \
220 %D%/mips_mips64.h \
221 %D%/mips_ejtag.h \
222 %D%/mips32_pracc.h \
223 %D%/mips32_dmaacc.h \
224 %D%/mips64_pracc.h \
225 %D%/oocd_trace.h \
226 %D%/register.h \
227 %D%/target.h \
228 %D%/target_type.h \
229 %D%/trace.h \
230 %D%/target_request.h \
231 %D%/trace.h \
232 %D%/xscale.h \
233 %D%/smp.h \
234 %D%/avr32_ap7k.h \
235 %D%/avr32_jtag.h \
236 %D%/avr32_mem.h \
237 %D%/avr32_regs.h \
238 %D%/nds32.h \
239 %D%/nds32_cmd.h \
240 %D%/nds32_disassembler.h \
241 %D%/nds32_edm.h \
242 %D%/nds32_insn.h \
243 %D%/nds32_reg.h \
244 %D%/nds32_tlb.h \
245 %D%/nds32_v2.h \
246 %D%/nds32_v3_common.h \
247 %D%/nds32_v3.h \
248 %D%/nds32_v3m.h \
249 %D%/nds32_aice.h \
250 %D%/semihosting_common.h \
251 %D%/stm8.h \
252 %D%/lakemont.h \
253 %D%/x86_32_common.h \
254 %D%/arm_cti.h \
255 %D%/esirisc.h \
256 %D%/esirisc_jtag.h \
257 %D%/esirisc_regs.h \
258 %D%/esirisc_trace.h \
259 %D%/arc.h \
260 %D%/arc_cmd.h \
261 %D%/arc_jtag.h \
262 %D%/arc_mem.h
263
264 include %D%/openrisc/Makefile.am
265 include %D%/riscv/Makefile.am

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)