add at91rm9200-ek board support
authorJean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
Mon, 21 Feb 2011 17:59:50 +0000 (18:59 +0100)
committerØyvind Harboe <oyvind.harboe@zylin.com>
Wed, 23 Feb 2011 07:13:59 +0000 (08:13 +0100)
tested with jlink sam-ice v5 while loading barebox

(gdb) load
Loading section .text, size 0x2f190 lma 0x21f00000
Loading section .rodata, size 0x931c lma 0x21f2f190
Loading section .data, size 0x29e8 lma 0x21f384ac
Loading section .barebox_cmd, size 0x78c lma 0x21f3ae94
Loading section .barebox_initcalls, size 0x80 lma 0x21f3b620
Start address 0x21f00000, load size 243360
Transfer rate: 26 KB/sec, 13520 bytes/write.

Signed-off-by: Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
Cc: Nicolas Ferre <nicolas.ferre@atmel.com>
Cc: Patrice Vilchez <patrice.vilchez@atmel.com>
tcl/board/at91rm9200-ek.cfg [new file with mode: 0644]

diff --git a/tcl/board/at91rm9200-ek.cfg b/tcl/board/at91rm9200-ek.cfg
new file mode 100644 (file)
index 0000000..07a006b
--- /dev/null
@@ -0,0 +1,112 @@
+#
+# Copyright 2010 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
+#
+# under GPLv2 Only
+#
+# This is for the "at91rm9200-ek" eval board.
+#
+#
+# It has atmel at91rm9200 chip.
+source [find target/at91rm9200.cfg]
+
+reset_config trst_and_srst
+
+$_TARGETNAME configure -event gdb-attach { reset init }
+$_TARGETNAME configure -event reset-init { at91rm9200_ek_init }
+
+## flash bank <name> <driver> <base> <size> <chip_width> <bus_width> <target>
+set _FLASHNAME $_CHIPNAME.flash
+flash bank $_FLASHNAME cfi 0x10000000 0x00800000 2 2 $_TARGETNAME
+
+
+proc at91rm9200_ek_init { } {
+       # Try to run at 1khz... Yea, that slow!
+       # Chip is really running @ 32khz
+       adapter_khz 8
+
+       mww 0xfffffc64 0xffffffff
+       ## disable all clocks but system clock
+       mww 0xfffffc04 0xfffffffe
+       ## disable all clocks to pioa and piob
+       mww 0xfffffc14 0xffffffc3
+       ## master clock = slow cpu = slow
+       ## (means the CPU is running at 32khz!)
+       mww 0xfffffc30 0
+       ## main osc enable
+       mww 0xfffffc20 0x0000ff01
+       ## MC_PUP
+       mww 0xFFFFFF50 0x00000000
+       ## MC_PUER: Memory controller protection unit disable
+       mww 0xFFFFFF54 0x00000000
+       ## EBI_CFGR
+       mww 0xFFFFFF64 0x00000000
+       ## SMC2_CSR[0]: 16bit, 2 TDF, 4 WS
+       mww 0xFFFFFF70 0x00003284
+
+       ## Init Clocks
+       ## CKGR_PLLAR
+       mww 0xFFFFFC28 0x2000BF05
+       ## PLLAR: 179,712000 MHz for PCK
+       mww 0xFFFFFC28 0x20263E04
+       sleep 100
+       ## PMC_MCKR
+       mww 0xFFFFFC30 0x00000100
+       sleep 100
+       ## ;MCKR : PCK/3 = MCK Master Clock = 59,904000MHz from PLLA
+       mww 0xFFFFFC30 0x00000202
+       sleep 100
+
+       #========================================
+       # CPU now runs at 180mhz
+       # SYS runs at 60mhz.
+       adapter_khz 40000
+       #========================================
+
+       ## Init SDRAM
+       ## PIOC_ASR: Configure PIOC as peripheral (D16/D31)
+       mww 0xFFFFF870 0xFFFF0000
+       ## PIOC_BSR:
+       mww 0xFFFFF874 0x00000000
+       ## PIOC_PDR:
+       mww 0xFFFFF804 0xFFFF0000
+       ## EBI_CSA : CS1=SDRAM
+       mww 0xFFFFFF60 0x00000002
+       ## EBI_CFGR:
+       mww 0xFFFFFF64 0x00000000
+       ## SDRC_CR :
+       mww 0xFFFFFF98 0x2188c155
+       ## SDRC_MR : Precharge All
+       mww 0xFFFFFF90 0x00000002
+       ## access SDRAM
+       mww 0x20000000 0x00000000
+       ## SDRC_MR : Refresh
+       mww 0xFFFFFF90 0x00000004
+       ## access SDRAM
+       mww 0x20000000 0x00000000
+       ## access SDRAM
+       mww 0x20000000 0x00000000
+       ## access SDRAM
+       mww 0x20000000 0x00000000
+       ## access SDRAM
+       mww 0x20000000 0x00000000
+       ## access SDRAM
+       mww 0x20000000 0x00000000
+       ## access SDRAM
+       mww 0x20000000 0x00000000
+       ## access SDRAM
+       mww 0x20000000 0x00000000
+       ## access SDRAM
+       mww 0x20000000 0x00000000
+       ## SDRC_MR : Load Mode Register
+       mww 0xFFFFFF90 0x00000003
+       ## access SDRAM
+       mww 0x20000080 0x00000000
+       ## SDRC_TR : Write refresh rate
+       mww 0xFFFFFF94 0x000002E0
+       ## access SDRAM
+       mww 0x20000000 0x00000000
+       ## SDRC_MR : Normal Mode
+       mww 0xFFFFFF90 0x00000000
+       ## access SDRAM
+       mww 0x20000000 0x00000000
+}

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)