target: provide container_of()
[openocd.git] / src / target / armv4_5.h
1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
4 * *
5 * Copyright (C) 2008 by Spencer Oliver *
6 * spen@spen-soft.co.uk *
7 * *
8 * Copyright (C) 2009 by Øyvind Harboe *
9 * oyvind.harboe@zylin.com *
10 * *
11 * This program is free software; you can redistribute it and/or modify *
12 * it under the terms of the GNU General Public License as published by *
13 * the Free Software Foundation; either version 2 of the License, or *
14 * (at your option) any later version. *
15 * *
16 * This program is distributed in the hope that it will be useful, *
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
19 * GNU General Public License for more details. *
20 * *
21 * You should have received a copy of the GNU General Public License *
22 * along with this program; if not, write to the *
23 * Free Software Foundation, Inc., *
24 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
25 ***************************************************************************/
26 #ifndef ARMV4_5_H
27 #define ARMV4_5_H
28
29 #include "register.h"
30 #include "target.h"
31 #include "log.h"
32
33 typedef enum armv4_5_mode
34 {
35 ARMV4_5_MODE_USR = 16,
36 ARMV4_5_MODE_FIQ = 17,
37 ARMV4_5_MODE_IRQ = 18,
38 ARMV4_5_MODE_SVC = 19,
39 ARMV4_5_MODE_ABT = 23,
40 ARMV4_5_MODE_UND = 27,
41 ARMV4_5_MODE_SYS = 31,
42 ARMV4_5_MODE_ANY = -1
43 } armv4_5_mode_t;
44
45 extern char** armv4_5_mode_strings;
46
47 typedef enum armv4_5_state
48 {
49 ARMV4_5_STATE_ARM,
50 ARMV4_5_STATE_THUMB,
51 ARMV4_5_STATE_JAZELLE,
52 } armv4_5_state_t;
53
54 extern char* armv4_5_state_strings[];
55
56 extern int armv4_5_core_reg_map[7][17];
57
58 #define ARMV4_5_CORE_REG_MODE(cache, mode, num) \
59 cache->reg_list[armv4_5_core_reg_map[armv4_5_mode_to_number(mode)][num]]
60 #define ARMV4_5_CORE_REG_MODENUM(cache, mode, num) \
61 cache->reg_list[armv4_5_core_reg_map[mode][num]]
62
63 /* offsets into armv4_5 core register cache */
64 enum
65 {
66 ARMV4_5_CPSR = 31,
67 ARMV4_5_SPSR_FIQ = 32,
68 ARMV4_5_SPSR_IRQ = 33,
69 ARMV4_5_SPSR_SVC = 34,
70 ARMV4_5_SPSR_ABT = 35,
71 ARMV4_5_SPSR_UND = 36
72 };
73
74 #define ARMV4_5_COMMON_MAGIC 0x0A450A45
75
76 typedef struct armv4_5_common_s
77 {
78 int common_magic;
79 reg_cache_t *core_cache;
80 int /* armv4_5_mode */ core_mode;
81 enum armv4_5_state core_state;
82 bool is_armv4;
83 int (*full_context)(struct target_s *target);
84 int (*read_core_reg)(struct target_s *target, int num, enum armv4_5_mode mode);
85 int (*write_core_reg)(struct target_s *target, int num, enum armv4_5_mode mode, uint32_t value);
86 void *arch_info;
87 } armv4_5_common_t;
88
89 static inline struct armv4_5_common_s *
90 target_to_armv4_5(struct target_s *target)
91 {
92 return target->arch_info;
93 }
94
95 typedef struct armv4_5_algorithm_s
96 {
97 int common_magic;
98
99 enum armv4_5_mode core_mode;
100 enum armv4_5_state core_state;
101 } armv4_5_algorithm_t;
102
103 typedef struct armv4_5_core_reg_s
104 {
105 int num;
106 enum armv4_5_mode mode;
107 target_t *target;
108 armv4_5_common_t *armv4_5_common;
109 } armv4_5_core_reg_t;
110
111 extern reg_cache_t* armv4_5_build_reg_cache(target_t *target, armv4_5_common_t *armv4_5_common);
112
113 /* map psr mode bits to linear number */
114 static __inline int armv4_5_mode_to_number(enum armv4_5_mode mode)
115 {
116 switch (mode)
117 {
118 case ARMV4_5_MODE_USR: return 0; break;
119 case ARMV4_5_MODE_FIQ: return 1; break;
120 case ARMV4_5_MODE_IRQ: return 2; break;
121 case ARMV4_5_MODE_SVC: return 3; break;
122 case ARMV4_5_MODE_ABT: return 4; break;
123 case ARMV4_5_MODE_UND: return 5; break;
124 case ARMV4_5_MODE_SYS: return 6; break;
125 case ARMV4_5_MODE_ANY: return 0; break; /* map MODE_ANY to user mode */
126 default:
127 LOG_ERROR("invalid mode value encountered %d", mode);
128 return -1;
129 }
130 }
131
132 /* map linear number to mode bits */
133 static __inline enum armv4_5_mode armv4_5_number_to_mode(int number)
134 {
135 switch (number)
136 {
137 case 0: return ARMV4_5_MODE_USR; break;
138 case 1: return ARMV4_5_MODE_FIQ; break;
139 case 2: return ARMV4_5_MODE_IRQ; break;
140 case 3: return ARMV4_5_MODE_SVC; break;
141 case 4: return ARMV4_5_MODE_ABT; break;
142 case 5: return ARMV4_5_MODE_UND; break;
143 case 6: return ARMV4_5_MODE_SYS; break;
144 default:
145 LOG_ERROR("mode index out of bounds %d", number);
146 return ARMV4_5_MODE_ANY;
147 }
148 };
149
150 extern int armv4_5_arch_state(struct target_s *target);
151 extern int armv4_5_get_gdb_reg_list(target_t *target, reg_t **reg_list[], int *reg_list_size);
152
153 extern int armv4_5_register_commands(struct command_context_s *cmd_ctx);
154 extern int armv4_5_init_arch_info(target_t *target, armv4_5_common_t *armv4_5);
155
156 extern int armv4_5_run_algorithm(struct target_s *target, int num_mem_params, mem_param_t *mem_params, int num_reg_params, reg_param_t *reg_params, uint32_t entry_point, uint32_t exit_point, int timeout_ms, void *arch_info);
157
158 extern int armv4_5_invalidate_core_regs(target_t *target);
159
160 /* ARM mode instructions
161 */
162
163 /* Store multiple increment after
164 * Rn: base register
165 * List: for each bit in list: store register
166 * S: in priviledged mode: store user-mode registers
167 * W = 1: update the base register. W = 0: leave the base register untouched
168 */
169 #define ARMV4_5_STMIA(Rn, List, S, W) (0xe8800000 | ((S) << 22) | ((W) << 21) | ((Rn) << 16) | (List))
170
171 /* Load multiple increment after
172 * Rn: base register
173 * List: for each bit in list: store register
174 * S: in priviledged mode: store user-mode registers
175 * W = 1: update the base register. W = 0: leave the base register untouched
176 */
177 #define ARMV4_5_LDMIA(Rn, List, S, W) (0xe8900000 | ((S) << 22) | ((W) << 21) | ((Rn) << 16) | (List))
178
179 /* MOV r8, r8 */
180 #define ARMV4_5_NOP (0xe1a08008)
181
182 /* Move PSR to general purpose register
183 * R = 1: SPSR R = 0: CPSR
184 * Rn: target register
185 */
186 #define ARMV4_5_MRS(Rn, R) (0xe10f0000 | ((R) << 22) | ((Rn) << 12))
187
188 /* Store register
189 * Rd: register to store
190 * Rn: base register
191 */
192 #define ARMV4_5_STR(Rd, Rn) (0xe5800000 | ((Rd) << 12) | ((Rn) << 16))
193
194 /* Load register
195 * Rd: register to load
196 * Rn: base register
197 */
198 #define ARMV4_5_LDR(Rd, Rn) (0xe5900000 | ((Rd) << 12) | ((Rn) << 16))
199
200 /* Move general purpose register to PSR
201 * R = 1: SPSR R = 0: CPSR
202 * Field: Field mask
203 * 1: control field 2: extension field 4: status field 8: flags field
204 * Rm: source register
205 */
206 #define ARMV4_5_MSR_GP(Rm, Field, R) (0xe120f000 | (Rm) | ((Field) << 16) | ((R) << 22))
207 #define ARMV4_5_MSR_IM(Im, Rotate, Field, R) (0xe320f000 | (Im) | ((Rotate) << 8) | ((Field) << 16) | ((R) << 22))
208
209 /* Load Register Halfword Immediate Post-Index
210 * Rd: register to load
211 * Rn: base register
212 */
213 #define ARMV4_5_LDRH_IP(Rd, Rn) (0xe0d000b2 | ((Rd) << 12) | ((Rn) << 16))
214
215 /* Load Register Byte Immediate Post-Index
216 * Rd: register to load
217 * Rn: base register
218 */
219 #define ARMV4_5_LDRB_IP(Rd, Rn) (0xe4d00001 | ((Rd) << 12) | ((Rn) << 16))
220
221 /* Store register Halfword Immediate Post-Index
222 * Rd: register to store
223 * Rn: base register
224 */
225 #define ARMV4_5_STRH_IP(Rd, Rn) (0xe0c000b2 | ((Rd) << 12) | ((Rn) << 16))
226
227 /* Store register Byte Immediate Post-Index
228 * Rd: register to store
229 * Rn: base register
230 */
231 #define ARMV4_5_STRB_IP(Rd, Rn) (0xe4c00001 | ((Rd) << 12) | ((Rn) << 16))
232
233 /* Branch (and Link)
234 * Im: Branch target (left-shifted by 2 bits, added to PC)
235 * L: 1: branch and link 0: branch only
236 */
237 #define ARMV4_5_B(Im, L) (0xea000000 | (Im) | ((L) << 24))
238
239 /* Branch and exchange (ARM state)
240 * Rm: register holding branch target address
241 */
242 #define ARMV4_5_BX(Rm) (0xe12fff10 | (Rm))
243
244 /* Move to ARM register from coprocessor
245 * CP: Coprocessor number
246 * op1: Coprocessor opcode
247 * Rd: destination register
248 * CRn: first coprocessor operand
249 * CRm: second coprocessor operand
250 * op2: Second coprocessor opcode
251 */
252 #define ARMV4_5_MRC(CP, op1, Rd, CRn, CRm, op2) (0xee100010 | (CRm) | ((op2) << 5) | ((CP) << 8) | ((Rd) << 12) | ((CRn) << 16) | ((op1) << 21))
253
254 /* Move to coprocessor from ARM register
255 * CP: Coprocessor number
256 * op1: Coprocessor opcode
257 * Rd: destination register
258 * CRn: first coprocessor operand
259 * CRm: second coprocessor operand
260 * op2: Second coprocessor opcode
261 */
262 #define ARMV4_5_MCR(CP, op1, Rd, CRn, CRm, op2) (0xee000010 | (CRm) | ((op2) << 5) | ((CP) << 8) | ((Rd) << 12) | ((CRn) << 16) | ((op1) << 21))
263
264 /* Breakpoint instruction (ARMv5)
265 * Im: 16-bit immediate
266 */
267 #define ARMV5_BKPT(Im) (0xe1200070 | ((Im & 0xfff0) << 8) | (Im & 0xf))
268
269
270 /* Thumb mode instructions
271 */
272
273 /* Store register (Thumb mode)
274 * Rd: source register
275 * Rn: base register
276 */
277 #define ARMV4_5_T_STR(Rd, Rn) ((0x6000 | (Rd) | ((Rn) << 3)) | ((0x6000 | (Rd) | ((Rn) << 3)) << 16))
278
279 /* Load register (Thumb state)
280 * Rd: destination register
281 * Rn: base register
282 */
283 #define ARMV4_5_T_LDR(Rd, Rn) ((0x6800 | ((Rn) << 3) | (Rd)) | ((0x6800 | ((Rn) << 3) | (Rd)) << 16))
284
285 /* Load multiple (Thumb state)
286 * Rn: base register
287 * List: for each bit in list: store register
288 */
289 #define ARMV4_5_T_LDMIA(Rn, List) ((0xc800 | ((Rn) << 8) | (List)) | ((0xc800 | ((Rn) << 8) | List) << 16))
290
291 /* Load register with PC relative addressing
292 * Rd: register to load
293 */
294 #define ARMV4_5_T_LDR_PCREL(Rd) ((0x4800 | ((Rd) << 8)) | ((0x4800 | ((Rd) << 8)) << 16))
295
296 /* Move hi register (Thumb mode)
297 * Rd: destination register
298 * Rm: source register
299 */
300 #define ARMV4_5_T_MOV(Rd, Rm) ((0x4600 | ((Rd) & 0x7) | (((Rd) & 0x8) << 4) | (((Rm) & 0x7) << 3) | (((Rm) & 0x8) << 3)) | ((0x4600 | ((Rd) & 0x7) | (((Rd) & 0x8) << 4) | (((Rm) & 0x7) << 3) | (((Rm) & 0x8) << 3)) << 16))
301
302 /* No operation (Thumb mode)
303 */
304 #define ARMV4_5_T_NOP (0x46c0 | (0x46c0 << 16))
305
306 /* Move immediate to register (Thumb state)
307 * Rd: destination register
308 * Im: 8-bit immediate value
309 */
310 #define ARMV4_5_T_MOV_IM(Rd, Im) ((0x2000 | ((Rd) << 8) | (Im)) | ((0x2000 | ((Rd) << 8) | (Im)) << 16))
311
312 /* Branch and Exchange
313 * Rm: register containing branch target
314 */
315 #define ARMV4_5_T_BX(Rm) ((0x4700 | ((Rm) << 3)) | ((0x4700 | ((Rm) << 3)) << 16))
316
317 /* Branch (Thumb state)
318 * Imm: Branch target
319 */
320 #define ARMV4_5_T_B(Imm) ((0xe000 | (Imm)) | ((0xe000 | (Imm)) << 16))
321
322 /* Breakpoint instruction (ARMv5) (Thumb state)
323 * Im: 8-bit immediate
324 */
325 #define ARMV5_T_BKPT(Im) ((0xbe00 | Im) | ((0xbe00 | Im) << 16))
326
327 /* build basic mrc/mcr opcode */
328
329 static inline uint32_t mrc_opcode(int cpnum, uint32_t op1, uint32_t op2, uint32_t CRn, uint32_t CRm)
330 {
331 uint32_t t = 0;
332 t|=op1<<21;
333 t|=op2<<5;
334 t|=CRn<<16;
335 t|=CRm<<0;
336 return t;
337 }
338
339
340
341
342 #endif /* ARMV4_5_H */

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)