X-Git-Url: https://review.openocd.org/gitweb?p=openocd.git;a=blobdiff_plain;f=src%2Ftarget%2Farmv4_5.h;h=8440f0972a16c6a3f7aef45fee0bb6a0f97b7789;hp=bacdb72e656a36cb89cdb33a0b34aed68a656add;hb=d0e763ac7ef6aa17b17bd00ccdfbccfb4eacda69;hpb=0a1b7dcfc40385f09b5eb088cd97d6ff25a5816d;ds=sidebyside diff --git a/src/target/armv4_5.h b/src/target/armv4_5.h index bacdb72e65..8440f0972a 100644 --- a/src/target/armv4_5.h +++ b/src/target/armv4_5.h @@ -19,10 +19,9 @@ * GNU General Public License for more details. * * * * You should have received a copy of the GNU General Public License * - * along with this program; if not, write to the * - * Free Software Foundation, Inc., * - * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. * + * along with this program. If not, see . * ***************************************************************************/ + #ifndef ARMV4_5_H #define ARMV4_5_H @@ -42,7 +41,7 @@ enum arm_mode armv4_5_number_to_mode(int number); extern const int armv4_5_core_reg_map[8][17]; #define ARMV4_5_CORE_REG_MODE(cache, mode, num) \ - cache->reg_list[armv4_5_core_reg_map[arm_mode_to_number(mode)][num]] + (cache->reg_list[armv4_5_core_reg_map[arm_mode_to_number(mode)][num]]) /* offset into armv4_5 core register cache -- OBSOLETE, DO NOT USE! */ enum { ARMV4_5_CPSR = 31, };