X-Git-Url: https://review.openocd.org/gitweb?p=openocd.git;a=blobdiff_plain;f=src%2Ftarget%2Farm_disassembler.h;h=a3d16f5fa7741cadee34eae11d4d92edfa57577c;hp=8021e7c34c168dbcfd04f0c6cb819ea8b26988a8;hb=55edfdf2ab6c5d1d6cd4c1c97a79cbb1d39b1f22;hpb=3885ab5a5af7ece410ce3eeb1059da3ea950436a diff --git a/src/target/arm_disassembler.h b/src/target/arm_disassembler.h index 8021e7c34c..a3d16f5fa7 100644 --- a/src/target/arm_disassembler.h +++ b/src/target/arm_disassembler.h @@ -120,11 +120,11 @@ enum arm_instruction_type ARM_UNDEFINED_INSTRUCTION = 0xffffffff, }; -typedef struct arm_b_bl_bx_blx_instr_s +struct arm_b_bl_bx_blx_instr { int reg_operand; uint32_t target_address; -} arm_b_bl_bx_blx_instr_t; +}; union arm_shifter_operand { @@ -143,16 +143,16 @@ union arm_shifter_operand } register_shift; }; -typedef struct arm_data_proc_instr_s +struct arm_data_proc_instr { int variant; /* 0: immediate, 1: immediate_shift, 2: register_shift */ uint8_t S; uint8_t Rn; uint8_t Rd; union arm_shifter_operand shifter_operand; -} arm_data_proc_instr_t; +}; -typedef struct arm_load_store_instr_s +struct arm_load_store_instr { uint8_t Rd; uint8_t Rn; @@ -168,18 +168,18 @@ typedef struct arm_load_store_instr_s uint8_t shift_imm; } reg; } offset; -} arm_load_store_instr_t; +}; -typedef struct arm_load_store_multiple_instr_s +struct arm_load_store_multiple_instr { uint8_t Rn; uint32_t register_list; uint8_t addressing_mode; /* 0: IA, 1: IB, 2: DA, 3: DB */ uint8_t S; uint8_t W; -} arm_load_store_multiple_instr_t; +}; -typedef struct arm_instruction_s +struct arm_instruction { enum arm_instruction_type type; char text[128]; @@ -189,21 +189,21 @@ typedef struct arm_instruction_s unsigned instruction_size; union { - arm_b_bl_bx_blx_instr_t b_bl_bx_blx; - arm_data_proc_instr_t data_proc; - arm_load_store_instr_t load_store; - arm_load_store_multiple_instr_t load_store_multiple; + struct arm_b_bl_bx_blx_instr b_bl_bx_blx; + struct arm_data_proc_instr data_proc; + struct arm_load_store_instr load_store; + struct arm_load_store_multiple_instr load_store_multiple; } info; -} arm_instruction_t; +}; int arm_evaluate_opcode(uint32_t opcode, uint32_t address, - arm_instruction_t *instruction); + struct arm_instruction *instruction); int thumb_evaluate_opcode(uint16_t opcode, uint32_t address, - arm_instruction_t *instruction); + struct arm_instruction *instruction); int thumb2_opcode(target_t *target, uint32_t address, - arm_instruction_t *instruction); -int arm_access_size(arm_instruction_t *instruction); + struct arm_instruction *instruction); +int arm_access_size(struct arm_instruction *instruction); #define COND(opcode) (arm_condition_strings[(opcode & 0xf0000000) >> 28])