target/adi_v5_swd: update cached value on write to DP_SELECT
[openocd.git] / src / target / quark_x10xx.c
1 /*
2 * Copyright(c) 2013-2016 Intel Corporation.
3 *
4 * Adrian Burns (adrian.burns@intel.com)
5 * Thomas Faust (thomas.faust@intel.com)
6 * Ivan De Cesaris (ivan.de.cesaris@intel.com)
7 * Julien Carreno (julien.carreno@intel.com)
8 * Jeffrey Maxwell (jeffrey.r.maxwell@intel.com)
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program. If not, see <http://www.gnu.org/licenses/>.
22 *
23 * Contact Information:
24 * Intel Corporation
25 */
26
27 /*
28 * @file
29 * Debugger for Intel Quark SoC X1000
30 * Intel Quark X10xx is the first product in the Quark family of SoCs.
31 * It is an IA-32 (Pentium x86 ISA) compatible SoC. The core CPU in the
32 * X10xx is codenamed Lakemont. Lakemont version 1 (LMT1) is used in X10xx.
33 * The CPU TAP (Lakemont TAP) is used for software debug and the CLTAP is
34 * used for SoC level operations.
35 * Useful docs are here: https://communities.intel.com/community/makers/documentation
36 * Intel Quark SoC X1000 OpenOCD/GDB/Eclipse App Note (web search for doc num 330015)
37 * Intel Quark SoC X1000 Debug Operations User Guide (web search for doc num 329866)
38 * Intel Quark SoC X1000 Datasheet (web search for doc num 329676)
39 *
40 * This file implements any Quark SoC specific features such as resetbreak (TODO)
41 */
42
43 #ifdef HAVE_CONFIG_H
44 #include "config.h"
45 #endif
46
47 #include <helper/log.h>
48
49 #include "target.h"
50 #include "target_type.h"
51 #include "lakemont.h"
52 #include "x86_32_common.h"
53
54 static int quark_x10xx_target_create(struct target *t, Jim_Interp *interp)
55 {
56 struct x86_32_common *x86_32 = calloc(1, sizeof(*x86_32));
57
58 if (!x86_32)
59 return ERROR_FAIL;
60
61 x86_32_common_init_arch_info(t, x86_32);
62 lakemont_init_arch_info(t, x86_32);
63 x86_32->core_type = LMT1;
64
65 return ERROR_OK;
66 }
67
68 struct target_type quark_x10xx_target = {
69 .name = "quark_x10xx",
70
71 /* Quark X1000 SoC */
72 .target_create = quark_x10xx_target_create,
73
74 /* lakemont probemode specific code */
75 .arch_state = lakemont_arch_state,
76 .assert_reset = lakemont_reset_assert,
77 .deassert_reset = lakemont_reset_deassert,
78 .halt = lakemont_halt,
79 .init_target = lakemont_init_target,
80 .poll = lakemont_poll,
81 .resume = lakemont_resume,
82 .step = lakemont_step,
83
84 /* common x86 code */
85 .add_breakpoint = x86_32_common_add_breakpoint,
86 .add_watchpoint = x86_32_common_add_watchpoint,
87 .commands = x86_32_command_handlers,
88 .get_gdb_reg_list = x86_32_get_gdb_reg_list,
89 .mmu = x86_32_common_mmu,
90 .read_memory = x86_32_common_read_memory,
91 .read_phys_memory = x86_32_common_read_phys_mem,
92 .remove_breakpoint = x86_32_common_remove_breakpoint,
93 .remove_watchpoint = x86_32_common_remove_watchpoint,
94 .virt2phys = x86_32_common_virt2phys,
95 .write_memory = x86_32_common_write_memory,
96 .write_phys_memory = x86_32_common_write_phys_mem,
97 };

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)