aa5aacec4c529aa685b28ca618e73ac19e9452e3
[openocd.git] / src / target / embeddedice.c
1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
4 * *
5 * Copyright (C) 2007,2008 Øyvind Harboe *
6 * oyvind.harboe@zylin.com *
7 * *
8 * Copyright (C) 2008 by Spencer Oliver *
9 * spen@spen-soft.co.uk *
10 * *
11 * This program is free software; you can redistribute it and/or modify *
12 * it under the terms of the GNU General Public License as published by *
13 * the Free Software Foundation; either version 2 of the License, or *
14 * (at your option) any later version. *
15 * *
16 * This program is distributed in the hope that it will be useful, *
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
19 * GNU General Public License for more details. *
20 * *
21 * You should have received a copy of the GNU General Public License *
22 * along with this program; if not, write to the *
23 * Free Software Foundation, Inc., *
24 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
25 ***************************************************************************/
26 #ifdef HAVE_CONFIG_H
27 #include "config.h"
28 #endif
29
30 #include "embeddedice.h"
31
32 #include "armv4_5.h"
33 #include "arm7_9_common.h"
34
35 #include "log.h"
36 #include "arm_jtag.h"
37 #include "types.h"
38 #include "binarybuffer.h"
39 #include "target.h"
40 #include "register.h"
41 #include "jtag.h"
42
43 #include <stdlib.h>
44
45 #if 0
46 static bitfield_desc_t embeddedice_comms_ctrl_bitfield_desc[] =
47 {
48 {"R", 1},
49 {"W", 1},
50 {"reserved", 26},
51 {"version", 4}
52 };
53 #endif
54
55 static int embeddedice_reg_arch_info[] =
56 {
57 0x0, 0x1, 0x4, 0x5,
58 0x8, 0x9, 0xa, 0xb, 0xc, 0xd,
59 0x10, 0x11, 0x12, 0x13, 0x14, 0x15,
60 0x2
61 };
62
63 static char* embeddedice_reg_list[] =
64 {
65 "debug_ctrl",
66 "debug_status",
67
68 "comms_ctrl",
69 "comms_data",
70
71 "watch 0 addr value",
72 "watch 0 addr mask",
73 "watch 0 data value",
74 "watch 0 data mask",
75 "watch 0 control value",
76 "watch 0 control mask",
77
78 "watch 1 addr value",
79 "watch 1 addr mask",
80 "watch 1 data value",
81 "watch 1 data mask",
82 "watch 1 control value",
83 "watch 1 control mask",
84
85 "vector catch"
86 };
87
88 static int embeddedice_reg_arch_type = -1;
89
90 static int embeddedice_get_reg(reg_t *reg);
91
92 reg_cache_t* embeddedice_build_reg_cache(target_t *target, arm7_9_common_t *arm7_9)
93 {
94 int retval;
95 reg_cache_t *reg_cache = malloc(sizeof(reg_cache_t));
96 reg_t *reg_list = NULL;
97 embeddedice_reg_t *arch_info = NULL;
98 arm_jtag_t *jtag_info = &arm7_9->jtag_info;
99 int num_regs;
100 int i;
101 int eice_version = 0;
102
103 /* register a register arch-type for EmbeddedICE registers only once */
104 if (embeddedice_reg_arch_type == -1)
105 embeddedice_reg_arch_type = register_reg_arch_type(embeddedice_get_reg, embeddedice_set_reg_w_exec);
106
107 if (arm7_9->has_vector_catch)
108 num_regs = 17;
109 else
110 num_regs = 16;
111
112 /* the actual registers are kept in two arrays */
113 reg_list = calloc(num_regs, sizeof(reg_t));
114 arch_info = calloc(num_regs, sizeof(embeddedice_reg_t));
115
116 /* fill in values for the reg cache */
117 reg_cache->name = "EmbeddedICE registers";
118 reg_cache->next = NULL;
119 reg_cache->reg_list = reg_list;
120 reg_cache->num_regs = num_regs;
121
122 /* set up registers */
123 for (i = 0; i < num_regs; i++)
124 {
125 reg_list[i].name = embeddedice_reg_list[i];
126 reg_list[i].size = 32;
127 reg_list[i].dirty = 0;
128 reg_list[i].valid = 0;
129 reg_list[i].bitfield_desc = NULL;
130 reg_list[i].num_bitfields = 0;
131 reg_list[i].value = calloc(1, 4);
132 reg_list[i].arch_info = &arch_info[i];
133 reg_list[i].arch_type = embeddedice_reg_arch_type;
134 arch_info[i].addr = embeddedice_reg_arch_info[i];
135 arch_info[i].jtag_info = jtag_info;
136 }
137
138 /* identify EmbeddedICE version by reading DCC control register */
139 embeddedice_read_reg(&reg_list[EICE_COMMS_CTRL]);
140 if ((retval=jtag_execute_queue())!=ERROR_OK)
141 {
142 for (i = 0; i < num_regs; i++)
143 {
144 free(reg_list[i].value);
145 }
146 free(reg_list);
147 free(arch_info);
148 return NULL;
149 }
150
151 eice_version = buf_get_u32(reg_list[EICE_COMMS_CTRL].value, 28, 4);
152
153 switch (eice_version)
154 {
155 case 1:
156 reg_list[EICE_DBG_CTRL].size = 3;
157 reg_list[EICE_DBG_STAT].size = 5;
158 break;
159 case 2:
160 reg_list[EICE_DBG_CTRL].size = 4;
161 reg_list[EICE_DBG_STAT].size = 5;
162 arm7_9->has_single_step = 1;
163 break;
164 case 3:
165 LOG_ERROR("EmbeddedICE version 3 detected, EmbeddedICE handling might be broken");
166 reg_list[EICE_DBG_CTRL].size = 6;
167 reg_list[EICE_DBG_STAT].size = 5;
168 arm7_9->has_single_step = 1;
169 arm7_9->has_monitor_mode = 1;
170 break;
171 case 4:
172 reg_list[EICE_DBG_CTRL].size = 6;
173 reg_list[EICE_DBG_STAT].size = 5;
174 arm7_9->has_monitor_mode = 1;
175 break;
176 case 5:
177 reg_list[EICE_DBG_CTRL].size = 6;
178 reg_list[EICE_DBG_STAT].size = 5;
179 arm7_9->has_single_step = 1;
180 arm7_9->has_monitor_mode = 1;
181 break;
182 case 6:
183 reg_list[EICE_DBG_CTRL].size = 6;
184 reg_list[EICE_DBG_STAT].size = 10;
185 arm7_9->has_monitor_mode = 1;
186 break;
187 case 7:
188 LOG_WARNING("EmbeddedICE version 7 detected, EmbeddedICE handling might be broken");
189 reg_list[EICE_DBG_CTRL].size = 6;
190 reg_list[EICE_DBG_STAT].size = 5;
191 arm7_9->has_monitor_mode = 1;
192 break;
193 default:
194 LOG_ERROR("unknown EmbeddedICE version (comms ctrl: 0x%8.8x)", buf_get_u32(reg_list[EICE_COMMS_CTRL].value, 0, 32));
195 }
196
197 return reg_cache;
198 }
199
200 int embeddedice_setup(target_t *target)
201 {
202 int retval;
203 armv4_5_common_t *armv4_5 = target->arch_info;
204 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
205
206 /* explicitly disable monitor mode */
207 if (arm7_9->has_monitor_mode)
208 {
209 reg_t *dbg_ctrl = &arm7_9->eice_cache->reg_list[EICE_DBG_CTRL];
210
211 embeddedice_read_reg(dbg_ctrl);
212 if ((retval=jtag_execute_queue())!=ERROR_OK)
213 return retval;
214 buf_set_u32(dbg_ctrl->value, 4, 1, 0);
215 embeddedice_set_reg_w_exec(dbg_ctrl, dbg_ctrl->value);
216 }
217 return jtag_execute_queue();
218 }
219
220 static int embeddedice_get_reg(reg_t *reg)
221 {
222 int retval;
223 if ((retval = embeddedice_read_reg(reg)) != ERROR_OK)
224 {
225 LOG_ERROR("BUG: error scheduling EmbeddedICE register read");
226 return retval;
227 }
228
229 if ((retval = jtag_execute_queue()) != ERROR_OK)
230 {
231 LOG_ERROR("register read failed");
232 return retval;
233 }
234
235 return ERROR_OK;
236 }
237
238 int embeddedice_read_reg_w_check(reg_t *reg, u8* check_value, u8* check_mask)
239 {
240 embeddedice_reg_t *ice_reg = reg->arch_info;
241 u8 reg_addr = ice_reg->addr & 0x1f;
242 scan_field_t fields[3];
243 u8 field1_out[1];
244 u8 field2_out[1];
245
246 jtag_add_end_state(TAP_IDLE);
247 arm_jtag_scann(ice_reg->jtag_info, 0x2);
248
249 arm_jtag_set_instr(ice_reg->jtag_info, ice_reg->jtag_info->intest_instr, NULL);
250
251 fields[0].tap = ice_reg->jtag_info->tap;
252 fields[0].num_bits = 32;
253 fields[0].out_value = reg->value;
254
255 fields[0].in_value = NULL;
256
257
258 fields[0].in_handler = NULL;
259
260
261 fields[1].tap = ice_reg->jtag_info->tap;
262 fields[1].num_bits = 5;
263 fields[1].out_value = field1_out;
264 buf_set_u32(fields[1].out_value, 0, 5, reg_addr);
265
266 fields[1].in_value = NULL;
267
268
269 fields[1].in_handler = NULL;
270
271
272 fields[2].tap = ice_reg->jtag_info->tap;
273 fields[2].num_bits = 1;
274 fields[2].out_value = field2_out;
275 buf_set_u32(fields[2].out_value, 0, 1, 0);
276
277 fields[2].in_value = NULL;
278
279
280 fields[2].in_handler = NULL;
281
282
283 jtag_add_dr_scan(3, fields, TAP_INVALID);
284
285 fields[0].in_value = reg->value;
286 jtag_set_check_value(fields+0, check_value, check_mask, NULL);
287
288 /* when reading the DCC data register, leaving the address field set to
289 * EICE_COMMS_DATA would read the register twice
290 * reading the control register is safe
291 */
292 buf_set_u32(fields[1].out_value, 0, 5, embeddedice_reg_arch_info[EICE_COMMS_CTRL]);
293
294 jtag_add_dr_scan(3, fields, TAP_INVALID);
295
296 return ERROR_OK;
297 }
298
299 /* receive <size> words of 32 bit from the DCC
300 * we pretend the target is always going to be fast enough
301 * (relative to the JTAG clock), so we don't need to handshake
302 */
303 int embeddedice_receive(arm_jtag_t *jtag_info, u32 *data, u32 size)
304 {
305 scan_field_t fields[3];
306 u8 field1_out[1];
307 u8 field2_out[1];
308
309 jtag_add_end_state(TAP_IDLE);
310 arm_jtag_scann(jtag_info, 0x2);
311 arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
312
313 fields[0].tap = jtag_info->tap;
314 fields[0].num_bits = 32;
315 fields[0].out_value = NULL;
316 u8 tmp[4];
317 fields[0].in_value = tmp;
318 fields[0].in_handler = NULL;
319
320 fields[1].tap = jtag_info->tap;
321 fields[1].num_bits = 5;
322 fields[1].out_value = field1_out;
323 buf_set_u32(fields[1].out_value, 0, 5, embeddedice_reg_arch_info[EICE_COMMS_DATA]);
324 fields[1].in_value = NULL;
325 fields[1].in_handler = NULL;
326
327 fields[2].tap = jtag_info->tap;
328 fields[2].num_bits = 1;
329 fields[2].out_value = field2_out;
330 buf_set_u32(fields[2].out_value, 0, 1, 0);
331 fields[2].in_value = NULL;
332 fields[2].in_handler = NULL;
333
334 jtag_add_dr_scan(3, fields, TAP_INVALID);
335
336 while (size > 0)
337 {
338 /* when reading the last item, set the register address to the DCC control reg,
339 * to avoid reading additional data from the DCC data reg
340 */
341 if (size == 1)
342 buf_set_u32(fields[1].out_value, 0, 5, embeddedice_reg_arch_info[EICE_COMMS_CTRL]);
343
344 jtag_add_dr_scan_now(3, fields, TAP_INVALID);
345
346 *data = le_to_h_u32(tmp);
347
348 data++;
349 size--;
350 }
351
352 return jtag_execute_queue();
353 }
354
355 int embeddedice_read_reg(reg_t *reg)
356 {
357 return embeddedice_read_reg_w_check(reg, NULL, NULL);
358 }
359
360 void embeddedice_set_reg(reg_t *reg, u32 value)
361 {
362 embeddedice_write_reg(reg, value);
363
364 buf_set_u32(reg->value, 0, reg->size, value);
365 reg->valid = 1;
366 reg->dirty = 0;
367
368 }
369
370 int embeddedice_set_reg_w_exec(reg_t *reg, u8 *buf)
371 {
372 int retval;
373 embeddedice_set_reg(reg, buf_get_u32(buf, 0, reg->size));
374
375 if ((retval = jtag_execute_queue()) != ERROR_OK)
376 {
377 LOG_ERROR("register write failed");
378 return retval;
379 }
380 return ERROR_OK;
381 }
382
383 void embeddedice_write_reg(reg_t *reg, u32 value)
384 {
385 embeddedice_reg_t *ice_reg = reg->arch_info;
386
387 LOG_DEBUG("%i: 0x%8.8x", ice_reg->addr, value);
388
389 jtag_add_end_state(TAP_IDLE);
390 arm_jtag_scann(ice_reg->jtag_info, 0x2);
391
392 arm_jtag_set_instr(ice_reg->jtag_info, ice_reg->jtag_info->intest_instr, NULL);
393
394 u8 reg_addr = ice_reg->addr & 0x1f;
395 embeddedice_write_reg_inner(ice_reg->jtag_info->tap, reg_addr, value);
396
397 }
398
399 void embeddedice_store_reg(reg_t *reg)
400 {
401 embeddedice_write_reg(reg, buf_get_u32(reg->value, 0, reg->size));
402 }
403
404 /* send <size> words of 32 bit to the DCC
405 * we pretend the target is always going to be fast enough
406 * (relative to the JTAG clock), so we don't need to handshake
407 */
408 int embeddedice_send(arm_jtag_t *jtag_info, u32 *data, u32 size)
409 {
410 scan_field_t fields[3];
411 u8 field0_out[4];
412 u8 field1_out[1];
413 u8 field2_out[1];
414
415 jtag_add_end_state(TAP_IDLE);
416 arm_jtag_scann(jtag_info, 0x2);
417 arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
418
419 fields[0].tap = jtag_info->tap;
420 fields[0].num_bits = 32;
421 fields[0].out_value = field0_out;
422
423 fields[0].in_value = NULL;
424
425
426 fields[0].in_handler = NULL;
427
428
429 fields[1].tap = jtag_info->tap;
430 fields[1].num_bits = 5;
431 fields[1].out_value = field1_out;
432 buf_set_u32(fields[1].out_value, 0, 5, embeddedice_reg_arch_info[EICE_COMMS_DATA]);
433
434 fields[1].in_value = NULL;
435
436
437 fields[1].in_handler = NULL;
438
439
440 fields[2].tap = jtag_info->tap;
441 fields[2].num_bits = 1;
442 fields[2].out_value = field2_out;
443 buf_set_u32(fields[2].out_value, 0, 1, 1);
444
445 fields[2].in_value = NULL;
446
447
448 fields[2].in_handler = NULL;
449
450
451 while (size > 0)
452 {
453 buf_set_u32(fields[0].out_value, 0, 32, *data);
454 jtag_add_dr_scan(3, fields, TAP_INVALID);
455
456 data++;
457 size--;
458 }
459
460 /* call to jtag_execute_queue() intentionally omitted */
461 return ERROR_OK;
462 }
463
464 /* wait for DCC control register R/W handshake bit to become active
465 */
466 int embeddedice_handshake(arm_jtag_t *jtag_info, int hsbit, u32 timeout)
467 {
468 scan_field_t fields[3];
469 u8 field0_in[4];
470 u8 field1_out[1];
471 u8 field2_out[1];
472 int retval;
473 u32 hsact;
474 struct timeval lap;
475 struct timeval now;
476
477 if (hsbit == EICE_COMM_CTRL_WBIT)
478 hsact = 1;
479 else if (hsbit == EICE_COMM_CTRL_RBIT)
480 hsact = 0;
481 else
482 return ERROR_INVALID_ARGUMENTS;
483
484 jtag_add_end_state(TAP_IDLE);
485 arm_jtag_scann(jtag_info, 0x2);
486 arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
487
488 fields[0].tap = jtag_info->tap;
489 fields[0].num_bits = 32;
490 fields[0].out_value = NULL;
491
492 fields[0].in_value = field0_in;
493
494
495 fields[0].in_handler = NULL;
496
497
498 fields[1].tap = jtag_info->tap;
499 fields[1].num_bits = 5;
500 fields[1].out_value = field1_out;
501 buf_set_u32(fields[1].out_value, 0, 5, embeddedice_reg_arch_info[EICE_COMMS_CTRL]);
502
503 fields[1].in_value = NULL;
504
505
506 fields[1].in_handler = NULL;
507
508
509 fields[2].tap = jtag_info->tap;
510 fields[2].num_bits = 1;
511 fields[2].out_value = field2_out;
512 buf_set_u32(fields[2].out_value, 0, 1, 0);
513
514 fields[2].in_value = NULL;
515
516
517 fields[2].in_handler = NULL;
518
519
520 jtag_add_dr_scan(3, fields, TAP_INVALID);
521 gettimeofday(&lap, NULL);
522 do
523 {
524 jtag_add_dr_scan(3, fields, TAP_INVALID);
525 if ((retval = jtag_execute_queue()) != ERROR_OK)
526 return retval;
527
528 if (buf_get_u32(field0_in, hsbit, 1) == hsact)
529 return ERROR_OK;
530
531 gettimeofday(&now, NULL);
532 }
533 while ((u32)((now.tv_sec-lap.tv_sec)*1000 + (now.tv_usec-lap.tv_usec)/1000) <= timeout);
534
535 return ERROR_TARGET_TIMEOUT;
536 }
537
538 /* this is the inner loop of the open loop DCC write of data to target */
539 void MINIDRIVER(embeddedice_write_dcc)(jtag_tap_t *tap, int reg_addr, u8 *buffer, int little, int count)
540 {
541 int i;
542 for (i = 0; i < count; i++)
543 {
544 embeddedice_write_reg_inner(tap, reg_addr, fast_target_buffer_get_u32(buffer, little));
545 buffer += 4;
546 }
547 }

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)