7da32fa80710c51e7219a22dd4ee6f230b532117
[openocd.git] / src / target / embeddedice.c
1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
4 * *
5 * Copyright (C) 2007,2008 Øyvind Harboe *
6 * oyvind.harboe@zylin.com *
7 * *
8 * Copyright (C) 2008 by Spencer Oliver *
9 * spen@spen-soft.co.uk *
10 * *
11 * This program is free software; you can redistribute it and/or modify *
12 * it under the terms of the GNU General Public License as published by *
13 * the Free Software Foundation; either version 2 of the License, or *
14 * (at your option) any later version. *
15 * *
16 * This program is distributed in the hope that it will be useful, *
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
19 * GNU General Public License for more details. *
20 * *
21 * You should have received a copy of the GNU General Public License *
22 * along with this program; if not, write to the *
23 * Free Software Foundation, Inc., *
24 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
25 ***************************************************************************/
26 #ifdef HAVE_CONFIG_H
27 #include "config.h"
28 #endif
29
30 #include "embeddedice.h"
31
32 #include "armv4_5.h"
33 #include "arm7_9_common.h"
34
35 #include "log.h"
36 #include "arm_jtag.h"
37 #include "types.h"
38 #include "binarybuffer.h"
39 #include "target.h"
40 #include "register.h"
41 #include "jtag.h"
42
43 #include <stdlib.h>
44
45 bitfield_desc_t embeddedice_comms_ctrl_bitfield_desc[] =
46 {
47 {"R", 1},
48 {"W", 1},
49 {"reserved", 26},
50 {"version", 4}
51 };
52
53 int embeddedice_reg_arch_info[] =
54 {
55 0x0, 0x1, 0x4, 0x5,
56 0x8, 0x9, 0xa, 0xb, 0xc, 0xd,
57 0x10, 0x11, 0x12, 0x13, 0x14, 0x15,
58 0x2
59 };
60
61 char* embeddedice_reg_list[] =
62 {
63 "debug_ctrl",
64 "debug_status",
65
66 "comms_ctrl",
67 "comms_data",
68
69 "watch 0 addr value",
70 "watch 0 addr mask",
71 "watch 0 data value",
72 "watch 0 data mask",
73 "watch 0 control value",
74 "watch 0 control mask",
75
76 "watch 1 addr value",
77 "watch 1 addr mask",
78 "watch 1 data value",
79 "watch 1 data mask",
80 "watch 1 control value",
81 "watch 1 control mask",
82
83 "vector catch"
84 };
85
86 int embeddedice_reg_arch_type = -1;
87
88 int embeddedice_get_reg(reg_t *reg);
89 void embeddedice_set_reg(reg_t *reg, u32 value);
90 int embeddedice_set_reg_w_exec(reg_t *reg, u8 *buf);
91
92 void embeddedice_write_reg(reg_t *reg, u32 value);
93 int embeddedice_read_reg(reg_t *reg);
94
95 reg_cache_t* embeddedice_build_reg_cache(target_t *target, arm7_9_common_t *arm7_9)
96 {
97 int retval;
98 reg_cache_t *reg_cache = malloc(sizeof(reg_cache_t));
99 reg_t *reg_list = NULL;
100 embeddedice_reg_t *arch_info = NULL;
101 arm_jtag_t *jtag_info = &arm7_9->jtag_info;
102 int num_regs;
103 int i;
104 int eice_version = 0;
105
106 /* register a register arch-type for EmbeddedICE registers only once */
107 if (embeddedice_reg_arch_type == -1)
108 embeddedice_reg_arch_type = register_reg_arch_type(embeddedice_get_reg, embeddedice_set_reg_w_exec);
109
110 if (arm7_9->has_vector_catch)
111 num_regs = 17;
112 else
113 num_regs = 16;
114
115 /* the actual registers are kept in two arrays */
116 reg_list = calloc(num_regs, sizeof(reg_t));
117 arch_info = calloc(num_regs, sizeof(embeddedice_reg_t));
118
119 /* fill in values for the reg cache */
120 reg_cache->name = "EmbeddedICE registers";
121 reg_cache->next = NULL;
122 reg_cache->reg_list = reg_list;
123 reg_cache->num_regs = num_regs;
124
125 /* set up registers */
126 for (i = 0; i < num_regs; i++)
127 {
128 reg_list[i].name = embeddedice_reg_list[i];
129 reg_list[i].size = 32;
130 reg_list[i].dirty = 0;
131 reg_list[i].valid = 0;
132 reg_list[i].bitfield_desc = NULL;
133 reg_list[i].num_bitfields = 0;
134 reg_list[i].value = calloc(1, 4);
135 reg_list[i].arch_info = &arch_info[i];
136 reg_list[i].arch_type = embeddedice_reg_arch_type;
137 arch_info[i].addr = embeddedice_reg_arch_info[i];
138 arch_info[i].jtag_info = jtag_info;
139 }
140
141 /* identify EmbeddedICE version by reading DCC control register */
142 embeddedice_read_reg(&reg_list[EICE_COMMS_CTRL]);
143 if ((retval=jtag_execute_queue())!=ERROR_OK)
144 {
145 for (i = 0; i < num_regs; i++)
146 {
147 free(reg_list[i].value);
148 }
149 free(reg_list);
150 free(arch_info);
151 return NULL;
152 }
153
154 eice_version = buf_get_u32(reg_list[EICE_COMMS_CTRL].value, 28, 4);
155
156 switch (eice_version)
157 {
158 case 1:
159 reg_list[EICE_DBG_CTRL].size = 3;
160 reg_list[EICE_DBG_STAT].size = 5;
161 break;
162 case 2:
163 reg_list[EICE_DBG_CTRL].size = 4;
164 reg_list[EICE_DBG_STAT].size = 5;
165 arm7_9->has_single_step = 1;
166 break;
167 case 3:
168 LOG_ERROR("EmbeddedICE version 3 detected, EmbeddedICE handling might be broken");
169 reg_list[EICE_DBG_CTRL].size = 6;
170 reg_list[EICE_DBG_STAT].size = 5;
171 arm7_9->has_single_step = 1;
172 arm7_9->has_monitor_mode = 1;
173 break;
174 case 4:
175 reg_list[EICE_DBG_CTRL].size = 6;
176 reg_list[EICE_DBG_STAT].size = 5;
177 arm7_9->has_monitor_mode = 1;
178 break;
179 case 5:
180 reg_list[EICE_DBG_CTRL].size = 6;
181 reg_list[EICE_DBG_STAT].size = 5;
182 arm7_9->has_single_step = 1;
183 arm7_9->has_monitor_mode = 1;
184 break;
185 case 6:
186 reg_list[EICE_DBG_CTRL].size = 6;
187 reg_list[EICE_DBG_STAT].size = 10;
188 arm7_9->has_monitor_mode = 1;
189 break;
190 case 7:
191 LOG_WARNING("EmbeddedICE version 7 detected, EmbeddedICE handling might be broken");
192 reg_list[EICE_DBG_CTRL].size = 6;
193 reg_list[EICE_DBG_STAT].size = 5;
194 arm7_9->has_monitor_mode = 1;
195 break;
196 default:
197 LOG_ERROR("unknown EmbeddedICE version (comms ctrl: 0x%8.8x)", buf_get_u32(reg_list[EICE_COMMS_CTRL].value, 0, 32));
198 }
199
200 return reg_cache;
201 }
202
203 int embeddedice_setup(target_t *target)
204 {
205 int retval;
206 armv4_5_common_t *armv4_5 = target->arch_info;
207 arm7_9_common_t *arm7_9 = armv4_5->arch_info;
208
209 /* explicitly disable monitor mode */
210 if (arm7_9->has_monitor_mode)
211 {
212 reg_t *dbg_ctrl = &arm7_9->eice_cache->reg_list[EICE_DBG_CTRL];
213
214 embeddedice_read_reg(dbg_ctrl);
215 if ((retval=jtag_execute_queue())!=ERROR_OK)
216 return retval;
217 buf_set_u32(dbg_ctrl->value, 4, 1, 0);
218 embeddedice_set_reg_w_exec(dbg_ctrl, dbg_ctrl->value);
219 }
220 return jtag_execute_queue();
221 }
222
223 int embeddedice_get_reg(reg_t *reg)
224 {
225 if (embeddedice_read_reg(reg) != ERROR_OK)
226 {
227 LOG_ERROR("BUG: error scheduling EmbeddedICE register read");
228 exit(-1);
229 }
230
231 if (jtag_execute_queue() != ERROR_OK)
232 {
233 LOG_ERROR("register read failed");
234 }
235
236 return ERROR_OK;
237 }
238
239 int embeddedice_read_reg_w_check(reg_t *reg, u8* check_value, u8* check_mask)
240 {
241 embeddedice_reg_t *ice_reg = reg->arch_info;
242 u8 reg_addr = ice_reg->addr & 0x1f;
243 scan_field_t fields[3];
244 u8 field1_out[1];
245 u8 field2_out[1];
246
247 jtag_add_end_state(TAP_RTI);
248 arm_jtag_scann(ice_reg->jtag_info, 0x2);
249
250 arm_jtag_set_instr(ice_reg->jtag_info, ice_reg->jtag_info->intest_instr, NULL);
251
252 fields[0].device = ice_reg->jtag_info->chain_pos;
253 fields[0].num_bits = 32;
254 fields[0].out_value = reg->value;
255 fields[0].out_mask = NULL;
256 fields[0].in_value = NULL;
257 fields[0].in_check_value = NULL;
258 fields[0].in_check_mask = NULL;
259 fields[0].in_handler = NULL;
260 fields[0].in_handler_priv = NULL;
261
262 fields[1].device = ice_reg->jtag_info->chain_pos;
263 fields[1].num_bits = 5;
264 fields[1].out_value = field1_out;
265 buf_set_u32(fields[1].out_value, 0, 5, reg_addr);
266 fields[1].out_mask = NULL;
267 fields[1].in_value = NULL;
268 fields[1].in_check_value = NULL;
269 fields[1].in_check_mask = NULL;
270 fields[1].in_handler = NULL;
271 fields[1].in_handler_priv = NULL;
272
273 fields[2].device = ice_reg->jtag_info->chain_pos;
274 fields[2].num_bits = 1;
275 fields[2].out_value = field2_out;
276 buf_set_u32(fields[2].out_value, 0, 1, 0);
277 fields[2].out_mask = NULL;
278 fields[2].in_value = NULL;
279 fields[2].in_check_value = NULL;
280 fields[2].in_check_mask = NULL;
281 fields[2].in_handler = NULL;
282 fields[2].in_handler_priv = NULL;
283
284 jtag_add_dr_scan(3, fields, -1);
285
286 fields[0].in_value = reg->value;
287 jtag_set_check_value(fields+0, check_value, check_mask, NULL);
288
289 /* when reading the DCC data register, leaving the address field set to
290 * EICE_COMMS_DATA would read the register twice
291 * reading the control register is safe
292 */
293 buf_set_u32(fields[1].out_value, 0, 5, embeddedice_reg_arch_info[EICE_COMMS_CTRL]);
294
295 jtag_add_dr_scan(3, fields, -1);
296
297 return ERROR_OK;
298 }
299
300 /* receive <size> words of 32 bit from the DCC
301 * we pretend the target is always going to be fast enough
302 * (relative to the JTAG clock), so we don't need to handshake
303 */
304 int embeddedice_receive(arm_jtag_t *jtag_info, u32 *data, u32 size)
305 {
306 scan_field_t fields[3];
307 u8 field1_out[1];
308 u8 field2_out[1];
309
310 jtag_add_end_state(TAP_RTI);
311 arm_jtag_scann(jtag_info, 0x2);
312 arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
313
314 fields[0].device = jtag_info->chain_pos;
315 fields[0].num_bits = 32;
316 fields[0].out_value = NULL;
317 fields[0].out_mask = NULL;
318 fields[0].in_value = NULL;
319 fields[0].in_check_value = NULL;
320 fields[0].in_check_mask = NULL;
321 fields[0].in_handler = NULL;
322 fields[0].in_handler_priv = NULL;
323
324 fields[1].device = jtag_info->chain_pos;
325 fields[1].num_bits = 5;
326 fields[1].out_value = field1_out;
327 buf_set_u32(fields[1].out_value, 0, 5, embeddedice_reg_arch_info[EICE_COMMS_DATA]);
328 fields[1].out_mask = NULL;
329 fields[1].in_value = NULL;
330 fields[1].in_check_value = NULL;
331 fields[1].in_check_mask = NULL;
332 fields[1].in_handler = NULL;
333 fields[1].in_handler_priv = NULL;
334
335 fields[2].device = jtag_info->chain_pos;
336 fields[2].num_bits = 1;
337 fields[2].out_value = field2_out;
338 buf_set_u32(fields[2].out_value, 0, 1, 0);
339 fields[2].out_mask = NULL;
340 fields[2].in_value = NULL;
341 fields[2].in_check_value = NULL;
342 fields[2].in_check_mask = NULL;
343 fields[2].in_handler = NULL;
344 fields[2].in_handler_priv = NULL;
345
346 jtag_add_dr_scan(3, fields, -1);
347
348 while (size > 0)
349 {
350 /* when reading the last item, set the register address to the DCC control reg,
351 * to avoid reading additional data from the DCC data reg
352 */
353 if (size == 1)
354 buf_set_u32(fields[1].out_value, 0, 5, embeddedice_reg_arch_info[EICE_COMMS_CTRL]);
355
356 fields[0].in_handler = arm_jtag_buf_to_u32;
357 fields[0].in_handler_priv = data;
358 jtag_add_dr_scan(3, fields, -1);
359
360 data++;
361 size--;
362 }
363
364 return jtag_execute_queue();
365 }
366
367 int embeddedice_read_reg(reg_t *reg)
368 {
369 return embeddedice_read_reg_w_check(reg, NULL, NULL);
370 }
371
372 void embeddedice_set_reg(reg_t *reg, u32 value)
373 {
374 embeddedice_write_reg(reg, value);
375
376 buf_set_u32(reg->value, 0, reg->size, value);
377 reg->valid = 1;
378 reg->dirty = 0;
379
380 }
381
382 int embeddedice_set_reg_w_exec(reg_t *reg, u8 *buf)
383 {
384 embeddedice_set_reg(reg, buf_get_u32(buf, 0, reg->size));
385
386 if (jtag_execute_queue() != ERROR_OK)
387 {
388 LOG_ERROR("register write failed");
389 exit(-1);
390 }
391 return ERROR_OK;
392 }
393
394 void embeddedice_write_reg(reg_t *reg, u32 value)
395 {
396 embeddedice_reg_t *ice_reg = reg->arch_info;
397
398 LOG_DEBUG("%i: 0x%8.8x", ice_reg->addr, value);
399
400 jtag_add_end_state(TAP_RTI);
401 arm_jtag_scann(ice_reg->jtag_info, 0x2);
402
403 arm_jtag_set_instr(ice_reg->jtag_info, ice_reg->jtag_info->intest_instr, NULL);
404
405 u8 reg_addr = ice_reg->addr & 0x1f;
406 embeddedice_write_reg_inner(ice_reg->jtag_info->chain_pos, reg_addr, value);
407
408 }
409
410 void embeddedice_store_reg(reg_t *reg)
411 {
412 embeddedice_write_reg(reg, buf_get_u32(reg->value, 0, reg->size));
413 }
414
415 /* send <size> words of 32 bit to the DCC
416 * we pretend the target is always going to be fast enough
417 * (relative to the JTAG clock), so we don't need to handshake
418 */
419 int embeddedice_send(arm_jtag_t *jtag_info, u32 *data, u32 size)
420 {
421 scan_field_t fields[3];
422 u8 field0_out[4];
423 u8 field1_out[1];
424 u8 field2_out[1];
425
426 jtag_add_end_state(TAP_RTI);
427 arm_jtag_scann(jtag_info, 0x2);
428 arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
429
430 fields[0].device = jtag_info->chain_pos;
431 fields[0].num_bits = 32;
432 fields[0].out_value = field0_out;
433 fields[0].out_mask = NULL;
434 fields[0].in_value = NULL;
435 fields[0].in_check_value = NULL;
436 fields[0].in_check_mask = NULL;
437 fields[0].in_handler = NULL;
438 fields[0].in_handler_priv = NULL;
439
440 fields[1].device = jtag_info->chain_pos;
441 fields[1].num_bits = 5;
442 fields[1].out_value = field1_out;
443 buf_set_u32(fields[1].out_value, 0, 5, embeddedice_reg_arch_info[EICE_COMMS_DATA]);
444 fields[1].out_mask = NULL;
445 fields[1].in_value = NULL;
446 fields[1].in_check_value = NULL;
447 fields[1].in_check_mask = NULL;
448 fields[1].in_handler = NULL;
449 fields[1].in_handler_priv = NULL;
450
451 fields[2].device = jtag_info->chain_pos;
452 fields[2].num_bits = 1;
453 fields[2].out_value = field2_out;
454 buf_set_u32(fields[2].out_value, 0, 1, 1);
455 fields[2].out_mask = NULL;
456 fields[2].in_value = NULL;
457 fields[2].in_check_value = NULL;
458 fields[2].in_check_mask = NULL;
459 fields[2].in_handler = NULL;
460 fields[2].in_handler_priv = NULL;
461
462 while (size > 0)
463 {
464 buf_set_u32(fields[0].out_value, 0, 32, *data);
465 jtag_add_dr_scan(3, fields, -1);
466
467 data++;
468 size--;
469 }
470
471 /* call to jtag_execute_queue() intentionally omitted */
472 return ERROR_OK;
473 }
474
475 /* wait for DCC control register R/W handshake bit to become active
476 */
477 int embeddedice_handshake(arm_jtag_t *jtag_info, int hsbit, u32 timeout)
478 {
479 scan_field_t fields[3];
480 u8 field0_in[4];
481 u8 field1_out[1];
482 u8 field2_out[1];
483 int retval;
484 int hsact;
485 struct timeval lap;
486 struct timeval now;
487
488 if (hsbit == EICE_COMM_CTRL_WBIT)
489 hsact = 1;
490 else if (hsbit == EICE_COMM_CTRL_RBIT)
491 hsact = 0;
492 else
493 return ERROR_INVALID_ARGUMENTS;
494
495 jtag_add_end_state(TAP_RTI);
496 arm_jtag_scann(jtag_info, 0x2);
497 arm_jtag_set_instr(jtag_info, jtag_info->intest_instr, NULL);
498
499 fields[0].device = jtag_info->chain_pos;
500 fields[0].num_bits = 32;
501 fields[0].out_value = NULL;
502 fields[0].out_mask = NULL;
503 fields[0].in_value = field0_in;
504 fields[0].in_check_value = NULL;
505 fields[0].in_check_mask = NULL;
506 fields[0].in_handler = NULL;
507 fields[0].in_handler_priv = NULL;
508
509 fields[1].device = jtag_info->chain_pos;
510 fields[1].num_bits = 5;
511 fields[1].out_value = field1_out;
512 buf_set_u32(fields[1].out_value, 0, 5, embeddedice_reg_arch_info[EICE_COMMS_CTRL]);
513 fields[1].out_mask = NULL;
514 fields[1].in_value = NULL;
515 fields[1].in_check_value = NULL;
516 fields[1].in_check_mask = NULL;
517 fields[1].in_handler = NULL;
518 fields[1].in_handler_priv = NULL;
519
520 fields[2].device = jtag_info->chain_pos;
521 fields[2].num_bits = 1;
522 fields[2].out_value = field2_out;
523 buf_set_u32(fields[2].out_value, 0, 1, 0);
524 fields[2].out_mask = NULL;
525 fields[2].in_value = NULL;
526 fields[2].in_check_value = NULL;
527 fields[2].in_check_mask = NULL;
528 fields[2].in_handler = NULL;
529 fields[2].in_handler_priv = NULL;
530
531 jtag_add_dr_scan(3, fields, -1);
532 gettimeofday(&lap, NULL);
533 do
534 {
535 jtag_add_dr_scan(3, fields, -1);
536 if ((retval = jtag_execute_queue()) != ERROR_OK)
537 return retval;
538
539 if (buf_get_u32(field0_in, hsbit, 1) == hsact)
540 return ERROR_OK;
541
542 gettimeofday(&now, NULL);
543 }
544 while ((now.tv_sec-lap.tv_sec)*1000 + (now.tv_usec-lap.tv_usec)/1000 <= timeout);
545
546 return ERROR_TARGET_TIMEOUT;
547 }
548
549 /* this is the inner loop of the open loop DCC write of data to target */
550 void MINIDRIVER(embeddedice_write_dcc)(int chain_pos, int reg_addr, u8 *buffer, int little, int count)
551 {
552 int i;
553 for (i = 0; i < count; i++)
554 {
555 embeddedice_write_reg_inner(chain_pos, reg_addr, fast_target_buffer_get_u32(buffer, little));
556 buffer += 4;
557 }
558 }

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)