ARM11: don't expose WDTR
[openocd.git] / src / target / arm11.h
1 /***************************************************************************
2 * Copyright (C) 2008 digenius technology GmbH. *
3 * Michael Bruck *
4 * *
5 * Copyright (C) 2008 Georg Acher <acher@in.tum.de> *
6 * *
7 * This program is free software; you can redistribute it and/or modify *
8 * it under the terms of the GNU General Public License as published by *
9 * the Free Software Foundation; either version 2 of the License, or *
10 * (at your option) any later version. *
11 * *
12 * This program is distributed in the hope that it will be useful, *
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
15 * GNU General Public License for more details. *
16 * *
17 * You should have received a copy of the GNU General Public License *
18 * along with this program; if not, write to the *
19 * Free Software Foundation, Inc., *
20 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
21 ***************************************************************************/
22
23 #ifndef ARM11_H
24 #define ARM11_H
25
26 #include "armv4_5.h"
27 #include "arm_dpm.h"
28
29 #define ARM11_REGCACHE_COUNT 1
30
31 #define ARM11_TAP_DEFAULT TAP_INVALID
32
33 #define CHECK_RETVAL(action) \
34 do { \
35 int __retval = (action); \
36 if (__retval != ERROR_OK) { \
37 LOG_DEBUG("error while calling \"%s\"", \
38 # action ); \
39 return __retval; \
40 } \
41 } while (0)
42
43 enum arm11_debug_version
44 {
45 ARM11_DEBUG_V6 = 0x01,
46 ARM11_DEBUG_V61 = 0x02,
47 ARM11_DEBUG_V7 = 0x03,
48 ARM11_DEBUG_V7_CP14 = 0x04,
49 };
50
51 struct arm11_common
52 {
53 struct arm arm;
54
55 /** Debug module state. */
56 struct arm_dpm dpm;
57
58 size_t brp; /**< Number of Breakpoint Register Pairs from DIDR */
59 size_t wrp; /**< Number of Watchpoint Register Pairs from DIDR */
60 size_t free_brps; /**< Number of breakpoints allocated */
61
62 uint32_t last_dscr; /**< Last retrieved DSCR value;
63 Use only for debug message generation */
64
65 uint32_t saved_rdtr;
66 uint32_t saved_wdtr;
67
68 bool is_rdtr_saved;
69 bool is_wdtr_saved;
70
71 bool simulate_reset_on_next_halt; /**< Perform cleanups of the ARM state on next halt */
72
73 /** \name Shadow registers to save debug state */
74 /*@{*/
75
76 struct reg * reg_list; /**< target register list */
77 uint32_t reg_values[ARM11_REGCACHE_COUNT]; /**< data for registers */
78
79 /*@}*/
80
81
82 // GA
83 struct reg_cache *core_cache;
84
85 struct arm_jtag jtag_info;
86 };
87
88 static inline struct arm11_common *target_to_arm11(struct target *target)
89 {
90 return container_of(target->arch_info, struct arm11_common,
91 arm);
92 }
93
94 /**
95 * ARM11 DBGTAP instructions
96 *
97 * http://infocenter.arm.com/help/topic/com.arm.doc.ddi0301f/I1006229.html
98 */
99 enum arm11_instructions
100 {
101 ARM11_EXTEST = 0x00,
102 ARM11_SCAN_N = 0x02,
103 ARM11_RESTART = 0x04,
104 ARM11_HALT = 0x08,
105 ARM11_INTEST = 0x0C,
106 ARM11_ITRSEL = 0x1D,
107 ARM11_IDCODE = 0x1E,
108 ARM11_BYPASS = 0x1F,
109 };
110
111 enum arm11_dscr
112 {
113 ARM11_DSCR_CORE_HALTED = 1 << 0,
114 ARM11_DSCR_CORE_RESTARTED = 1 << 1,
115
116 ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_MASK = 0x0F << 2,
117 ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_HALT = 0x00 << 2,
118 ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_BREAKPOINT = 0x01 << 2,
119 ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_WATCHPOINT = 0x02 << 2,
120 ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_BKPT_INSTRUCTION = 0x03 << 2,
121 ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_EDBGRQ = 0x04 << 2,
122 ARM11_DSCR_METHOD_OF_DEBUG_ENTRY_VECTOR_CATCH = 0x05 << 2,
123
124 ARM11_DSCR_STICKY_PRECISE_DATA_ABORT = 1 << 6,
125 ARM11_DSCR_STICKY_IMPRECISE_DATA_ABORT = 1 << 7,
126 ARM11_DSCR_INTERRUPTS_DISABLE = 1 << 11,
127 ARM11_DSCR_EXECUTE_ARM_INSTRUCTION_ENABLE = 1 << 13,
128 ARM11_DSCR_MODE_SELECT = 1 << 14,
129 ARM11_DSCR_WDTR_FULL = 1 << 29,
130 ARM11_DSCR_RDTR_FULL = 1 << 30,
131 };
132
133 enum arm11_cpsr
134 {
135 ARM11_CPSR_T = 1 << 5,
136 ARM11_CPSR_J = 1 << 24,
137 };
138
139 enum arm11_sc7
140 {
141 ARM11_SC7_NULL = 0,
142 ARM11_SC7_VCR = 7,
143 ARM11_SC7_PC = 8,
144 ARM11_SC7_BVR0 = 64,
145 ARM11_SC7_BCR0 = 80,
146 ARM11_SC7_WVR0 = 96,
147 ARM11_SC7_WCR0 = 112,
148 };
149
150 struct arm11_reg_state
151 {
152 uint32_t def_index;
153 struct target * target;
154 };
155
156 #endif /* ARM11_H */

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)