54875da560ee8301340f63fb1fa0df6476f38306
[openocd.git] / src / flash / s3c2440_nand.c
1 /***************************************************************************
2 * Copyright (C) 2007, 2008 by Ben Dooks *
3 * ben@fluff.org *
4 * *
5 * This program is free software; you can redistribute it and/or modify *
6 * it under the terms of the GNU General Public License as published by *
7 * the Free Software Foundation; either version 2 of the License, or *
8 * (at your option) any later version. *
9 * *
10 * This program is distributed in the hope that it will be useful, *
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
13 * GNU General Public License for more details. *
14 * *
15 * You should have received a copy of the GNU General Public License *
16 * along with this program; if not, write to the *
17 * Free Software Foundation, Inc., *
18 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
19 ***************************************************************************/
20
21 /*
22 * S3C2440 OpenOCD NAND Flash controller support.
23 *
24 * Many thanks to Simtec Electronics for sponsoring this work.
25 */
26
27 #ifdef HAVE_CONFIG_H
28 #include "config.h"
29 #endif
30
31 #include "s3c24xx_nand.h"
32
33
34 static int s3c2440_nand_device_command(struct command_context_s *cmd_ctx, char *cmd, char **args, int argc, struct nand_device_s *device);
35 static int s3c2440_init(struct nand_device_s *device);
36 //static int s3c2440_nand_ready(struct nand_device_s *device, int timeout);
37
38 nand_flash_controller_t s3c2440_nand_controller =
39 {
40 .name = "s3c2440",
41 .nand_device_command = s3c2440_nand_device_command,
42 .register_commands = s3c24xx_register_commands,
43 .init = s3c2440_init,
44 .reset = s3c24xx_reset,
45 .command = s3c24xx_command,
46 .address = s3c24xx_address,
47 .write_data = s3c24xx_write_data,
48 .read_data = s3c24xx_read_data,
49 .write_page = s3c24xx_write_page,
50 .read_page = s3c24xx_read_page,
51 .write_block_data = s3c2440_write_block_data,
52 .read_block_data = s3c2440_read_block_data,
53 .controller_ready = s3c24xx_controller_ready,
54 .nand_ready = s3c2440_nand_ready,
55 };
56
57 static int s3c2440_nand_device_command(struct command_context_s *cmd_ctx, char *cmd,
58 char **args, int argc,
59 struct nand_device_s *device)
60 {
61 s3c24xx_nand_controller_t *info;
62
63 info = s3c24xx_nand_device_command(cmd_ctx, cmd, args, argc, device);
64 if (info == NULL) {
65 return ERROR_NAND_DEVICE_INVALID;
66 }
67
68 /* fill in the address fields for the core device */
69 info->cmd = S3C2440_NFCMD;
70 info->addr = S3C2440_NFADDR;
71 info->data = S3C2440_NFDATA;
72 info->nfstat = S3C2440_NFSTAT;
73
74 return ERROR_OK;
75 }
76
77 static int s3c2440_init(struct nand_device_s *device)
78 {
79 s3c24xx_nand_controller_t *s3c24xx_info = device->controller_priv;
80 target_t *target = s3c24xx_info->target;
81
82 target_write_u32(target, S3C2410_NFCONF,
83 S3C2440_NFCONF_TACLS(3) |
84 S3C2440_NFCONF_TWRPH0(7) |
85 S3C2440_NFCONF_TWRPH1(7));
86
87 target_write_u32(target, S3C2440_NFCONT,
88 S3C2440_NFCONT_INITECC | S3C2440_NFCONT_ENABLE);
89
90 return ERROR_OK;
91 }
92
93 int s3c2440_nand_ready(struct nand_device_s *device, int timeout)
94 {
95 s3c24xx_nand_controller_t *s3c24xx_info = device->controller_priv;
96 target_t *target = s3c24xx_info->target;
97 uint8_t status;
98
99 if (target->state != TARGET_HALTED) {
100 LOG_ERROR("target must be halted to use S3C24XX NAND flash controller");
101 return ERROR_NAND_OPERATION_FAILED;
102 }
103
104 do {
105 target_read_u8(target, s3c24xx_info->nfstat, &status);
106
107 if (status & S3C2440_NFSTAT_READY)
108 return 1;
109
110 alive_sleep(1);
111 } while (timeout-- > 0);
112
113
114 return 0;
115 }
116
117 /* use the fact we can read/write 4 bytes in one go via a single 32bit op */
118
119 int s3c2440_read_block_data(struct nand_device_s *device, uint8_t *data, int data_size)
120 {
121 s3c24xx_nand_controller_t *s3c24xx_info = device->controller_priv;
122 target_t *target = s3c24xx_info->target;
123 uint32_t nfdata = s3c24xx_info->data;
124 uint32_t tmp;
125
126 LOG_INFO("%s: reading data: %p, %p, %d\n", __func__, device, data, data_size);
127
128 if (target->state != TARGET_HALTED) {
129 LOG_ERROR("target must be halted to use S3C24XX NAND flash controller");
130 return ERROR_NAND_OPERATION_FAILED;
131 }
132
133 while (data_size >= 4) {
134 target_read_u32(target, nfdata, &tmp);
135
136 data[0] = tmp;
137 data[1] = tmp >> 8;
138 data[2] = tmp >> 16;
139 data[3] = tmp >> 24;
140
141 data_size -= 4;
142 data += 4;
143 }
144
145 while (data_size > 0) {
146 target_read_u8(target, nfdata, data);
147
148 data_size -= 1;
149 data += 1;
150 }
151
152 return ERROR_OK;
153 }
154
155 int s3c2440_write_block_data(struct nand_device_s *device, uint8_t *data, int data_size)
156 {
157 s3c24xx_nand_controller_t *s3c24xx_info = device->controller_priv;
158 target_t *target = s3c24xx_info->target;
159 uint32_t nfdata = s3c24xx_info->data;
160 uint32_t tmp;
161
162 if (target->state != TARGET_HALTED) {
163 LOG_ERROR("target must be halted to use S3C24XX NAND flash controller");
164 return ERROR_NAND_OPERATION_FAILED;
165 }
166
167 while (data_size >= 4) {
168 tmp = le_to_h_u32(data);
169 target_write_u32(target, nfdata, tmp);
170
171 data_size -= 4;
172 data += 4;
173 }
174
175 while (data_size > 0) {
176 target_write_u8(target, nfdata, *data);
177
178 data_size -= 1;
179 data += 1;
180 }
181
182 return ERROR_OK;
183 }

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)