4221f3d71a2cca6b0688236e7526d30c768eb8a8
[openocd.git] / src / flash / nand / s3c2440.c
1 /***************************************************************************
2 * Copyright (C) 2007, 2008 by Ben Dooks *
3 * ben@fluff.org *
4 * *
5 * This program is free software; you can redistribute it and/or modify *
6 * it under the terms of the GNU General Public License as published by *
7 * the Free Software Foundation; either version 2 of the License, or *
8 * (at your option) any later version. *
9 * *
10 * This program is distributed in the hope that it will be useful, *
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
13 * GNU General Public License for more details. *
14 * *
15 * You should have received a copy of the GNU General Public License *
16 * along with this program; if not, write to the *
17 * Free Software Foundation, Inc., *
18 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
19 ***************************************************************************/
20
21 /*
22 * S3C2440 OpenOCD NAND Flash controller support.
23 *
24 * Many thanks to Simtec Electronics for sponsoring this work.
25 */
26
27 #ifdef HAVE_CONFIG_H
28 #include "config.h"
29 #endif
30
31 #include "s3c24xx.h"
32
33
34 NAND_DEVICE_COMMAND_HANDLER(s3c2440_nand_device_command)
35 {
36 struct s3c24xx_nand_controller *info;
37 CALL_S3C24XX_DEVICE_COMMAND(nand, &info);
38
39 /* fill in the address fields for the core device */
40 info->cmd = S3C2440_NFCMD;
41 info->addr = S3C2440_NFADDR;
42 info->data = S3C2440_NFDATA;
43 info->nfstat = S3C2440_NFSTAT;
44
45 return ERROR_OK;
46 }
47
48 static int s3c2440_init(struct nand_device *nand)
49 {
50 struct target *target = nand->target;
51
52 target_write_u32(target, S3C2410_NFCONF,
53 S3C2440_NFCONF_TACLS(3) |
54 S3C2440_NFCONF_TWRPH0(7) |
55 S3C2440_NFCONF_TWRPH1(7));
56
57 target_write_u32(target, S3C2440_NFCONT,
58 S3C2440_NFCONT_INITECC | S3C2440_NFCONT_ENABLE);
59
60 return ERROR_OK;
61 }
62
63 int s3c2440_nand_ready(struct nand_device *nand, int timeout)
64 {
65 struct s3c24xx_nand_controller *s3c24xx_info = nand->controller_priv;
66 struct target *target = nand->target;
67 uint8_t status;
68
69 if (target->state != TARGET_HALTED) {
70 LOG_ERROR("target must be halted to use S3C24XX NAND flash controller");
71 return ERROR_NAND_OPERATION_FAILED;
72 }
73
74 do {
75 target_read_u8(target, s3c24xx_info->nfstat, &status);
76
77 if (status & S3C2440_NFSTAT_READY)
78 return 1;
79
80 alive_sleep(1);
81 } while (timeout-- > 0);
82
83
84 return 0;
85 }
86
87 /* use the fact we can read/write 4 bytes in one go via a single 32bit op */
88
89 int s3c2440_read_block_data(struct nand_device *nand, uint8_t *data, int data_size)
90 {
91 struct s3c24xx_nand_controller *s3c24xx_info = nand->controller_priv;
92 struct target *target = nand->target;
93 uint32_t nfdata = s3c24xx_info->data;
94 uint32_t tmp;
95
96 LOG_INFO("%s: reading data: %p, %p, %d\n", __func__, nand, data, data_size);
97
98 if (target->state != TARGET_HALTED) {
99 LOG_ERROR("target must be halted to use S3C24XX NAND flash controller");
100 return ERROR_NAND_OPERATION_FAILED;
101 }
102
103 while (data_size >= 4) {
104 target_read_u32(target, nfdata, &tmp);
105
106 data[0] = tmp;
107 data[1] = tmp >> 8;
108 data[2] = tmp >> 16;
109 data[3] = tmp >> 24;
110
111 data_size -= 4;
112 data += 4;
113 }
114
115 while (data_size > 0) {
116 target_read_u8(target, nfdata, data);
117
118 data_size -= 1;
119 data += 1;
120 }
121
122 return ERROR_OK;
123 }
124
125 int s3c2440_write_block_data(struct nand_device *nand, uint8_t *data, int data_size)
126 {
127 struct s3c24xx_nand_controller *s3c24xx_info = nand->controller_priv;
128 struct target *target = nand->target;
129 uint32_t nfdata = s3c24xx_info->data;
130 uint32_t tmp;
131
132 if (target->state != TARGET_HALTED) {
133 LOG_ERROR("target must be halted to use S3C24XX NAND flash controller");
134 return ERROR_NAND_OPERATION_FAILED;
135 }
136
137 while (data_size >= 4) {
138 tmp = le_to_h_u32(data);
139 target_write_u32(target, nfdata, tmp);
140
141 data_size -= 4;
142 data += 4;
143 }
144
145 while (data_size > 0) {
146 target_write_u8(target, nfdata, *data);
147
148 data_size -= 1;
149 data += 1;
150 }
151
152 return ERROR_OK;
153 }
154
155 struct nand_flash_controller s3c2440_nand_controller = {
156 .name = "s3c2440",
157 .nand_device_command = &s3c2440_nand_device_command,
158 .init = &s3c2440_init,
159 .reset = &s3c24xx_reset,
160 .command = &s3c24xx_command,
161 .address = &s3c24xx_address,
162 .write_data = &s3c24xx_write_data,
163 .read_data = &s3c24xx_read_data,
164 .write_page = s3c24xx_write_page,
165 .read_page = s3c24xx_read_page,
166 .write_block_data = &s3c2440_write_block_data,
167 .read_block_data = &s3c2440_read_block_data,
168 .nand_ready = &s3c2440_nand_ready,
169 };

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)