David Brownell <david-b@pacbell.net>:
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @end itemize
27
28 @quotation
29 Permission is granted to copy, distribute and/or modify this document
30 under the terms of the GNU Free Documentation License, Version 1.2 or
31 any later version published by the Free Software Foundation; with no
32 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
33 Texts. A copy of the license is included in the section entitled ``GNU
34 Free Documentation License''.
35 @end quotation
36 @end copying
37
38 @titlepage
39 @titlefont{@emph{Open On-Chip Debugger:}}
40 @sp 1
41 @title OpenOCD User's Guide
42 @subtitle for release @value{VERSION}
43 @subtitle @value{UPDATED}
44
45 @page
46 @vskip 0pt plus 1filll
47 @insertcopying
48 @end titlepage
49
50 @summarycontents
51 @contents
52
53 @ifnottex
54 @node Top
55 @top OpenOCD User's Guide
56
57 @insertcopying
58 @end ifnottex
59
60 @menu
61 * About:: About OpenOCD
62 * Developers:: OpenOCD Developers
63 * Building OpenOCD:: Building OpenOCD From SVN
64 * JTAG Hardware Dongles:: JTAG Hardware Dongles
65 * Running:: Running OpenOCD
66 * Simple Configuration Files:: Simple Configuration Files
67 * Config File Guidelines:: Config File Guidelines
68 * About JIM-Tcl:: About JIM-Tcl
69 * Daemon Configuration:: Daemon Configuration
70 * Interface - Dongle Configuration:: Interface - Dongle Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Creation:: TAP Creation
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * NAND Flash Commands:: NAND Flash Commands
76 * General Commands:: General Commands
77 * Architecture and Core Commands:: Architecture and Core Commands
78 * JTAG Commands:: JTAG Commands
79 * Sample Scripts:: Sample Target Scripts
80 * TFTP:: TFTP
81 * GDB and OpenOCD:: Using GDB and OpenOCD
82 * Tcl Scripting API:: Tcl Scripting API
83 * Upgrading:: Deprecated/Removed Commands
84 * Target Library:: Target Library
85 * FAQ:: Frequently Asked Questions
86 * Tcl Crash Course:: Tcl Crash Course
87 * License:: GNU Free Documentation License
88
89 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
90 @comment case issue with ``Index.html'' and ``index.html''
91 @comment Occurs when creating ``--html --no-split'' output
92 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
93 * OpenOCD Concept Index:: Concept Index
94 * Command and Driver Index:: Command and Driver Index
95 @end menu
96
97 @node About
98 @unnumbered About
99 @cindex about
100
101 OpenOCD was created by Dominic Rath as part of a diploma thesis written at the
102 University of Applied Sciences Augsburg (@uref{http://www.fh-augsburg.de}).
103 Since that time, the project has grown into an active open-source project,
104 supported by a diverse community of software and hardware developers from
105 around the world.
106
107 @section What is OpenOCD?
108
109 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
110 in-system programming and boundary-scan testing for embedded target
111 devices.
112
113 @b{JTAG:} OpenOCD uses a ``hardware interface dongle'' to communicate
114 with the JTAG (IEEE 1149.1) compliant TAPs on your target board.
115 A @dfn{TAP} is a ``Test Access Port'', a module which processes
116 special instructions and data. TAPs are daisy-chained within and
117 between chips and boards.
118
119 @b{Dongles:} OpenOCD currently supports many types of hardware dongles: USB
120 based, parallel port based, and other standalone boxes that run
121 OpenOCD internally. @xref{JTAG Hardware Dongles}.
122
123 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
124 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x) and
125 Cortex-M3 (Stellaris LM3 and ST STM32) based cores to be
126 debugged via the GDB protocol.
127
128 @b{Flash Programing:} Flash writing is supported for external CFI
129 compatible NOR flashes (Intel and AMD/Spansion command set) and several
130 internal flashes (LPC2000, AT91SAM7, STR7x, STR9x, LM3, and
131 STM32x). Preliminary support for various NAND flash controllers
132 (LPC3180, Orion, S3C24xx, more) controller is included.
133
134 @section OpenOCD Web Site
135
136 The OpenOCD web site provides the latest public news from the community:
137
138 @uref{http://openocd.berlios.de/web/}
139
140 @section Latest User's Guide:
141
142 The user's guide you are now reading may not be the latest one
143 available. A version for more recent code may be available.
144 Its HTML form is published irregularly at:
145
146 @uref{http://openocd.berlios.de/doc/}
147
148 PDF form is likewise published at:
149
150 @uref{http://openocd.berlios.de/doc/pdf/}
151
152 @section OpenOCD User's Forum
153
154 There is an OpenOCD forum (phpBB) hosted by SparkFun:
155
156 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
157
158
159 @node Developers
160 @chapter OpenOCD Developer Resources
161 @cindex developers
162
163 If you are interested in improving the state of OpenOCD's debugging and
164 testing support, new contributions will be welcome. Motivated developers
165 can produce new target, flash or interface drivers, improve the
166 documentation, as well as more conventional bug fixes and enhancements.
167
168 The resources in this chapter are available for developers wishing to explore
169 or expand the OpenOCD source code.
170
171 @section OpenOCD Subversion Repository
172
173 The ``Building From Source'' section provides instructions to retrieve
174 and and build the latest version of the OpenOCD source code.
175 @xref{Building OpenOCD}.
176
177 Developers that want to contribute patches to the OpenOCD system are
178 @b{strongly} encouraged to base their work off of the most recent trunk
179 revision. Patches created against older versions may require additional
180 work from their submitter in order to be updated for newer releases.
181
182 @section Doxygen Developer Manual
183
184 During the development of the 0.2.0 release, the OpenOCD project began
185 providing a Doxygen reference manual. This document contains more
186 technical information about the software internals, development
187 processes, and similar documentation:
188
189 @uref{http://openocd.berlios.de/doc/doxygen/index.html}
190
191 This document is a work-in-progress, but contributions would be welcome
192 to fill in the gaps. All of the source files are provided in-tree,
193 listed in the Doxyfile configuration in the top of the repository trunk.
194
195 @section OpenOCD Developer Mailing List
196
197 The OpenOCD Developer Mailing List provides the primary means of
198 communication between developers:
199
200 @uref{https://lists.berlios.de/mailman/listinfo/openocd-development}
201
202 All drivers developers are enouraged to also subscribe to the list of
203 SVN commits to keep pace with the ongoing changes:
204
205 @uref{https://lists.berlios.de/mailman/listinfo/openocd-svn}
206
207
208 @node Building OpenOCD
209 @chapter Building OpenOCD
210 @cindex building
211
212 @section Pre-Built Tools
213 If you are interested in getting actual work done rather than building
214 OpenOCD, then check if your interface supplier provides binaries for
215 you. Chances are that that binary is from some SVN version that is more
216 stable than SVN trunk where bleeding edge development takes place.
217
218 @section Packagers Please Read!
219
220 You are a @b{PACKAGER} of OpenOCD if you
221
222 @enumerate
223 @item @b{Sell dongles} and include pre-built binaries
224 @item @b{Supply tools} i.e.: A complete development solution
225 @item @b{Supply IDEs} like Eclipse, or RHIDE, etc.
226 @item @b{Build packages} i.e.: RPM files, or DEB files for a Linux Distro
227 @end enumerate
228
229 As a @b{PACKAGER}, you will experience first reports of most issues.
230 When you fix those problems for your users, your solution may help
231 prevent hundreds (if not thousands) of other questions from other users.
232
233 If something does not work for you, please work to inform the OpenOCD
234 developers know how to improve the system or documentation to avoid
235 future problems, and follow-up to help us ensure the issue will be fully
236 resolved in our future releases.
237
238 That said, the OpenOCD developers would also like you to follow a few
239 suggestions:
240
241 @enumerate
242 @item @b{Always build with printer ports enabled.}
243 @item @b{Try to use LIBFTDI + LIBUSB where possible. You cover more bases.}
244 @end enumerate
245
246 @itemize @bullet
247 @item @b{Why YES to LIBFTDI + LIBUSB?}
248 @itemize @bullet
249 @item @b{LESS} work - libusb perhaps already there
250 @item @b{LESS} work - identical code, multiple platforms
251 @item @b{MORE} dongles are supported
252 @item @b{MORE} platforms are supported
253 @item @b{MORE} complete solution
254 @end itemize
255 @item @b{Why not LIBFTDI + LIBUSB} (i.e.: ftd2xx instead)?
256 @itemize @bullet
257 @item @b{LESS} speed - some say it is slower
258 @item @b{LESS} complex to distribute (external dependencies)
259 @end itemize
260 @end itemize
261
262 @section Building From Source
263
264 You can download the current SVN version with an SVN client of your choice from the
265 following repositories:
266
267 @uref{svn://svn.berlios.de/openocd/trunk}
268
269 or
270
271 @uref{http://svn.berlios.de/svnroot/repos/openocd/trunk}
272
273 Using the SVN command line client, you can use the following command to fetch the
274 latest version (make sure there is no (non-svn) directory called "openocd" in the
275 current directory):
276
277 @example
278 svn checkout svn://svn.berlios.de/openocd/trunk openocd
279 @end example
280
281 If you prefer GIT based tools, the @command{git-svn} package works too:
282
283 @example
284 git svn clone -s svn://svn.berlios.de/openocd
285 @end example
286
287 Building OpenOCD from a repository requires a recent version of the
288 GNU autotools (autoconf >= 2.59 and automake >= 1.9).
289 For building on Windows,
290 you have to use Cygwin. Make sure that your @env{PATH} environment variable contains no
291 other locations with Unix utils (like UnxUtils) - these can't handle the Cygwin
292 paths, resulting in obscure dependency errors (This is an observation I've gathered
293 from the logs of one user - correct me if I'm wrong).
294
295 You further need the appropriate driver files, if you want to build support for
296 a FTDI FT2232 based interface:
297
298 @itemize @bullet
299 @item @b{ftdi2232} libftdi (@uref{http://www.intra2net.com/opensource/ftdi/})
300 @item @b{ftd2xx} libftd2xx (@uref{http://www.ftdichip.com/Drivers/D2XX.htm})
301 @item When using the Amontec JTAGkey, you have to get the drivers from the Amontec
302 homepage (@uref{http://www.amontec.com}). The JTAGkey uses a non-standard VID/PID.
303 @end itemize
304
305 libftdi is supported under Windows. Do not use versions earlier than 0.14.
306
307 In general, the D2XX driver provides superior performance (several times as fast),
308 but has the draw-back of being binary-only - though that isn't that bad, as it isn't
309 a kernel module, only a user space library.
310
311 To build OpenOCD (on both Linux and Cygwin), use the following commands:
312
313 @example
314 ./bootstrap
315 @end example
316
317 Bootstrap generates the configure script, and prepares building on your system.
318
319 @example
320 ./configure [options, see below]
321 @end example
322
323 Configure generates the Makefiles used to build OpenOCD.
324
325 @example
326 make
327 make install
328 @end example
329
330 Make builds OpenOCD, and places the final executable in ./src/, the last step, ``make install'' is optional.
331
332 The configure script takes several options, specifying which JTAG interfaces
333 should be included (among other things):
334
335 @itemize @bullet
336 @item
337 @option{--enable-parport} - Enable building the PC parallel port driver.
338 @item
339 @option{--enable-parport_ppdev} - Enable use of ppdev (/dev/parportN) for parport.
340 @item
341 @option{--enable-parport_giveio} - Enable use of giveio for parport instead of ioperm.
342 @item
343 @option{--enable-amtjtagaccel} - Enable building the Amontec JTAG-Accelerator driver.
344 @item
345 @option{--enable-ecosboard} - Enable building support for eCosBoard based JTAG debugger.
346 @item
347 @option{--enable-ioutil} - Enable ioutil functions - useful for standalone OpenOCD implementations.
348 @item
349 @option{--enable-httpd} - Enable builtin httpd server - useful for standalone OpenOCD implementations.
350 @item
351 @option{--enable-ep93xx} - Enable building support for EP93xx based SBCs.
352 @item
353 @option{--enable-at91rm9200} - Enable building support for AT91RM9200 based SBCs.
354 @item
355 @option{--enable-gw16012} - Enable building support for the Gateworks GW16012 JTAG programmer.
356 @item
357 @option{--enable-ft2232_ftd2xx} - Numerous USB type ARM JTAG dongles use the FT2232C chip from this FTDICHIP.COM chip (closed source).
358 @item
359 @option{--enable-ft2232_libftdi} - An open source (free) alternative to FTDICHIP.COM ftd2xx solution (Linux, MacOS, Cygwin).
360 @item
361 @option{--with-ftd2xx-win32-zipdir=PATH} - If using FTDICHIP.COM ft2232c driver,
362 give the directory where the Win32 FTDICHIP.COM 'CDM' driver zip file was unpacked.
363 @item
364 @option{--with-ftd2xx-linux-tardir=PATH} - If using FTDICHIP.COM ft2232c driver
365 on Linux, give the directory where the Linux driver's TAR.GZ file was unpacked.
366 @item
367 @option{--with-ftd2xx-lib=shared|static} - Linux only. Default: static. Specifies how the FTDICHIP.COM libftd2xx driver should be linked. Note: 'static' only works in conjunction with @option{--with-ftd2xx-linux-tardir}. The 'shared' value is supported (12/26/2008), however you must manually install the required header files and shared libraries in an appropriate place. This uses ``libusb'' internally.
368 @item
369 @option{--enable-presto_libftdi} - Enable building support for ASIX Presto programmer using the libftdi driver.
370 @item
371 @option{--enable-presto_ftd2xx} - Enable building support for ASIX Presto programmer using the FTD2XX driver.
372 @item
373 @option{--enable-usbprog} - Enable building support for the USBprog JTAG programmer.
374 @item
375 @option{--enable-oocd_trace} - Enable building support for the OpenOCD+trace ETM capture device.
376 @item
377 @option{--enable-jlink} - Enable building support for the Segger J-Link JTAG programmer.
378 @item
379 @option{--enable-vsllink} - Enable building support for the Versaloon-Link JTAG programmer.
380 @item
381 @option{--enable-rlink} - Enable building support for the Raisonance RLink JTAG programmer.
382 @item
383 @option{--enable-arm-jtag-ew} - Enable building support for the Olimex ARM-JTAG-EW programmer.
384 @item
385 @option{--enable-dummy} - Enable building the dummy port driver.
386 @end itemize
387
388 @section Parallel Port Dongles
389
390 If you want to access the parallel port using the PPDEV interface you have to specify
391 both the @option{--enable-parport} AND the @option{--enable-parport_ppdev} option since
392 the @option{--enable-parport_ppdev} option actually is an option to the parport driver
393 (see @uref{http://forum.sparkfun.com/viewtopic.php?t=3795} for more info).
394
395 The same is true for the @option{--enable-parport_giveio} option, you have to
396 use both the @option{--enable-parport} AND the @option{--enable-parport_giveio} option if you want to use giveio instead of ioperm parallel port access method.
397
398 @section FT2232C Based USB Dongles
399
400 There are 2 methods of using the FTD2232, either (1) using the
401 FTDICHIP.COM closed source driver, or (2) the open (and free) driver
402 libftdi. Some claim the (closed) FTDICHIP.COM solution is faster.
403
404 The FTDICHIP drivers come as either a (win32) ZIP file, or a (Linux)
405 TAR.GZ file. You must unpack them ``some where'' convient. As of this
406 writing (12/26/2008) FTDICHIP does not supply means to install these
407 files ``in an appropriate place'' As a result, there are two
408 ``./configure'' options that help.
409
410 Below is an example build process:
411
412 @enumerate
413 @item Check out the latest version of ``openocd'' from SVN.
414
415 @item If you are using the FTDICHIP.COM driver, download
416 and unpack the Windows or Linux FTD2xx drivers
417 (@uref{http://www.ftdichip.com/Drivers/D2XX.htm}).
418 If you are using the libftdi driver, install that package
419 (e.g. @command{apt-get install libftdi} on systems with APT).
420
421 @example
422 /home/duane/ftd2xx.win32 => the Cygwin/Win32 ZIP file contents
423 /home/duane/libftd2xx0.4.16 => the Linux TAR.GZ file contents
424 @end example
425
426 @item Configure with options resembling the following.
427
428 @enumerate a
429 @item Cygwin FTDICHIP solution:
430 @example
431 ./configure --prefix=/home/duane/mytools \
432 --enable-ft2232_ftd2xx \
433 --with-ftd2xx-win32-zipdir=/home/duane/ftd2xx.win32
434 @end example
435
436 @item Linux FTDICHIP solution:
437 @example
438 ./configure --prefix=/home/duane/mytools \
439 --enable-ft2232_ftd2xx \
440 --with-ft2xx-linux-tardir=/home/duane/libftd2xx0.4.16
441 @end example
442
443 @item Cygwin/Linux LIBFTDI solution ... assuming that
444 @itemize
445 @item For Windows -- that the Windows port of LIBUSB is in place.
446 @item For Linux -- that libusb has been built/installed and is in place.
447 @item That libftdi has been built and installed (relies on libusb).
448 @end itemize
449
450 Then configure the libftdi solution like this:
451
452 @example
453 ./configure --prefix=/home/duane/mytools \
454 --enable-ft2232_libftdi
455 @end example
456 @end enumerate
457
458 @item Then just type ``make'', and perhaps ``make install''.
459 @end enumerate
460
461
462 @section Miscellaneous Configure Options
463
464 @itemize @bullet
465 @item
466 @option{--disable-option-checking} - Ignore unrecognized @option{--enable} and @option{--with} options.
467 @item
468 @option{--enable-gccwarnings} - Enable extra gcc warnings during build.
469 Default is enabled.
470 @item
471 @option{--enable-release} - Enable building of an OpenOCD release, generally
472 this is for developers. It simply omits the svn version string when the
473 openocd @option{-v} is executed.
474 @end itemize
475
476 @node JTAG Hardware Dongles
477 @chapter JTAG Hardware Dongles
478 @cindex dongles
479 @cindex FTDI
480 @cindex wiggler
481 @cindex zy1000
482 @cindex printer port
483 @cindex USB Adapter
484 @cindex rtck
485
486 Defined: @b{dongle}: A small device that plugins into a computer and serves as
487 an adapter .... [snip]
488
489 In the OpenOCD case, this generally refers to @b{a small adapater} one
490 attaches to your computer via USB or the Parallel Printer Port. The
491 execption being the Zylin ZY1000 which is a small box you attach via
492 an ethernet cable. The Zylin ZY1000 has the advantage that it does not
493 require any drivers to be installed on the developer PC. It also has
494 a built in web interface. It supports RTCK/RCLK or adaptive clocking
495 and has a built in relay to power cycle targets remotely.
496
497
498 @section Choosing a Dongle
499
500 There are three things you should keep in mind when choosing a dongle.
501
502 @enumerate
503 @item @b{Voltage} What voltage is your target? 1.8, 2.8, 3.3, or 5V? Does your dongle support it?
504 @item @b{Connection} Printer Ports - Does your computer have one?
505 @item @b{Connection} Is that long printer bit-bang cable practical?
506 @item @b{RTCK} Do you require RTCK? Also known as ``adaptive clocking''
507 @end enumerate
508
509 @section Stand alone Systems
510
511 @b{ZY1000} See: @url{http://www.zylin.com/zy1000.html} Technically, not a
512 dongle, but a standalone box. The ZY1000 has the advantage that it does
513 not require any drivers installed on the developer PC. It also has
514 a built in web interface. It supports RTCK/RCLK or adaptive clocking
515 and has a built in relay to power cycle targets remotely.
516
517 @section USB FT2232 Based
518
519 There are many USB JTAG dongles on the market, many of them are based
520 on a chip from ``Future Technology Devices International'' (FTDI)
521 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
522 See: @url{http://www.ftdichip.com} for more information.
523 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
524 chips are starting to become available in JTAG adapters.
525
526 As of 28/Nov/2008, the following are supported:
527
528 @itemize @bullet
529 @item @b{usbjtag}
530 @* Link @url{http://www.hs-augsburg.de/~hhoegl/proj/usbjtag/usbjtag.html}
531 @item @b{jtagkey}
532 @* See: @url{http://www.amontec.com/jtagkey.shtml}
533 @item @b{oocdlink}
534 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
535 @item @b{signalyzer}
536 @* See: @url{http://www.signalyzer.com}
537 @item @b{evb_lm3s811}
538 @* See: @url{http://www.luminarymicro.com} - The Stellaris LM3S811 eval board has an FTD2232C chip built in.
539 @item @b{olimex-jtag}
540 @* See: @url{http://www.olimex.com}
541 @item @b{flyswatter}
542 @* See: @url{http://www.tincantools.com}
543 @item @b{turtelizer2}
544 @* See:
545 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
546 @url{http://www.ethernut.de}
547 @item @b{comstick}
548 @* Link: @url{http://www.hitex.com/index.php?id=383}
549 @item @b{stm32stick}
550 @* Link @url{http://www.hitex.com/stm32-stick}
551 @item @b{axm0432_jtag}
552 @* Axiom AXM-0432 Link @url{http://www.axman.com}
553 @item @b{cortino}
554 @* Link @url{http://www.hitex.com/index.php?id=cortino}
555 @end itemize
556
557 @section USB JLINK based
558 There are several OEM versions of the Segger @b{JLINK} adapter. It is
559 an example of a micro controller based JTAG adapter, it uses an
560 AT91SAM764 internally.
561
562 @itemize @bullet
563 @item @b{ATMEL SAMICE} Only works with ATMEL chips!
564 @* Link: @url{http://www.atmel.com/dyn/products/tools_card.asp?tool_id=3892}
565 @item @b{SEGGER JLINK}
566 @* Link: @url{http://www.segger.com/jlink.html}
567 @item @b{IAR J-Link}
568 @* Link: @url{http://www.iar.com/website1/1.0.1.0/369/1/index.php}
569 @end itemize
570
571 @section USB RLINK based
572 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer, permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for SWD and not JTAG, thus not supported.
573
574 @itemize @bullet
575 @item @b{Raisonance RLink}
576 @* Link: @url{http://www.raisonance.com/products/RLink.php}
577 @item @b{STM32 Primer}
578 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
579 @item @b{STM32 Primer2}
580 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
581 @end itemize
582
583 @section USB Other
584 @itemize @bullet
585 @item @b{USBprog}
586 @* Link: @url{http://www.embedded-projects.net/usbprog} - which uses an Atmel MEGA32 and a UBN9604
587
588 @item @b{USB - Presto}
589 @* Link: @url{http://tools.asix.net/prg_presto.htm}
590
591 @item @b{Versaloon-Link}
592 @* Link: @url{http://www.simonqian.com/en/Versaloon}
593
594 @item @b{ARM-JTAG-EW}
595 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
596 @end itemize
597
598 @section IBM PC Parallel Printer Port Based
599
600 The two well known ``JTAG Parallel Ports'' cables are the Xilnx DLC5
601 and the MacGraigor Wiggler. There are many clones and variations of
602 these on the market.
603
604 @itemize @bullet
605
606 @item @b{Wiggler} - There are many clones of this.
607 @* Link: @url{http://www.macraigor.com/wiggler.htm}
608
609 @item @b{DLC5} - From XILINX - There are many clones of this
610 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
611 produced, PDF schematics are easily found and it is easy to make.
612
613 @item @b{Amontec - JTAG Accelerator}
614 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
615
616 @item @b{GW16402}
617 @* Link: @url{http://www.gateworks.com/products/avila_accessories/gw16042.php}
618
619 @item @b{Wiggler2}
620 @*@uref{http://www.ccac.rwth-aachen.de/@/~michaels/@/index.php/hardware/@/armjtag,
621 Improved parallel-port wiggler-style JTAG adapter}
622
623 @item @b{Wiggler_ntrst_inverted}
624 @* Yet another variation - See the source code, src/jtag/parport.c
625
626 @item @b{old_amt_wiggler}
627 @* Unknown - probably not on the market today
628
629 @item @b{arm-jtag}
630 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
631
632 @item @b{chameleon}
633 @* Link: @url{http://www.amontec.com/chameleon.shtml}
634
635 @item @b{Triton}
636 @* Unknown.
637
638 @item @b{Lattice}
639 @* ispDownload from Lattice Semiconductor
640 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
641
642 @item @b{flashlink}
643 @* From ST Microsystems;
644 @uref{http://www.st.com/stonline/@/products/literature/um/7889.pdf,
645 FlashLINK JTAG programing cable for PSD and uPSD}
646
647 @end itemize
648
649 @section Other...
650 @itemize @bullet
651
652 @item @b{ep93xx}
653 @* An EP93xx based Linux machine using the GPIO pins directly.
654
655 @item @b{at91rm9200}
656 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
657
658 @end itemize
659
660 @node Running
661 @chapter Running
662 @cindex running OpenOCD
663 @cindex --configfile
664 @cindex --debug_level
665 @cindex --logfile
666 @cindex --search
667
668 The @option{--help} option shows:
669 @verbatim
670 bash$ openocd --help
671
672 --help | -h display this help
673 --version | -v display OpenOCD version
674 --file | -f use configuration file <name>
675 --search | -s dir to search for config files and scripts
676 --debug | -d set debug level <0-3>
677 --log_output | -l redirect log output to file <name>
678 --command | -c run <command>
679 --pipe | -p use pipes when talking to gdb
680 @end verbatim
681
682 By default OpenOCD reads the file configuration file ``openocd.cfg''
683 in the current directory. To specify a different (or multiple)
684 configuration file, you can use the ``-f'' option. For example:
685
686 @example
687 openocd -f config1.cfg -f config2.cfg -f config3.cfg
688 @end example
689
690 Once started, OpenOCD runs as a daemon, waiting for connections from
691 clients (Telnet, GDB, Other).
692
693 If you are having problems, you can enable internal debug messages via
694 the ``-d'' option.
695
696 Also it is possible to interleave commands w/config scripts using the
697 @option{-c} command line switch.
698
699 To enable debug output (when reporting problems or working on OpenOCD
700 itself), use the @option{-d} command line switch. This sets the
701 @option{debug_level} to "3", outputting the most information,
702 including debug messages. The default setting is "2", outputting only
703 informational messages, warnings and errors. You can also change this
704 setting from within a telnet or gdb session using @option{debug_level
705 <n>} @xref{debug_level}.
706
707 You can redirect all output from the daemon to a file using the
708 @option{-l <logfile>} switch.
709
710 Search paths for config/script files can be added to OpenOCD by using
711 the @option{-s <search>} switch. The current directory and the OpenOCD
712 target library is in the search path by default.
713
714 For details on the @option{-p} option. @xref{Connecting to GDB}.
715
716 Note! OpenOCD will launch the GDB & telnet server even if it can not
717 establish a connection with the target. In general, it is possible for
718 the JTAG controller to be unresponsive until the target is set up
719 correctly via e.g. GDB monitor commands in a GDB init script.
720
721 @node Simple Configuration Files
722 @chapter Simple Configuration Files
723 @cindex configuration
724
725 @section Outline
726 There are 4 basic ways of ``configurating'' OpenOCD to run, they are:
727
728 @enumerate
729 @item A small openocd.cfg file which ``sources'' other configuration files
730 @item A monolithic openocd.cfg file
731 @item Many -f filename options on the command line
732 @item Your Mixed Solution
733 @end enumerate
734
735 @section Small configuration file method
736
737 This is the preferred method. It is simple and works well for many
738 people. The developers of OpenOCD would encourage you to use this
739 method. If you create a new configuration please email new
740 configurations to the development list.
741
742 Here is an example of an openocd.cfg file for an ATMEL at91sam7x256
743
744 @example
745 source [find interface/signalyzer.cfg]
746
747 # GDB can also flash my flash!
748 gdb_memory_map enable
749 gdb_flash_program enable
750
751 source [find target/sam7x256.cfg]
752 @end example
753
754 There are many example configuration scripts you can work with. You
755 should look in the directory: @t{$(INSTALLDIR)/lib/openocd}. You
756 should find:
757
758 @enumerate
759 @item @b{board} - eval board level configurations
760 @item @b{interface} - specific dongle configurations
761 @item @b{target} - the target chips
762 @item @b{tcl} - helper scripts
763 @item @b{xscale} - things specific to the xscale.
764 @end enumerate
765
766 Look first in the ``boards'' area, then the ``targets'' area. Often a board
767 configuration is a good example to work from.
768
769 @section Many -f filename options
770 Some believe this is a wonderful solution, others find it painful.
771
772 You can use a series of ``-f filename'' options on the command line,
773 OpenOCD will read each filename in sequence, for example:
774
775 @example
776 openocd -f file1.cfg -f file2.cfg -f file2.cfg
777 @end example
778
779 You can also intermix various commands with the ``-c'' command line
780 option.
781
782 @section Monolithic file
783 The ``Monolithic File'' dispenses with all ``source'' statements and
784 puts everything in one self contained (monolithic) file. This is not
785 encouraged.
786
787 Please try to ``source'' various files or use the multiple -f
788 technique.
789
790 @section Advice for you
791 Often, one uses a ``mixed approach''. Where possible, please try to
792 ``source'' common things, and if needed cut/paste parts of the
793 standard distribution configuration files as needed.
794
795 @b{REMEMBER:} The ``important parts'' of your configuration file are:
796
797 @enumerate
798 @item @b{Interface} - Defines the dongle
799 @item @b{Taps} - Defines the JTAG Taps
800 @item @b{GDB Targets} - What GDB talks to
801 @item @b{Flash Programing} - Very Helpful
802 @end enumerate
803
804 Some key things you should look at and understand are:
805
806 @enumerate
807 @item The reset configuration of your debug environment as a whole
808 @item Is there a ``work area'' that OpenOCD can use?
809 @* For ARM - work areas mean up to 10x faster downloads.
810 @item For MMU/MPU based ARM chips (i.e.: ARM9 and later) will that work area still be available?
811 @item For complex targets (multiple chips) the JTAG SPEED becomes an issue.
812 @end enumerate
813
814
815
816 @node Config File Guidelines
817 @chapter Config File Guidelines
818
819 This section/chapter is aimed at developers and integrators of
820 OpenOCD. These are guidelines for creating new boards and new target
821 configurations as of 28/Nov/2008.
822
823 However, you, the user of OpenOCD, should be somewhat familiar with
824 this section as it should help explain some of the internals of what
825 you might be looking at.
826
827 The user should find the following directories under @t{$(INSTALLDIR)/lib/openocd} :
828
829 @itemize @bullet
830 @item @b{interface}
831 @*Think JTAG Dongle. Files that configure the JTAG dongle go here.
832 @item @b{board}
833 @* Think Circuit Board, PWA, PCB, they go by many names. Board files
834 contain initialization items that are specific to a board - for
835 example: The SDRAM initialization sequence for the board, or the type
836 of external flash and what address it is found at. Any initialization
837 sequence to enable that external flash or SDRAM should be found in the
838 board file. Boards may also contain multiple targets, i.e.: Two CPUs, or
839 a CPU and an FPGA or CPLD.
840 @item @b{target}
841 @* Think chip. The ``target'' directory represents the JTAG TAPs
842 on a chip
843 which OpenOCD should control, not a board. Two common types of targets
844 are ARM chips and FPGA or CPLD chips.
845 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
846 the target config file defines all of them.
847 @end itemize
848
849 @b{If needed...} The user in their ``openocd.cfg'' file or the board
850 file might override a specific feature in any of the above files by
851 setting a variable or two before sourcing the target file. Or adding
852 various commands specific to their situation.
853
854 @section Interface Config Files
855
856 The user should be able to source one of these files via a command like this:
857
858 @example
859 source [find interface/FOOBAR.cfg]
860 Or:
861 openocd -f interface/FOOBAR.cfg
862 @end example
863
864 A preconfigured interface file should exist for every interface in use
865 today, that said, perhaps some interfaces have only been used by the
866 sole developer who created it.
867
868 Interface files should be found in @t{$(INSTALLDIR)/lib/openocd/interface}
869
870 @section Board Config Files
871
872 @b{Note: BOARD directory NEW as of 28/nov/2008}
873
874 The user should be able to source one of these files via a command like this:
875
876 @example
877 source [find board/FOOBAR.cfg]
878 Or:
879 openocd -f board/FOOBAR.cfg
880 @end example
881
882
883 The board file should contain one or more @t{source [find
884 target/FOO.cfg]} statements along with any board specific things.
885
886 In summary the board files should contain (if present)
887
888 @enumerate
889 @item External flash configuration (i.e.: NOR flash on CS0, two NANDs on CS2)
890 @item SDRAM configuration (size, speed, etc.
891 @item Board specific IO configuration (i.e.: GPIO pins might disable a 2nd flash)
892 @item Multiple TARGET source statements
893 @item All things that are not ``inside a chip''
894 @item Things inside a chip go in a 'target' file
895 @end enumerate
896
897 @section Target Config Files
898
899 The user should be able to source one of these files via a command like this:
900
901 @example
902 source [find target/FOOBAR.cfg]
903 Or:
904 openocd -f target/FOOBAR.cfg
905 @end example
906
907 In summary the target files should contain
908
909 @enumerate
910 @item Set defaults
911 @item Add TAPs to the scan chain
912 @item Add CPU targets
913 @item Reset configuration
914 @item CPU/Chip/CPU-Core specific features
915 @item On-Chip flash
916 @end enumerate
917
918 @subsection Important variable names
919
920 By default, the end user should never need to set these
921 variables. However, if the user needs to override a setting they only
922 need to set the variable in a simple way.
923
924 @itemize @bullet
925 @item @b{CHIPNAME}
926 @* This gives a name to the overall chip, and is used as part of the
927 tap identifier dotted name.
928 @item @b{ENDIAN}
929 @* By default little - unless the chip or board is not normally used that way.
930 @item @b{CPUTAPID}
931 @* When OpenOCD examines the JTAG chain, it will attempt to identify
932 every chip. If the @t{-expected-id} is nonzero, OpenOCD attempts
933 to verify the tap id number verses configuration file and may issue an
934 error or warning like this. The hope is that this will help to pinpoint
935 problems in OpenOCD configurations.
936
937 @example
938 Info: JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
939 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
940 Error: ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678,
941 Got: 0x3f0f0f0f
942 Error: ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
943 Error: ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
944 @end example
945
946 @item @b{_TARGETNAME}
947 @* By convention, this variable is created by the target configuration
948 script. The board configuration file may make use of this variable to
949 configure things like a ``reset init'' script, or other things
950 specific to that board and that target.
951
952 If the chip has 2 targets, use the names @b{_TARGETNAME0},
953 @b{_TARGETNAME1}, ... etc.
954
955 @b{Remember:} The ``board file'' may include multiple targets.
956
957 At no time should the name ``target0'' (the default target name if
958 none was specified) be used. The name ``target0'' is a hard coded name
959 - the next target on the board will be some other number.
960 In the same way, avoid using target numbers even when they are
961 permitted; use the right target name(s) for your board.
962
963 The user (or board file) should reasonably be able to:
964
965 @example
966 source [find target/FOO.cfg]
967 $_TARGETNAME configure ... FOO specific parameters
968
969 source [find target/BAR.cfg]
970 $_TARGETNAME configure ... BAR specific parameters
971 @end example
972
973 @end itemize
974
975 @subsection Tcl Variables Guide Line
976 The Full Tcl/Tk language supports ``namespaces'' - JIM-Tcl does not.
977
978 Thus the rule we follow in OpenOCD is this: Variables that begin with
979 a leading underscore are temporary in nature, and can be modified and
980 used at will within a ?TARGET? configuration file.
981
982 @b{EXAMPLE:} The user should be able to do this:
983
984 @example
985 # Board has 3 chips,
986 # PXA270 #1 network side, big endian
987 # PXA270 #2 video side, little endian
988 # Xilinx Glue logic
989 set CHIPNAME network
990 set ENDIAN big
991 source [find target/pxa270.cfg]
992 # variable: _TARGETNAME = network.cpu
993 # other commands can refer to the "network.cpu" tap.
994 $_TARGETNAME configure .... params for this CPU..
995
996 set ENDIAN little
997 set CHIPNAME video
998 source [find target/pxa270.cfg]
999 # variable: _TARGETNAME = video.cpu
1000 # other commands can refer to the "video.cpu" tap.
1001 $_TARGETNAME configure .... params for this CPU..
1002
1003 unset ENDIAN
1004 set CHIPNAME xilinx
1005 source [find target/spartan3.cfg]
1006
1007 # Since $_TARGETNAME is temporal..
1008 # these names still work!
1009 network.cpu configure ... params
1010 video.cpu configure ... params
1011 @end example
1012
1013 @subsection Default Value Boiler Plate Code
1014
1015 All target configuration files should start with this (or a modified form)
1016
1017 @example
1018 # SIMPLE example
1019 if @{ [info exists CHIPNAME] @} @{
1020 set _CHIPNAME $CHIPNAME
1021 @} else @{
1022 set _CHIPNAME sam7x256
1023 @}
1024
1025 if @{ [info exists ENDIAN] @} @{
1026 set _ENDIAN $ENDIAN
1027 @} else @{
1028 set _ENDIAN little
1029 @}
1030
1031 if @{ [info exists CPUTAPID ] @} @{
1032 set _CPUTAPID $CPUTAPID
1033 @} else @{
1034 set _CPUTAPID 0x3f0f0f0f
1035 @}
1036 @end example
1037
1038 @subsection Adding TAPs to the Scan Chain
1039 After the ``defaults'' are set up,
1040 add the TAPs on each chip to the JTAG scan chain.
1041 @xref{TAP Creation}, and the naming convention
1042 for taps.
1043
1044 In the simplest case the chip has only one TAP,
1045 probably for a CPU or FPGA.
1046 The config file for the Atmel AT91SAM7X256
1047 looks (in part) like this:
1048
1049 @example
1050 jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf \
1051 -expected-id $_CPUTAPID
1052 @end example
1053
1054 A board with two such at91sam7 chips would be able
1055 to source such a config file twice, with different
1056 values for @code{CHIPNAME} and @code{CPUTAPID}, so
1057 it adds a different TAP each time.
1058
1059 There are more complex examples too, with chips that have
1060 multiple TAPs. Ones worth looking at include:
1061
1062 @itemize
1063 @item @file{target/omap3530.cfg} -- with a disabled ARM, and a JRC
1064 (there's a DSP too, which is not listed)
1065 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1066 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1067 is not currently used)
1068 @end itemize
1069
1070 @subsection Add CPU targets
1071
1072 After adding a TAP for a CPU, you should set it up so that
1073 GDB and other commands can use it.
1074 @xref{CPU Configuration}.
1075 For the at91sam7 example above, the command can look like this:
1076
1077 @example
1078 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1079 @end example
1080
1081 Work areas are small RAM areas associated with CPU targets.
1082 They are used by OpenOCD to speed up downloads,
1083 and to download small snippets of code to program flash chips.
1084 If the chip includes a form of ``on-chip-ram'' - and many do - define
1085 a work area if you can.
1086 Again using the at91sam7 as an example, this can look like:
1087
1088 @example
1089 $_TARGETNAME configure -work-area-phys 0x00200000 \
1090 -work-area-size 0x4000 -work-area-backup 0
1091 @end example
1092
1093 @subsection Reset Configuration
1094
1095 Some chips have specific ways the TRST and SRST signals are
1096 managed. If these are @b{CHIP SPECIFIC} they go here, if they are
1097 @b{BOARD SPECIFIC} they go in the board file.
1098
1099 @subsection ARM Core Specific Hacks
1100
1101 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1102 special high speed download features - enable it.
1103
1104 If the chip has an ARM ``vector catch'' feature - by default enable
1105 it for Undefined Instructions, Data Abort, and Prefetch Abort, if the
1106 user is really writing a handler for those situations - they can
1107 easily disable it. Experiance has shown the ``vector catch'' is
1108 helpful - for common programing errors.
1109
1110 If present, the MMU, the MPU and the CACHE should be disabled.
1111
1112 Some ARM cores are equipped with trace support, which permits
1113 examination of the instruction and data bus activity. Trace
1114 activity is controlled through an ``Embedded Trace Module'' (ETM)
1115 on one of the core's scan chains. The ETM emits voluminous data
1116 through a ``trace port''. (@xref{ARM Tracing}.)
1117 If you are using an external trace port,
1118 configure it in your board config file.
1119 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1120 configure it in your target config file.
1121
1122 @example
1123 etm config $_TARGETNAME 16 normal full etb
1124 etb config $_TARGETNAME $_CHIPNAME.etb
1125 @end example
1126
1127 @subsection Internal Flash Configuration
1128
1129 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1130
1131 @b{Never ever} in the ``target configuration file'' define any type of
1132 flash that is external to the chip. (For example a BOOT flash on
1133 Chip Select 0.) Such flash information goes in a board file - not
1134 the TARGET (chip) file.
1135
1136 Examples:
1137 @itemize @bullet
1138 @item at91sam7x256 - has 256K flash YES enable it.
1139 @item str912 - has flash internal YES enable it.
1140 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1141 @item pxa270 - again - CS0 flash - it goes in the board file.
1142 @end itemize
1143
1144 @node About JIM-Tcl
1145 @chapter About JIM-Tcl
1146 @cindex JIM Tcl
1147 @cindex tcl
1148
1149 OpenOCD includes a small ``TCL Interpreter'' known as JIM-TCL. You can
1150 learn more about JIM here: @url{http://jim.berlios.de}
1151
1152 @itemize @bullet
1153 @item @b{JIM vs. Tcl}
1154 @* JIM-TCL is a stripped down version of the well known Tcl language,
1155 which can be found here: @url{http://www.tcl.tk}. JIM-Tcl has far
1156 fewer features. JIM-Tcl is a single .C file and a single .H file and
1157 impliments the basic Tcl command set along. In contrast: Tcl 8.6 is a
1158 4.2 MB .zip file containing 1540 files.
1159
1160 @item @b{Missing Features}
1161 @* Our practice has been: Add/clone the real Tcl feature if/when
1162 needed. We welcome JIM Tcl improvements, not bloat.
1163
1164 @item @b{Scripts}
1165 @* OpenOCD configuration scripts are JIM Tcl Scripts. OpenOCD's
1166 command interpreter today (28/nov/2008) is a mixture of (newer)
1167 JIM-Tcl commands, and (older) the orginal command interpreter.
1168
1169 @item @b{Commands}
1170 @* At the OpenOCD telnet command line (or via the GDB mon command) one
1171 can type a Tcl for() loop, set variables, etc.
1172
1173 @item @b{Historical Note}
1174 @* JIM-Tcl was introduced to OpenOCD in spring 2008.
1175
1176 @item @b{Need a crash course in Tcl?}
1177 @*@xref{Tcl Crash Course}.
1178 @end itemize
1179
1180 @node Daemon Configuration
1181 @chapter Daemon Configuration
1182 @cindex initialization
1183 The commands here are commonly found in the openocd.cfg file and are
1184 used to specify what TCP/IP ports are used, and how GDB should be
1185 supported.
1186
1187 @section Configuration Stage
1188 @cindex configuration stage
1189 @cindex configuration command
1190
1191 When the OpenOCD server process starts up, it enters a
1192 @emph{configuration stage} which is the only time that
1193 certain commands, @emph{configuration commands}, may be issued.
1194 Those configuration commands include declaration of TAPs
1195 and other basic setup.
1196 The server must leave the configuration stage before it
1197 may access or activate TAPs.
1198 After it leaves this stage, configuration commands may no
1199 longer be issued.
1200
1201 @deffn {Config Command} init
1202 This command terminates the configuration stage and
1203 enters the normal command mode. This can be useful to add commands to
1204 the startup scripts and commands such as resetting the target,
1205 programming flash, etc. To reset the CPU upon startup, add "init" and
1206 "reset" at the end of the config script or at the end of the OpenOCD
1207 command line using the @option{-c} command line switch.
1208
1209 If this command does not appear in any startup/configuration file
1210 OpenOCD executes the command for you after processing all
1211 configuration files and/or command line options.
1212
1213 @b{NOTE:} This command normally occurs at or near the end of your
1214 openocd.cfg file to force OpenOCD to ``initialize'' and make the
1215 targets ready. For example: If your openocd.cfg file needs to
1216 read/write memory on your target, @command{init} must occur before
1217 the memory read/write commands. This includes @command{nand probe}.
1218 @end deffn
1219
1220 @section TCP/IP Ports
1221 @cindex TCP port
1222 @cindex server
1223 @cindex port
1224 The OpenOCD server accepts remote commands in several syntaxes.
1225 Each syntax uses a different TCP/IP port, which you may specify
1226 only during configuration (before those ports are opened).
1227
1228 @deffn {Command} gdb_port (number)
1229 @cindex GDB server
1230 Specify or query the first port used for incoming GDB connections.
1231 The GDB port for the
1232 first target will be gdb_port, the second target will listen on gdb_port + 1, and so on.
1233 When not specified during the configuration stage,
1234 the port @var{number} defaults to 3333.
1235 @end deffn
1236
1237 @deffn {Command} tcl_port (number)
1238 Specify or query the port used for a simplified RPC
1239 connection that can be used by clients to issue TCL commands and get the
1240 output from the Tcl engine.
1241 Intended as a machine interface.
1242 When not specified during the configuration stage,
1243 the port @var{number} defaults to 6666.
1244 @end deffn
1245
1246 @deffn {Command} telnet_port (number)
1247 Specify or query the
1248 port on which to listen for incoming telnet connections.
1249 This port is intended for interaction with one human through TCL commands.
1250 When not specified during the configuration stage,
1251 the port @var{number} defaults to 4444.
1252 @end deffn
1253
1254 @anchor{GDB Configuration}
1255 @section GDB Configuration
1256 @cindex GDB
1257 @cindex GDB configuration
1258 You can reconfigure some GDB behaviors if needed.
1259 The ones listed here are static and global.
1260 @xref{Target Create}, about declaring individual targets.
1261 @xref{Target Events}, about configuring target-specific event handling.
1262
1263 @anchor{gdb_breakpoint_override}
1264 @deffn {Command} gdb_breakpoint_override <hard|soft|disable>
1265 Force breakpoint type for gdb @command{break} commands.
1266 The raison d'etre for this option is to support GDB GUI's which don't
1267 distinguish hard versus soft breakpoints, if the default OpenOCD and
1268 GDB behaviour is not sufficient. GDB normally uses hardware
1269 breakpoints if the memory map has been set up for flash regions.
1270
1271 This option replaces older arm7_9 target commands that addressed
1272 the same issue.
1273 @end deffn
1274
1275 @deffn {Config command} gdb_detach <resume|reset|halt|nothing>
1276 Configures what OpenOCD will do when GDB detaches from the daemon.
1277 Default behaviour is @var{resume}.
1278 @end deffn
1279
1280 @anchor{gdb_flash_program}
1281 @deffn {Config command} gdb_flash_program <enable|disable>
1282 Set to @var{enable} to cause OpenOCD to program the flash memory when a
1283 vFlash packet is received.
1284 The default behaviour is @var{enable}.
1285 @end deffn
1286
1287 @deffn {Config command} gdb_memory_map <enable|disable>
1288 Set to @var{enable} to cause OpenOCD to send the memory configuration to GDB when
1289 requested. GDB will then know when to set hardware breakpoints, and program flash
1290 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
1291 for flash programming to work.
1292 Default behaviour is @var{enable}.
1293 @xref{gdb_flash_program}.
1294 @end deffn
1295
1296 @deffn {Config command} gdb_report_data_abort <enable|disable>
1297 Specifies whether data aborts cause an error to be reported
1298 by GDB memory read packets.
1299 The default behaviour is @var{disable};
1300 use @var{enable} see these errors reported.
1301 @end deffn
1302
1303 @node Interface - Dongle Configuration
1304 @chapter Interface - Dongle Configuration
1305 JTAG Adapters/Interfaces/Dongles are normally configured
1306 through commands in an interface configuration
1307 file which is sourced by your @file{openocd.cfg} file, or
1308 through a command line @option{-f interface/....cfg} option.
1309
1310 @example
1311 source [find interface/olimex-jtag-tiny.cfg]
1312 @end example
1313
1314 These commands tell
1315 OpenOCD what type of JTAG adapter you have, and how to talk to it.
1316 A few cases are so simple that you only need to say what driver to use:
1317
1318 @example
1319 # jlink interface
1320 interface jlink
1321 @end example
1322
1323 Most adapters need a bit more configuration than that.
1324
1325
1326 @section Interface Configuration
1327
1328 The interface command tells OpenOCD what type of JTAG dongle you are
1329 using. Depending on the type of dongle, you may need to have one or
1330 more additional commands.
1331
1332 @deffn {Config Command} {interface} name
1333 Use the interface driver @var{name} to connect to the
1334 target.
1335 @end deffn
1336
1337 @deffn Command {jtag interface}
1338 Returns the name of the interface driver being used.
1339 @end deffn
1340
1341 @section Interface Drivers
1342
1343 Each of the interface drivers listed here must be explicitly
1344 enabled when OpenOCD is configured, in order to be made
1345 available at run time.
1346
1347 @deffn {Interface Driver} {amt_jtagaccel}
1348 Amontec Chameleon in its JTAG Accelerator configuration,
1349 connected to a PC's EPP mode parallel port.
1350 This defines some driver-specific commands:
1351
1352 @deffn {Config Command} {parport_port} number
1353 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1354 the number of the @file{/dev/parport} device.
1355 @end deffn
1356
1357 @deffn {Config Command} rtck [@option{enable}|@option{disable}]
1358 Displays status of RTCK option.
1359 Optionally sets that option first.
1360 @end deffn
1361 @end deffn
1362
1363 @deffn {Interface Driver} {arm-jtag-ew}
1364 Olimex ARM-JTAG-EW USB adapter
1365 This has one driver-specific command:
1366
1367 @deffn Command {armjtagew_info}
1368 Logs some status
1369 @end deffn
1370 @end deffn
1371
1372 @deffn {Interface Driver} {at91rm9200}
1373 Supports bitbanged JTAG from the local system,
1374 presuming that system is an Atmel AT91rm9200
1375 and a specific set of GPIOs is used.
1376 @c command: at91rm9200_device NAME
1377 @c chooses among list of bit configs ... only one option
1378 @end deffn
1379
1380 @deffn {Interface Driver} {dummy}
1381 A dummy software-only driver for debugging.
1382 @end deffn
1383
1384 @deffn {Interface Driver} {ep93xx}
1385 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
1386 @end deffn
1387
1388 @deffn {Interface Driver} {ft2232}
1389 FTDI FT2232 (USB) based devices over one of the userspace libraries.
1390 These interfaces have several commands, used to configure the driver
1391 before initializing the JTAG scan chain:
1392
1393 @deffn {Config Command} {ft2232_device_desc} description
1394 Provides the USB device description (the @emph{iProduct string})
1395 of the FTDI FT2232 device. If not
1396 specified, the FTDI default value is used. This setting is only valid
1397 if compiled with FTD2XX support.
1398 @end deffn
1399
1400 @deffn {Config Command} {ft2232_serial} serial-number
1401 Specifies the @var{serial-number} of the FTDI FT2232 device to use,
1402 in case the vendor provides unique IDs and more than one FT2232 device
1403 is connected to the host.
1404 If not specified, serial numbers are not considered.
1405 @end deffn
1406
1407 @deffn {Config Command} {ft2232_layout} name
1408 Each vendor's FT2232 device can use different GPIO signals
1409 to control output-enables, reset signals, and LEDs.
1410 Currently valid layout @var{name} values include:
1411 @itemize @minus
1412 @item @b{axm0432_jtag} Axiom AXM-0432
1413 @item @b{comstick} Hitex STR9 comstick
1414 @item @b{cortino} Hitex Cortino JTAG interface
1415 @item @b{evb_lm3s811} Luminary Micro EVB_LM3S811 as a JTAG interface
1416 (bypassing onboard processor), no TRST or SRST signals on external connector
1417 @item @b{flyswatter} Tin Can Tools Flyswatter
1418 @item @b{icebear} ICEbear JTAG adapter from Section 5
1419 @item @b{jtagkey} Amontec JTAGkey and JTAGkey-Tiny (and compatibles)
1420 @item @b{m5960} American Microsystems M5960
1421 @item @b{olimex-jtag} Olimex ARM-USB-OCD and ARM-USB-Tiny
1422 @item @b{oocdlink} OOCDLink
1423 @c oocdlink ~= jtagkey_prototype_v1
1424 @item @b{sheevaplug} Marvell Sheevaplug development kit
1425 @item @b{signalyzer} Xverve Signalyzer
1426 @item @b{stm32stick} Hitex STM32 Performance Stick
1427 @item @b{turtelizer2} egnite Software turtelizer2
1428 @item @b{usbjtag} "USBJTAG-1" layout described in the OpenOCD diploma thesis
1429 @end itemize
1430 @end deffn
1431
1432 @deffn {Config Command} {ft2232_vid_pid} [vid pid]+
1433 The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
1434 default values are used.
1435 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
1436 @example
1437 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
1438 @end example
1439 @end deffn
1440
1441 @deffn {Config Command} {ft2232_latency} ms
1442 On some systems using FT2232 based JTAG interfaces the FT_Read function call in
1443 ft2232_read() fails to return the expected number of bytes. This can be caused by
1444 USB communication delays and has proved hard to reproduce and debug. Setting the
1445 FT2232 latency timer to a larger value increases delays for short USB packets but it
1446 also reduces the risk of timeouts before receiving the expected number of bytes.
1447 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
1448 @end deffn
1449
1450 For example, the interface config file for a
1451 Turtelizer JTAG Adapter looks something like this:
1452
1453 @example
1454 interface ft2232
1455 ft2232_device_desc "Turtelizer JTAG/RS232 Adapter"
1456 ft2232_layout turtelizer2
1457 ft2232_vid_pid 0x0403 0xbdc8
1458 @end example
1459 @end deffn
1460
1461 @deffn {Interface Driver} {gw16012}
1462 Gateworks GW16012 JTAG programmer.
1463 This has one driver-specific command:
1464
1465 @deffn {Config Command} {parport_port} number
1466 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1467 the number of the @file{/dev/parport} device.
1468 @end deffn
1469 @end deffn
1470
1471 @deffn {Interface Driver} {jlink}
1472 Segger jlink USB adapter
1473 @c command: jlink_info
1474 @c dumps status
1475 @c command: jlink_hw_jtag (2|3)
1476 @c sets version 2 or 3
1477 @end deffn
1478
1479 @deffn {Interface Driver} {parport}
1480 Supports PC parallel port bit-banging cables:
1481 Wigglers, PLD download cable, and more.
1482 These interfaces have several commands, used to configure the driver
1483 before initializing the JTAG scan chain:
1484
1485 @deffn {Config Command} {parport_cable} name
1486 The layout of the parallel port cable used to connect to the target.
1487 Currently valid cable @var{name} values include:
1488
1489 @itemize @minus
1490 @item @b{altium} Altium Universal JTAG cable.
1491 @item @b{arm-jtag} Same as original wiggler except SRST and
1492 TRST connections reversed and TRST is also inverted.
1493 @item @b{chameleon} The Amontec Chameleon's CPLD when operated
1494 in configuration mode. This is only used to
1495 program the Chameleon itself, not a connected target.
1496 @item @b{dlc5} The Xilinx Parallel cable III.
1497 @item @b{flashlink} The ST Parallel cable.
1498 @item @b{lattice} Lattice ispDOWNLOAD Cable
1499 @item @b{old_amt_wiggler} The Wiggler configuration that comes with
1500 some versions of
1501 Amontec's Chameleon Programmer. The new version available from
1502 the website uses the original Wiggler layout ('@var{wiggler}')
1503 @item @b{triton} The parallel port adapter found on the
1504 ``Karo Triton 1 Development Board''.
1505 This is also the layout used by the HollyGates design
1506 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
1507 @item @b{wiggler} The original Wiggler layout, also supported by
1508 several clones, such as the Olimex ARM-JTAG
1509 @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
1510 @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
1511 @end itemize
1512 @end deffn
1513
1514 @deffn {Config Command} {parport_port} number
1515 Either the address of the I/O port (default: 0x378 for LPT1) or the number of
1516 the @file{/dev/parport} device
1517
1518 When using PPDEV to access the parallel port, use the number of the parallel port:
1519 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
1520 you may encounter a problem.
1521 @end deffn
1522
1523 @deffn {Config Command} {parport_write_on_exit} (on|off)
1524 This will configure the parallel driver to write a known
1525 cable-specific value to the parallel interface on exiting OpenOCD
1526 @end deffn
1527
1528 For example, the interface configuration file for a
1529 classic ``Wiggler'' cable might look something like this:
1530
1531 @example
1532 interface parport
1533 parport_port 0xc8b8
1534 parport_cable wiggler
1535 @end example
1536 @end deffn
1537
1538 @deffn {Interface Driver} {presto}
1539 ASIX PRESTO USB JTAG programmer.
1540 @c command: presto_serial str
1541 @c sets serial number
1542 @end deffn
1543
1544 @deffn {Interface Driver} {rlink}
1545 Raisonance RLink USB adapter
1546 @end deffn
1547
1548 @deffn {Interface Driver} {usbprog}
1549 usbprog is a freely programmable USB adapter.
1550 @end deffn
1551
1552 @deffn {Interface Driver} {vsllink}
1553 vsllink is part of Versaloon which is a versatile USB programmer.
1554
1555 @quotation Note
1556 This defines quite a few driver-specific commands,
1557 which are not currently documented here.
1558 @end quotation
1559 @end deffn
1560
1561 @deffn {Interface Driver} {ZY1000}
1562 This is the Zylin ZY1000 JTAG debugger.
1563
1564 @quotation Note
1565 This defines some driver-specific commands,
1566 which are not currently documented here.
1567 @end quotation
1568
1569 @deffn Command power [@option{on}|@option{off}]
1570 Turn power switch to target on/off.
1571 No arguments: print status.
1572 @end deffn
1573
1574 @end deffn
1575
1576 @anchor{JTAG Speed}
1577 @section JTAG Speed
1578 JTAG clock setup is part of system setup.
1579 It @emph{does not belong with interface setup} since any interface
1580 only knows a few of the constraints for the JTAG clock speed.
1581 Sometimes the JTAG speed is
1582 changed during the target initialization process: (1) slow at
1583 reset, (2) program the CPU clocks, (3) run fast.
1584 Both the "slow" and "fast" clock rates are functions of the
1585 oscillators used, the chip, the board design, and sometimes
1586 power management software that may be active.
1587
1588 The speed used during reset can be adjusted using pre_reset
1589 and post_reset event handlers.
1590 @xref{Target Events}.
1591
1592 If your system supports adaptive clocking (RTCK), configuring
1593 JTAG to use that is probably the most robust approach.
1594 However, it introduces delays to synchronize clocks; so it
1595 may not be the fastest solution.
1596
1597 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
1598 instead of @command{jtag_khz}.
1599
1600 @deffn {Command} jtag_khz max_speed_kHz
1601 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
1602 JTAG interfaces usually support a limited number of
1603 speeds. The speed actually used won't be faster
1604 than the speed specified.
1605
1606 As a rule of thumb, if you specify a clock rate make
1607 sure the JTAG clock is no more than @math{1/6th CPU-Clock}.
1608 This is especially true for synthesized cores (ARMxxx-S).
1609
1610 Speed 0 (khz) selects RTCK method.
1611 @xref{FAQ RTCK}.
1612 If your system uses RTCK, you won't need to change the
1613 JTAG clocking after setup.
1614 Not all interfaces, boards, or targets support ``rtck''.
1615 If the interface device can not
1616 support it, an error is returned when you try to use RTCK.
1617 @end deffn
1618
1619 @defun jtag_rclk fallback_speed_kHz
1620 @cindex RTCK
1621 This Tcl proc (defined in startup.tcl) attempts to enable RTCK/RCLK.
1622 If that fails (maybe the interface, board, or target doesn't
1623 support it), falls back to the specified frequency.
1624 @example
1625 # Fall back to 3mhz if RTCK is not supported
1626 jtag_rclk 3000
1627 @end example
1628 @end defun
1629
1630 @node Reset Configuration
1631 @chapter Reset Configuration
1632 @cindex Reset Configuration
1633
1634 Every system configuration may require a different reset
1635 configuration. This can also be quite confusing.
1636 Resets also interact with @var{reset-init} event handlers,
1637 which do things like setting up clocks and DRAM, and
1638 JTAG clock rates. (@xref{JTAG Speed}.)
1639 Please see the various board files for examples.
1640
1641 @quotation Note
1642 To maintainers and integrators:
1643 Reset configuration touches several things at once.
1644 Normally the board configuration file
1645 should define it and assume that the JTAG adapter supports
1646 everything that's wired up to the board's JTAG connector.
1647 However, the target configuration file could also make note
1648 of something the silicon vendor has done inside the chip,
1649 which will be true for most (or all) boards using that chip.
1650 And when the JTAG adapter doesn't support everything, the
1651 system configuration file will need to override parts of
1652 the reset configuration provided by other files.
1653 @end quotation
1654
1655 @section Types of Reset
1656
1657 There are many kinds of reset possible through JTAG, but
1658 they may not all work with a given board and adapter.
1659 That's part of why reset configuration can be error prone.
1660
1661 @itemize @bullet
1662 @item
1663 @emph{System Reset} ... the @emph{SRST} hardware signal
1664 resets all chips connected to the JTAG adapter, such as processors,
1665 power management chips, and I/O controllers. Normally resets triggered
1666 with this signal behave exactly like pressing a RESET button.
1667 @item
1668 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
1669 just the TAP controllers connected to the JTAG adapter.
1670 Such resets should not be visible to the rest of the system; resetting a
1671 device's the TAP controller just puts that controller into a known state.
1672 @item
1673 @emph{Emulation Reset} ... many devices can be reset through JTAG
1674 commands. These resets are often distinguishable from system
1675 resets, either explicitly (a "reset reason" register says so)
1676 or implicitly (not all parts of the chip get reset).
1677 @item
1678 @emph{Other Resets} ... system-on-chip devices often support
1679 several other types of reset.
1680 You may need to arrange that a watchdog timer stops
1681 while debugging, preventing a watchdog reset.
1682 There may be individual module resets.
1683 @end itemize
1684
1685 In the best case, OpenOCD can hold SRST, then reset
1686 the TAPs via TRST and send commands through JTAG to halt the
1687 CPU at the reset vector before the 1st instruction is executed.
1688 Then when it finally releases the SRST signal, the system is
1689 halted under debugger control before any code has executed.
1690 This is the behavior required to support the @command{reset halt}
1691 and @command{reset init} commands; after @command{reset init} a
1692 board-specific script might do things like setting up DRAM.
1693 (@xref{Reset Command}.)
1694
1695 @section SRST and TRST Issues
1696
1697 Because SRST and TRST are hardware signals, they can have a
1698 variety of system-specific constraints. Some of the most
1699 common issues are:
1700
1701 @itemize @bullet
1702
1703 @item @emph{Signal not available} ... Some boards don't wire
1704 SRST or TRST to the JTAG connector. Some JTAG adapters don't
1705 support such signals even if they are wired up.
1706 Use the @command{reset_config} @var{signals} options to say
1707 when one of those signals is not connected.
1708 When SRST is not available, your code might not be able to rely
1709 on controllers having been fully reset during code startup.
1710
1711 @item @emph{Signals shorted} ... Sometimes a chip, board, or
1712 adapter will connect SRST to TRST, instead of keeping them separate.
1713 Use the @command{reset_config} @var{combination} options to say
1714 when those signals aren't properly independent.
1715
1716 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
1717 delay circuit, reset supervisor, or on-chip features can extend
1718 the effect of a JTAG adapter's reset for some time after the adapter
1719 stops issuing the reset. For example, there may be chip or board
1720 requirements that all reset pulses last for at least a
1721 certain amount of time; and reset buttons commonly have
1722 hardware debouncing.
1723 Use the @command{jtag_nsrst_delay} and @command{jtag_ntrst_delay}
1724 commands to say when extra delays are needed.
1725
1726 @item @emph{Drive type} ... Reset lines often have a pullup
1727 resistor, letting the JTAG interface treat them as open-drain
1728 signals. But that's not a requirement, so the adapter may need
1729 to use push/pull output drivers.
1730 Also, with weak pullups it may be advisable to drive
1731 signals to both levels (push/pull) to minimize rise times.
1732 Use the @command{reset_config} @var{trst_type} and
1733 @var{srst_type} parameters to say how to drive reset signals.
1734
1735 @item @emph{Special initialization} ... Targets sometimes need
1736 special JTAG initialization sequences to handle chip-specific
1737 issues (not limited to errata).
1738 For example, certain JTAG commands might need to be issued while
1739 the system as a whole is in a reset state (SRST active)
1740 but the JTAG scan chain is usable (TRST inactive).
1741 (@xref{JTAG Commands}, where the @command{jtag_reset}
1742 command is presented.)
1743 @end itemize
1744
1745 There can also be other issues.
1746 Some devices don't fully conform to the JTAG specifications.
1747 Trivial system-specific differences are common, such as
1748 SRST and TRST using slightly different names.
1749 There are also vendors who distribute key JTAG documentation for
1750 their chips only to developers who have signed a Non-Disclosure
1751 Agreement (NDA).
1752
1753 Sometimes there are chip-specific extensions like a requirement to use
1754 the normally-optional TRST signal (precluding use of JTAG adapters which
1755 don't pass TRST through), or needing extra steps to complete a TAP reset.
1756
1757 In short, SRST and especially TRST handling may be very finicky,
1758 needing to cope with both architecture and board specific constraints.
1759
1760 @section Commands for Handling Resets
1761
1762 @deffn {Command} jtag_nsrst_delay milliseconds
1763 How long (in milliseconds) OpenOCD should wait after deasserting
1764 nSRST (active-low system reset) before starting new JTAG operations.
1765 When a board has a reset button connected to SRST line it will
1766 probably have hardware debouncing, implying you should use this.
1767 @end deffn
1768
1769 @deffn {Command} jtag_ntrst_delay milliseconds
1770 How long (in milliseconds) OpenOCD should wait after deasserting
1771 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
1772 @end deffn
1773
1774 @deffn {Command} reset_config mode_flag ...
1775 This command tells OpenOCD the reset configuration
1776 of your combination of JTAG board and target in target
1777 configuration scripts.
1778
1779 If you have an interface that does not support SRST and
1780 TRST(unlikely), then you may be able to work around that
1781 problem by using a reset_config command to override any
1782 settings in the target configuration script.
1783
1784 SRST and TRST has a fairly well understood definition and
1785 behaviour in the JTAG specification, but vendors take
1786 liberties to achieve various more or less clearly understood
1787 goals. Sometimes documentation is available, other times it
1788 is not. OpenOCD has the reset_config command to allow OpenOCD
1789 to deal with the various common cases.
1790
1791 The @var{mode_flag} options can be specified in any order, but only one
1792 of each type -- @var{signals}, @var{combination}, @var{trst_type},
1793 and @var{srst_type} -- may be specified at a time.
1794 If you don't provide a new value for a given type, its previous
1795 value (perhaps the default) is unchanged.
1796 For example, this means that you don't need to say anything at all about
1797 TRST just to declare that if the JTAG adapter should want to drive SRST,
1798 it must explicitly be driven high (@option{srst_push_pull}).
1799
1800 @var{signals} can specify which of the reset signals are connected.
1801 For example, If the JTAG interface provides SRST, but the board doesn't
1802 connect that signal properly, then OpenOCD can't use it.
1803 Possible values are @option{none} (the default), @option{trst_only},
1804 @option{srst_only} and @option{trst_and_srst}.
1805
1806 @quotation Tip
1807 If your board provides SRST or TRST through the JTAG connector,
1808 you must declare that or else those signals will not be used.
1809 @end quotation
1810
1811 The @var{combination} is an optional value specifying broken reset
1812 signal implementations.
1813 The default behaviour if no option given is @option{separate},
1814 indicating everything behaves normally.
1815 @option{srst_pulls_trst} states that the
1816 test logic is reset together with the reset of the system (e.g. Philips
1817 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
1818 the system is reset together with the test logic (only hypothetical, I
1819 haven't seen hardware with such a bug, and can be worked around).
1820 @option{combined} implies both @option{srst_pulls_trst} and
1821 @option{trst_pulls_srst}.
1822
1823 The optional @var{trst_type} and @var{srst_type} parameters allow the
1824 driver mode of each reset line to be specified. These values only affect
1825 JTAG interfaces with support for different driver modes, like the Amontec
1826 JTAGkey and JTAGAccelerator. Also, they are necessarily ignored if the
1827 relevant signal (TRST or SRST) is not connected.
1828
1829 Possible @var{trst_type} driver modes for the test reset signal (TRST)
1830 are @option{trst_push_pull} (default) and @option{trst_open_drain}.
1831 Most boards connect this signal to a pulldown, so the JTAG TAPs
1832 never leave reset unless they are hooked up to a JTAG adapter.
1833
1834 Possible @var{srst_type} driver modes for the system reset signal (SRST)
1835 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
1836 Most boards connect this signal to a pullup, and allow the
1837 signal to be pulled low by various events including system
1838 powerup and pressing a reset button.
1839 @end deffn
1840
1841
1842 @node TAP Creation
1843 @chapter TAP Creation
1844 @cindex TAP creation
1845 @cindex TAP configuration
1846
1847 @emph{Test Access Ports} (TAPs) are the core of JTAG.
1848 TAPs serve many roles, including:
1849
1850 @itemize @bullet
1851 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target
1852 @item @b{Flash Programing} Some chips program the flash directly via JTAG.
1853 Others do it indirectly, making a CPU do it.
1854 @item @b{Program Download} Using the same CPU support GDB uses,
1855 you can initialize a DRAM controller, download code to DRAM, and then
1856 start running that code.
1857 @item @b{Boundary Scan} Most chips support boundary scan, which
1858 helps test for board assembly problems like solder bridges
1859 and missing connections
1860 @end itemize
1861
1862 OpenOCD must know about the active TAPs on your board(s).
1863 Setting up the TAPs is the core task of your configuration files.
1864 Once those TAPs are set up, you can pass their names to code
1865 which sets up CPUs and exports them as GDB targets,
1866 probes flash memory, performs low-level JTAG operations, and more.
1867
1868 @section Scan Chains
1869
1870 OpenOCD uses a JTAG adapter (interface) to talk to your board,
1871 which has a daisy chain of TAPs.
1872 That daisy chain is called a @dfn{scan chain}.
1873 Simple configurations may have a single TAP in the scan chain,
1874 perhaps for a microcontroller.
1875 Complex configurations might have a dozen or more TAPs:
1876 several in one chip, more in the next, and connecting
1877 to other boards with their own chips and TAPs.
1878
1879 Unfortunately those TAPs can't always be autoconfigured,
1880 because not all devices provide good support for that.
1881 (JTAG doesn't require supporting IDCODE instructions.)
1882 The configuration mechanism currently supported by OpenOCD
1883 requires explicit configuration of all TAP devices using
1884 @command{jtag newtap} commands.
1885 One like this would create a tap named @code{chip1.cpu}:
1886
1887 @example
1888 jtag newtap chip1 cpu -irlen 7 -ircapture 0x01 -irmask 0x55
1889 @end example
1890
1891 Each target configuration file lists the TAPs provided
1892 by a given chip.
1893 Board configuration files combine all the targets on a board,
1894 and so forth.
1895 Note that @emph{the order in which TAPs are created is very important.}
1896 It must match the order in the JTAG scan chain, both inside
1897 a single chip and between them.
1898
1899 For example, the ST Microsystems STR912 chip has
1900 three separate TAPs@footnote{See the ST
1901 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
1902 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
1903 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}
1904 Checked: 28-Nov-2008}.
1905 To configure those taps, @file{target/str912.cfg}
1906 includes commands something like this:
1907
1908 @example
1909 jtag newtap str912 flash ... params ...
1910 jtag newtap str912 cpu ... params ...
1911 jtag newtap str912 bs ... params ...
1912 @end example
1913
1914 Actual config files use a variable instead of literals like
1915 @option{str912}, to support more than one chip of each type.
1916 @xref{Config File Guidelines}.
1917
1918 @section TAP Names
1919
1920 When a TAP objects is created with @command{jtag newtap},
1921 a @dfn{dotted.name} is created for the TAP, combining the
1922 name of a module (usually a chip) and a label for the TAP.
1923 For example: @code{xilinx.tap}, @code{str912.flash},
1924 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
1925 Many other commands use that dotted.name to manipulate or
1926 refer to the TAP. For example, CPU configuration uses the
1927 name, as does declaration of NAND or NOR flash banks.
1928
1929 The components of a dotted name should follow ``C'' symbol
1930 name rules: start with an alphabetic character, then numbers
1931 and underscores are OK; while others (including dots!) are not.
1932
1933 @quotation Tip
1934 In older code, JTAG TAPs were numbered from 0..N.
1935 This feature is still present.
1936 However its use is highly discouraged, and
1937 should not be counted upon.
1938 Update all of your scripts to use TAP names rather than numbers.
1939 Using TAP numbers in target configuration scripts prevents
1940 reusing on boards with multiple targets.
1941 @end quotation
1942
1943 @anchor{TAP Creation Commands}
1944 @section TAP Creation Commands
1945
1946 @c shouldn't this be(come) a {Config Command}?
1947 @anchor{jtag newtap}
1948 @deffn Command {jtag newtap} chipname tapname configparams...
1949 Creates a new TAP with the dotted name @var{chipname}.@var{tapname},
1950 and configured according to the various @var{configparams}.
1951
1952 The @var{chipname} is a symbolic name for the chip.
1953 Conventionally target config files use @code{$_CHIPNAME},
1954 defaulting to the model name given by the chip vendor but
1955 overridable.
1956
1957 @cindex TAP naming convention
1958 The @var{tapname} reflects the role of that TAP,
1959 and should follow this convention:
1960
1961 @itemize @bullet
1962 @item @code{bs} -- For boundary scan if this is a seperate TAP;
1963 @item @code{cpu} -- The main CPU of the chip, alternatively
1964 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
1965 @code{arm1} and @code{arm2} on chips two ARMs, and so forth;
1966 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
1967 @item @code{flash} -- If the chip has a flash TAP, like the str912;
1968 @item @code{jrc} -- For JTAG route controller (example: the ICEpick modules
1969 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
1970 @item @code{tap} -- Should be used only FPGA or CPLD like devices
1971 with a single TAP;
1972 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
1973 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
1974 For example, the Freescale IMX31 has a SDMA (Smart DMA) with
1975 a JTAG TAP; that TAP should be named @code{sdma}.
1976 @end itemize
1977
1978 Every TAP requires at least the following @var{configparams}:
1979
1980 @itemize @bullet
1981 @item @code{-ircapture} @var{NUMBER}
1982 @*The IDCODE capture command, such as 0x01.
1983 @item @code{-irlen} @var{NUMBER}
1984 @*The length in bits of the
1985 instruction register, such as 4 or 5 bits.
1986 @item @code{-irmask} @var{NUMBER}
1987 @*A mask for the IR register.
1988 For some devices, there are bits in the IR that aren't used.
1989 This lets OpenOCD mask them off when doing IDCODE comparisons.
1990 In general, this should just be all ones for the size of the IR.
1991 @end itemize
1992
1993 A TAP may also provide optional @var{configparams}:
1994
1995 @itemize @bullet
1996 @item @code{-disable} (or @code{-enable})
1997 @*Use the @code{-disable} paramater to flag a TAP which is not
1998 linked in to the scan chain when it is declared.
1999 You may use @code{-enable} to highlight the default state
2000 (the TAP is linked in).
2001 @xref{Enabling and Disabling TAPs}.
2002 @item @code{-expected-id} @var{number}
2003 @*A non-zero value represents the expected 32-bit IDCODE
2004 found when the JTAG chain is examined.
2005 These codes are not required by all JTAG devices.
2006 @emph{Repeat the option} as many times as required if more than one
2007 ID code could appear (for example, multiple versions).
2008 @end itemize
2009 @end deffn
2010
2011 @c @deffn Command {jtag arp_init-reset}
2012 @c ... more or less "init" ?
2013
2014 @anchor{Enabling and Disabling TAPs}
2015 @section Enabling and Disabling TAPs
2016 @cindex TAP events
2017
2018 In some systems, a @dfn{JTAG Route Controller} (JRC)
2019 is used to enable and/or disable specific JTAG TAPs.
2020 Many ARM based chips from Texas Instruments include
2021 an ``ICEpick'' module, which is a JRC.
2022 Such chips include DaVinci and OMAP3 processors.
2023
2024 A given TAP may not be visible until the JRC has been
2025 told to link it into the scan chain; and if the JRC
2026 has been told to unlink that TAP, it will no longer
2027 be visible.
2028 Such routers address problems that JTAG ``bypass mode''
2029 ignores, such as:
2030
2031 @itemize
2032 @item The scan chain can only go as fast as its slowest TAP.
2033 @item Having many TAPs slows instruction scans, since all
2034 TAPs receive new instructions.
2035 @item TAPs in the scan chain must be powered up, which wastes
2036 power and prevents debugging some power management mechanisms.
2037 @end itemize
2038
2039 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
2040 as implied by the existence of JTAG routers.
2041 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
2042 does include a kind of JTAG router functionality.
2043
2044 @c (a) currently the event handlers don't seem to be able to
2045 @c fail in a way that could lead to no-change-of-state.
2046 @c (b) eventually non-event configuration should be possible,
2047 @c in which case some this documentation must move.
2048
2049 @deffn Command {jtag cget} dotted.name @option{-event} name
2050 @deffnx Command {jtag configure} dotted.name @option{-event} name string
2051 At this writing this mechanism is used only for event handling,
2052 and the only two events relate to TAP enabling and disabling.
2053
2054 The @code{configure} subcommand assigns an event handler,
2055 a TCL string which is evaluated when the event is triggered.
2056 The @code{cget} subcommand returns that handler.
2057 The two possible values for an event @var{name}
2058 are @option{tap-disable} and @option{tap-enable}.
2059
2060 So for example, when defining a TAP for a CPU connected to
2061 a JTAG router, you should define TAP event handlers using
2062 code that looks something like this:
2063
2064 @example
2065 jtag configure CHIP.cpu -event tap-enable @{
2066 echo "Enabling CPU TAP"
2067 ... jtag operations using CHIP.jrc
2068 @}
2069 jtag configure CHIP.cpu -event tap-disable @{
2070 echo "Disabling CPU TAP"
2071 ... jtag operations using CHIP.jrc
2072 @}
2073 @end example
2074 @end deffn
2075
2076 @deffn Command {jtag tapdisable} dotted.name
2077 @deffnx Command {jtag tapenable} dotted.name
2078 @deffnx Command {jtag tapisenabled} dotted.name
2079 These three commands all return the string "1" if the tap
2080 specified by @var{dotted.name} is enabled,
2081 and "0" if it is disbabled.
2082 The @command{tapenable} variant first enables the tap
2083 by sending it a @option{tap-enable} event.
2084 The @command{tapdisable} variant first disables the tap
2085 by sending it a @option{tap-disable} event.
2086
2087 @quotation Note
2088 Humans will find the @command{scan_chain} command more helpful
2089 than the script-oriented @command{tapisenabled}
2090 for querying the state of the JTAG taps.
2091 @end quotation
2092 @end deffn
2093
2094 @node CPU Configuration
2095 @chapter CPU Configuration
2096 @cindex GDB target
2097
2098 This chapter discusses how to create a GDB debug target for a CPU.
2099 You can also access these targets without GDB
2100 (@pxref{Architecture and Core Commands}) and, where relevant,
2101 through various kinds of NAND and NOR flash commands.
2102 Also, if you have multiple CPUs you can have multiple such targets.
2103
2104 Before creating a ``target'', you must have added its TAP to the scan chain.
2105 When you've added that TAP, you will have a @code{dotted.name}
2106 which is used to set up the CPU support.
2107 The chip-specific configuration file will normally configure its CPU(s)
2108 right after it adds all of the chip's TAPs to the scan chain.
2109
2110 @section targets [NAME]
2111 @b{Note:} This command name is PLURAL - not singular.
2112
2113 With NO parameter, this plural @b{targets} command lists all known
2114 targets in a human friendly form.
2115
2116 With a parameter, this plural @b{targets} command sets the current
2117 target to the given name. (i.e.: If there are multiple debug targets)
2118
2119 Example:
2120 @verbatim
2121 (gdb) mon targets
2122 CmdName Type Endian ChainPos State
2123 -- ---------- ---------- ---------- -------- ----------
2124 0: target0 arm7tdmi little 0 halted
2125 @end verbatim
2126
2127 @section target COMMANDS
2128 @b{Note:} This command name is SINGULAR - not plural. It is used to
2129 manipulate specific targets, to create targets and other things.
2130
2131 Once a target is created, a TARGETNAME (object) command is created;
2132 see below for details.
2133
2134 The TARGET command accepts these sub-commands:
2135 @itemize @bullet
2136 @item @b{create} .. parameters ..
2137 @* creates a new target, see below for details.
2138 @item @b{types}
2139 @* Lists all supported target types (perhaps some are not yet in this document).
2140 @item @b{names}
2141 @* Lists all current debug target names, for example: 'str912.cpu' or 'pxa27.cpu' example usage:
2142 @verbatim
2143 foreach t [target names] {
2144 puts [format "Target: %s\n" $t]
2145 }
2146 @end verbatim
2147 @item @b{current}
2148 @* Returns the current target. OpenOCD always has, or refers to the ``current target'' in some way.
2149 By default, commands like: ``mww'' (used to write memory) operate on the current target.
2150 @item @b{number} @b{NUMBER}
2151 @* Internally OpenOCD maintains a list of targets - in numerical index
2152 (0..N-1) this command returns the name of the target at index N.
2153 Example usage:
2154 @verbatim
2155 set thename [target number $x]
2156 puts [format "Target %d is: %s\n" $x $thename]
2157 @end verbatim
2158 @item @b{count}
2159 @* Returns the number of targets known to OpenOCD (see number above)
2160 Example:
2161 @verbatim
2162 set c [target count]
2163 for { set x 0 } { $x < $c } { incr x } {
2164 # Assuming you have created this function
2165 print_target_details $x
2166 }
2167 @end verbatim
2168
2169 @end itemize
2170
2171 @section TARGETNAME (object) commands
2172 @b{Use:} Once a target is created, an ``object name'' that represents the
2173 target is created. By convention, the target name is identical to the
2174 tap name. In a multiple target system, one can precede many common
2175 commands with a specific target name and effect only that target.
2176 @example
2177 str912.cpu mww 0x1234 0x42
2178 omap3530.cpu mww 0x5555 123
2179 @end example
2180
2181 @b{Model:} The Tcl/Tk language has the concept of object commands. A
2182 good example is a on screen button, once a button is created a button
2183 has a name (a path in Tk terms) and that name is useable as a 1st
2184 class command. For example in Tk, one can create a button and later
2185 configure it like this:
2186
2187 @example
2188 # Create
2189 button .foobar -background red -command @{ foo @}
2190 # Modify
2191 .foobar configure -foreground blue
2192 # Query
2193 set x [.foobar cget -background]
2194 # Report
2195 puts [format "The button is %s" $x]
2196 @end example
2197
2198 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
2199 button. Commands available as a ``target object'' are:
2200
2201 @comment START targetobj commands.
2202 @itemize @bullet
2203 @item @b{configure} - configure the target; see Target Config/Cget Options below
2204 @item @b{cget} - query the target configuration; see Target Config/Cget Options below
2205 @item @b{curstate} - current target state (running, halt, etc.
2206 @item @b{eventlist}
2207 @* Intended for a human to see/read the currently configure target events.
2208 @item @b{Various Memory Commands} See the ``mww'' command elsewhere.
2209 @comment start memory
2210 @itemize @bullet
2211 @item @b{mww} ...
2212 @item @b{mwh} ...
2213 @item @b{mwb} ...
2214 @item @b{mdw} ...
2215 @item @b{mdh} ...
2216 @item @b{mdb} ...
2217 @comment end memory
2218 @end itemize
2219 @item @b{Memory To Array, Array To Memory}
2220 @* These are aimed at a machine interface to memory
2221 @itemize @bullet
2222 @item @b{mem2array ARRAYNAME WIDTH ADDRESS COUNT}
2223 @item @b{array2mem ARRAYNAME WIDTH ADDRESS COUNT}
2224 @* Where:
2225 @* @b{ARRAYNAME} is the name of an array variable
2226 @* @b{WIDTH} is 8/16/32 - indicating the memory access size
2227 @* @b{ADDRESS} is the target memory address
2228 @* @b{COUNT} is the number of elements to process
2229 @end itemize
2230 @item @b{Used during ``reset''}
2231 @* These commands are used internally by the OpenOCD scripts to deal
2232 with odd reset situations and are not documented here.
2233 @itemize @bullet
2234 @item @b{arp_examine}
2235 @item @b{arp_poll}
2236 @item @b{arp_reset}
2237 @item @b{arp_halt}
2238 @item @b{arp_waitstate}
2239 @end itemize
2240 @item @b{invoke-event} @b{EVENT-NAME}
2241 @* Invokes the specific event manually for the target
2242 @end itemize
2243
2244 @anchor{Target Events}
2245 @section Target Events
2246 @cindex events
2247 At various times, certain things can happen, or you want them to happen.
2248
2249 Examples:
2250 @itemize @bullet
2251 @item What should happen when GDB connects? Should your target reset?
2252 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
2253 @item During reset, do you need to write to certain memory location to reconfigure the SDRAM?
2254 @end itemize
2255
2256 All of the above items are handled by target events.
2257
2258 To specify an event action, either during target creation, or later
2259 via ``$_TARGETNAME configure'' see this example.
2260
2261 Syntactially, the option is: ``-event NAME BODY'' where NAME is a
2262 target event name, and BODY is a Tcl procedure or string of commands
2263 to execute.
2264
2265 The programmers model is the ``-command'' option used in Tcl/Tk
2266 buttons and events. Below are two identical examples, the first
2267 creates and invokes small procedure. The second inlines the procedure.
2268
2269 @example
2270 proc my_attach_proc @{ @} @{
2271 puts "RESET...."
2272 reset halt
2273 @}
2274 mychip.cpu configure -event gdb-attach my_attach_proc
2275 mychip.cpu configure -event gdb-attach @{
2276 puts "Reset..."
2277 reset halt
2278 @}
2279 @end example
2280
2281 @section Current Events
2282 The following events are available:
2283 @itemize @bullet
2284 @item @b{debug-halted}
2285 @* The target has halted for debug reasons (i.e.: breakpoint)
2286 @item @b{debug-resumed}
2287 @* The target has resumed (i.e.: gdb said run)
2288 @item @b{early-halted}
2289 @* Occurs early in the halt process
2290 @item @b{examine-end}
2291 @* Currently not used (goal: when JTAG examine completes)
2292 @item @b{examine-start}
2293 @* Currently not used (goal: when JTAG examine starts)
2294 @item @b{gdb-attach}
2295 @* When GDB connects
2296 @item @b{gdb-detach}
2297 @* When GDB disconnects
2298 @item @b{gdb-end}
2299 @* When the taret has halted and GDB is not doing anything (see early halt)
2300 @item @b{gdb-flash-erase-start}
2301 @* Before the GDB flash process tries to erase the flash
2302 @item @b{gdb-flash-erase-end}
2303 @* After the GDB flash process has finished erasing the flash
2304 @item @b{gdb-flash-write-start}
2305 @* Before GDB writes to the flash
2306 @item @b{gdb-flash-write-end}
2307 @* After GDB writes to the flash
2308 @item @b{gdb-start}
2309 @* Before the taret steps, gdb is trying to start/resume the target
2310 @item @b{halted}
2311 @* The target has halted
2312 @item @b{old-gdb_program_config}
2313 @* DO NOT USE THIS: Used internally
2314 @item @b{old-pre_resume}
2315 @* DO NOT USE THIS: Used internally
2316 @item @b{reset-assert-pre}
2317 @* Issued as part of @command{reset} processing
2318 after SRST and/or TRST were activated and deactivated,
2319 but before reset is asserted on the tap.
2320 @item @b{reset-assert-post}
2321 @* Issued as part of @command{reset} processing
2322 when reset is asserted on the tap.
2323 @item @b{reset-deassert-pre}
2324 @* Issued as part of @command{reset} processing
2325 when reset is about to be released on the tap.
2326 @item @b{reset-deassert-post}
2327 @* Issued as part of @command{reset} processing
2328 when reset has been released on the tap.
2329 @item @b{reset-end}
2330 @* Issued as the final step in @command{reset} processing.
2331 @item @b{reset-halt-post}
2332 @* Currently not usd
2333 @item @b{reset-halt-pre}
2334 @* Currently not used
2335 @item @b{reset-init}
2336 @* Used by @b{reset init} command for board-specific initialization.
2337 This event fires after @emph{reset-deassert-post}.
2338 This is where you would configure PLLs and clocking, set up DRAM so
2339 you can download programs that don't fit in on-chip SRAM, set up pin
2340 multiplexing, and so on.
2341 @item @b{reset-start}
2342 @* Issued as part of @command{reset} processing
2343 before either SRST or TRST are activated.
2344 @item @b{reset-wait-pos}
2345 @* Currently not used
2346 @item @b{reset-wait-pre}
2347 @* Currently not used
2348 @item @b{resume-start}
2349 @* Before any target is resumed
2350 @item @b{resume-end}
2351 @* After all targets have resumed
2352 @item @b{resume-ok}
2353 @* Success
2354 @item @b{resumed}
2355 @* Target has resumed
2356 @end itemize
2357
2358 @anchor{Target Create}
2359 @section Target Create
2360 @cindex target
2361 @cindex target creation
2362
2363 @example
2364 @b{target} @b{create} <@var{NAME}> <@var{TYPE}> <@var{PARAMS ...}>
2365 @end example
2366 @*This command creates a GDB debug target that refers to a specific JTAG tap.
2367 @comment START params
2368 @itemize @bullet
2369 @item @b{NAME}
2370 @* Is the name of the debug target. By convention it should be the tap
2371 DOTTED.NAME. This name is also used to create the target object
2372 command, and in other places the target needs to be identified.
2373 @item @b{TYPE}
2374 @* Specifies the target type, i.e.: ARM7TDMI, or Cortex-M3. Currently supported targets are:
2375 @comment START types
2376 @itemize @minus
2377 @item @b{arm7tdmi}
2378 @item @b{arm720t}
2379 @item @b{arm9tdmi}
2380 @item @b{arm920t}
2381 @item @b{arm922t}
2382 @item @b{arm926ejs}
2383 @item @b{arm966e}
2384 @item @b{cortex_m3}
2385 @item @b{feroceon}
2386 @item @b{xscale}
2387 @item @b{arm11}
2388 @item @b{mips_m4k}
2389 @comment end TYPES
2390 @end itemize
2391 @item @b{PARAMS}
2392 @*PARAMs are various target configuration parameters. The following ones are mandatory:
2393 @comment START mandatory
2394 @itemize @bullet
2395 @item @b{-endian big|little}
2396 @item @b{-chain-position DOTTED.NAME}
2397 @comment end MANDATORY
2398 @end itemize
2399 @comment END params
2400 @end itemize
2401
2402 @section Target Config/Cget Options
2403 These options can be specified when the target is created, or later
2404 via the configure option or to query the target via cget.
2405
2406 You should specify a working area if you can; typically it uses some
2407 on-chip SRAM. Such a working area can speed up many things, including bulk
2408 writes to target memory; flash operations like checking to see if memory needs
2409 to be erased; GDB memory checksumming; and may help perform otherwise
2410 unavailable operations (like some coprocessor operations on ARM7/9 systems).
2411 @itemize @bullet
2412 @item @b{-type} - returns the target type
2413 @item @b{-event NAME BODY} see Target events
2414 @item @b{-work-area-virt [ADDRESS]} specify/set the work area base address
2415 which will be used when an MMU is active.
2416 @item @b{-work-area-phys [ADDRESS]} specify/set the work area base address
2417 which will be used when an MMU is inactive.
2418 @item @b{-work-area-size [ADDRESS]} specify/set the work area
2419 @item @b{-work-area-backup [0|1]} does the work area get backed up;
2420 by default, it doesn't. When possible, use a working_area that doesn't
2421 need to be backed up, since performing a backup slows down operations.
2422 @item @b{-endian [big|little]}
2423 @item @b{-variant [NAME]} some chips have variants OpenOCD needs to know about
2424 @item @b{-chain-position DOTTED.NAME} the tap name this target refers to.
2425 @end itemize
2426 Example:
2427 @example
2428 for @{ set x 0 @} @{ $x < [target count] @} @{ incr x @} @{
2429 set name [target number $x]
2430 set y [$name cget -endian]
2431 set z [$name cget -type]
2432 puts [format "Chip %d is %s, Endian: %s, type: %s" $x $y $z]
2433 @}
2434 @end example
2435
2436 @b{PROBLEM:} On more complex chips, the work area can become
2437 inaccessible when application code enables or disables the MMU.
2438 For example, the MMU context used to acess the virtual address
2439 will probably matter.
2440
2441 @section Target Variants
2442 @itemize @bullet
2443 @item @b{cortex_m3}
2444 @* Use variant @option{lm3s} when debugging older Stellaris LM3S targets.
2445 This will cause OpenOCD to use a software reset rather than asserting
2446 SRST, to avoid a issue with clearing the debug registers.
2447 This is fixed in Fury Rev B, DustDevil Rev B, Tempest; these revisions will
2448 be detected and the normal reset behaviour used.
2449 @item @b{xscale}
2450 @*Supported variants are
2451 @option{ixp42x}, @option{ixp45x}, @option{ixp46x},
2452 @option{pxa250}, @option{pxa255}, @option{pxa26x}.
2453 @item @b{mips_m4k}
2454 @* Use variant @option{ejtag_srst} when debugging targets that do not
2455 provide a functional SRST line on the EJTAG connector. This causes
2456 OpenOCD to instead use an EJTAG software reset command to reset the
2457 processor. You still need to enable @option{srst} on the reset
2458 configuration command to enable OpenOCD hardware reset functionality.
2459 @comment END variants
2460 @end itemize
2461
2462 @node Flash Commands
2463 @chapter Flash Commands
2464
2465 OpenOCD has different commands for NOR and NAND flash;
2466 the ``flash'' command works with NOR flash, while
2467 the ``nand'' command works with NAND flash.
2468 This partially reflects different hardware technologies:
2469 NOR flash usually supports direct CPU instruction and data bus access,
2470 while data from a NAND flash must be copied to memory before it can be
2471 used. (SPI flash must also be copied to memory before use.)
2472 However, the documentation also uses ``flash'' as a generic term;
2473 for example, ``Put flash configuration in board-specific files''.
2474
2475 @quotation Note
2476 As of 28-nov-2008 OpenOCD does not know how to program a SPI
2477 flash that a micro may boot from. Perhaps you, the reader, would like to
2478 contribute support for this.
2479 @end quotation
2480
2481 Flash Steps:
2482 @enumerate
2483 @item Configure via the command @command{flash bank}
2484 @* Do this in a board-specific configuration file,
2485 passing parameters as needed by the driver.
2486 @item Operate on the flash via @command{flash subcommand}
2487 @* Often commands to manipulate the flash are typed by a human, or run
2488 via a script in some automated way. Common tasks include writing a
2489 boot loader, operating system, or other data.
2490 @item GDB Flashing
2491 @* Flashing via GDB requires the flash be configured via ``flash
2492 bank'', and the GDB flash features be enabled.
2493 @xref{GDB Configuration}.
2494 @end enumerate
2495
2496 Many CPUs have the ablity to ``boot'' from the first flash bank.
2497 This means that misprograming that bank can ``brick'' a system,
2498 so that it can't boot.
2499 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
2500 board by (re)installing working boot firmware.
2501
2502 @section Flash Configuration Commands
2503 @cindex flash configuration
2504
2505 @deffn {Config Command} {flash bank} driver base size chip_width bus_width target [driver_options]
2506 Configures a flash bank which provides persistent storage
2507 for addresses from @math{base} to @math{base + size - 1}.
2508 These banks will often be visible to GDB through the target's memory map.
2509 In some cases, configuring a flash bank will activate extra commands;
2510 see the driver-specific documentation.
2511
2512 @itemize @bullet
2513 @item @var{driver} ... identifies the controller driver
2514 associated with the flash bank being declared.
2515 This is usually @code{cfi} for external flash, or else
2516 the name of a microcontroller with embedded flash memory.
2517 @xref{Flash Driver List}.
2518 @item @var{base} ... Base address of the flash chip.
2519 @item @var{size} ... Size of the chip, in bytes.
2520 For some drivers, this value is detected from the hardware.
2521 @item @var{chip_width} ... Width of the flash chip, in bytes;
2522 ignored for most microcontroller drivers.
2523 @item @var{bus_width} ... Width of the data bus used to access the
2524 chip, in bytes; ignored for most microcontroller drivers.
2525 @item @var{target} ... Names the target used to issue
2526 commands to the flash controller.
2527 @comment Actually, it's currently a controller-specific parameter...
2528 @item @var{driver_options} ... drivers may support, or require,
2529 additional parameters. See the driver-specific documentation
2530 for more information.
2531 @end itemize
2532 @quotation Note
2533 This command is not available after OpenOCD initialization has completed.
2534 Use it in board specific configuration files, not interactively.
2535 @end quotation
2536 @end deffn
2537
2538 @comment the REAL name for this command is "ocd_flash_banks"
2539 @comment less confusing would be: "flash list" (like "nand list")
2540 @deffn Command {flash banks}
2541 Prints a one-line summary of each device declared
2542 using @command{flash bank}, numbered from zero.
2543 Note that this is the @emph{plural} form;
2544 the @emph{singular} form is a very different command.
2545 @end deffn
2546
2547 @deffn Command {flash probe} num
2548 Identify the flash, or validate the parameters of the configured flash. Operation
2549 depends on the flash type.
2550 The @var{num} parameter is a value shown by @command{flash banks}.
2551 Most flash commands will implicitly @emph{autoprobe} the bank;
2552 flash drivers can distinguish between probing and autoprobing,
2553 but most don't bother.
2554 @end deffn
2555
2556 @section Erasing, Reading, Writing to Flash
2557 @cindex flash erasing
2558 @cindex flash reading
2559 @cindex flash writing
2560 @cindex flash programming
2561
2562 One feature distinguishing NOR flash from NAND or serial flash technologies
2563 is that for read access, it acts exactly like any other addressible memory.
2564 This means you can use normal memory read commands like @command{mdw} or
2565 @command{dump_image} with it, with no special @command{flash} subcommands.
2566 @xref{Memory access}, and @ref{Image access}.
2567
2568 Write access works differently. Flash memory normally needs to be erased
2569 before it's written. Erasing a sector turns all of its bits to ones, and
2570 writing can turn ones into zeroes. This is why there are special commands
2571 for interactive erasing and writing, and why GDB needs to know which parts
2572 of the address space hold NOR flash memory.
2573
2574 @quotation Note
2575 Most of these erase and write commands leverage the fact that NOR flash
2576 chips consume target address space. They implicitly refer to the current
2577 JTAG target, and map from an address in that target's address space
2578 back to a flash bank.
2579 @comment In May 2009, those mappings may fail if any bank associated
2580 @comment with that target doesn't succesfuly autoprobe ... bug worth fixing?
2581 A few commands use abstract addressing based on bank and sector numbers,
2582 and don't depend on searching the current target and its address space.
2583 Avoid confusing the two command models.
2584 @end quotation
2585
2586 Some flash chips implement software protection against accidental writes,
2587 since such buggy writes could in some cases ``brick'' a system.
2588 For such systems, erasing and writing may require sector protection to be
2589 disabled first.
2590 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
2591 and AT91SAM7 on-chip flash.
2592 @xref{flash protect}.
2593
2594 @anchor{flash erase_sector}
2595 @deffn Command {flash erase_sector} num first last
2596 Erase sectors in bank @var{num}, starting at sector @var{first} up to and including
2597 @var{last}. Sector numbering starts at 0.
2598 The @var{num} parameter is a value shown by @command{flash banks}.
2599 @end deffn
2600
2601 @deffn Command {flash erase_address} address length
2602 Erase sectors starting at @var{address} for @var{length} bytes.
2603 The flash bank to use is inferred from the @var{address}, and
2604 the specified length must stay within that bank.
2605 As a special case, when @var{length} is zero and @var{address} is
2606 the start of the bank, the whole flash is erased.
2607 @end deffn
2608
2609 @deffn Command {flash fillw} address word length
2610 @deffnx Command {flash fillh} address halfword length
2611 @deffnx Command {flash fillb} address byte length
2612 Fills flash memory with the specified @var{word} (32 bits),
2613 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
2614 starting at @var{address} and continuing
2615 for @var{length} units (word/halfword/byte).
2616 No erasure is done before writing; when needed, that must be done
2617 before issuing this command.
2618 Writes are done in blocks of up to 1024 bytes, and each write is
2619 verified by reading back the data and comparing it to what was written.
2620 The flash bank to use is inferred from the @var{address} of
2621 each block, and the specified length must stay within that bank.
2622 @end deffn
2623 @comment no current checks for errors if fill blocks touch multiple banks!
2624
2625 @anchor{flash write_bank}
2626 @deffn Command {flash write_bank} num filename offset
2627 Write the binary @file{filename} to flash bank @var{num},
2628 starting at @var{offset} bytes from the beginning of the bank.
2629 The @var{num} parameter is a value shown by @command{flash banks}.
2630 @end deffn
2631
2632 @anchor{flash write_image}
2633 @deffn Command {flash write_image} [erase] filename [offset] [type]
2634 Write the image @file{filename} to the current target's flash bank(s).
2635 A relocation @var{offset} may be specified, in which case it is added
2636 to the base address for each section in the image.
2637 The file [@var{type}] can be specified
2638 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
2639 @option{elf} (ELF file), @option{s19} (Motorola s19).
2640 @option{mem}, or @option{builder}.
2641 The relevant flash sectors will be erased prior to programming
2642 if the @option{erase} parameter is given.
2643 The flash bank to use is inferred from the @var{address} of
2644 each image segment.
2645 @end deffn
2646
2647 @section Other Flash commands
2648 @cindex flash protection
2649
2650 @deffn Command {flash erase_check} num
2651 Check erase state of sectors in flash bank @var{num},
2652 and display that status.
2653 The @var{num} parameter is a value shown by @command{flash banks}.
2654 This is the only operation that
2655 updates the erase state information displayed by @option{flash info}. That means you have
2656 to issue an @command{flash erase_check} command after erasing or programming the device
2657 to get updated information.
2658 (Code execution may have invalidated any state records kept by OpenOCD.)
2659 @end deffn
2660
2661 @deffn Command {flash info} num
2662 Print info about flash bank @var{num}
2663 The @var{num} parameter is a value shown by @command{flash banks}.
2664 The information includes per-sector protect status.
2665 @end deffn
2666
2667 @anchor{flash protect}
2668 @deffn Command {flash protect} num first last (on|off)
2669 Enable (@var{on}) or disable (@var{off}) protection of flash sectors
2670 @var{first} to @var{last} of flash bank @var{num}.
2671 The @var{num} parameter is a value shown by @command{flash banks}.
2672 @end deffn
2673
2674 @deffn Command {flash protect_check} num
2675 Check protection state of sectors in flash bank @var{num}.
2676 The @var{num} parameter is a value shown by @command{flash banks}.
2677 @comment @option{flash erase_sector} using the same syntax.
2678 @end deffn
2679
2680 @anchor{Flash Driver List}
2681 @section Flash Drivers, Options, and Commands
2682 As noted above, the @command{flash bank} command requires a driver name,
2683 and allows driver-specific options and behaviors.
2684 Some drivers also activate driver-specific commands.
2685
2686 @subsection External Flash
2687
2688 @deffn {Flash Driver} cfi
2689 @cindex Common Flash Interface
2690 @cindex CFI
2691 The ``Common Flash Interface'' (CFI) is the main standard for
2692 external NOR flash chips, each of which connects to a
2693 specific external chip select on the CPU.
2694 Frequently the first such chip is used to boot the system.
2695 Your board's @code{reset-init} handler might need to
2696 configure additional chip selects using other commands (like: @command{mww} to
2697 configure a bus and its timings) , or
2698 perhaps configure a GPIO pin that controls the ``write protect'' pin
2699 on the flash chip.
2700 The CFI driver can use a target-specific working area to significantly
2701 speed up operation.
2702
2703 The CFI driver can accept the following optional parameters, in any order:
2704
2705 @itemize
2706 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
2707 like AM29LV010 and similar types.
2708 @item @var{x16_as_x8} ...
2709 @end itemize
2710
2711 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
2712 wide on a sixteen bit bus:
2713
2714 @example
2715 flash bank cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
2716 flash bank cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
2717 @end example
2718 @end deffn
2719
2720 @subsection Internal Flash (Microcontrollers)
2721
2722 @deffn {Flash Driver} aduc702x
2723 The ADUC702x analog microcontrollers from ST Micro
2724 include internal flash and use ARM7TDMI cores.
2725 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
2726 The setup command only requires the @var{target} argument
2727 since all devices in this family have the same memory layout.
2728
2729 @example
2730 flash bank aduc702x 0 0 0 0 $_TARGETNAME
2731 @end example
2732 @end deffn
2733
2734 @deffn {Flash Driver} at91sam7
2735 All members of the AT91SAM7 microcontroller family from Atmel
2736 include internal flash and use ARM7TDMI cores.
2737 The driver automatically recognizes a number of these chips using
2738 the chip identification register, and autoconfigures itself.
2739
2740 @example
2741 flash bank at91sam7 0 0 0 0 $_TARGETNAME
2742 @end example
2743
2744 For chips which are not recognized by the controller driver, you must
2745 provide additional parameters in the following order:
2746
2747 @itemize
2748 @item @var{chip_model} ... label used with @command{flash info}
2749 @item @var{banks}
2750 @item @var{sectors_per_bank}
2751 @item @var{pages_per_sector}
2752 @item @var{pages_size}
2753 @item @var{num_nvm_bits}
2754 @item @var{freq_khz} ... required if an external clock is provided,
2755 optional (but recommended) when the oscillator frequency is known
2756 @end itemize
2757
2758 It is recommended that you provide zeroes for all of those values
2759 except the clock frequency, so that everything except that frequency
2760 will be autoconfigured.
2761 Knowing the frequency helps ensure correct timings for flash access.
2762
2763 The flash controller handles erases automatically on a page (128/256 byte)
2764 basis, so explicit erase commands are not necessary for flash programming.
2765 However, there is an ``EraseAll`` command that can erase an entire flash
2766 plane (of up to 256KB), and it will be used automatically when you issue
2767 @command{flash erase_sector} or @command{flash erase_address} commands.
2768
2769 @deffn Command {at91sam7 gpnvm} bitnum (set|clear)
2770 Set or clear a ``General Purpose Non-Volatle Memory'' (GPNVM)
2771 bit for the processor. Each processor has a number of such bits,
2772 used for controlling features such as brownout detection (so they
2773 are not truly general purpose).
2774 @quotation Note
2775 This assumes that the first flash bank (number 0) is associated with
2776 the appropriate at91sam7 target.
2777 @end quotation
2778 @end deffn
2779 @end deffn
2780
2781 @deffn {Flash Driver} avr
2782 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
2783 @emph{The current implementation is incomplete.}
2784 @comment - defines mass_erase ... pointless given flash_erase_address
2785 @end deffn
2786
2787 @deffn {Flash Driver} ecosflash
2788 @emph{No idea what this is...}
2789 The @var{ecosflash} driver defines one mandatory parameter,
2790 the name of a modules of target code which is downloaded
2791 and executed.
2792 @end deffn
2793
2794 @deffn {Flash Driver} lpc2000
2795 Most members of the LPC2000 microcontroller family from NXP
2796 include internal flash and use ARM7TDMI cores.
2797 The @var{lpc2000} driver defines two mandatory and one optional parameters,
2798 which must appear in the following order:
2799
2800 @itemize
2801 @item @var{variant} ... required, may be
2802 @var{lpc2000_v1} (older LPC21xx and LPC22xx)
2803 or @var{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
2804 @item @var{clock_kHz} ... the frequency, in kiloHertz,
2805 at which the core is running
2806 @item @var{calc_checksum} ... optional (but you probably want to provide this!),
2807 telling the driver to calculate a valid checksum for the exception vector table.
2808 @end itemize
2809
2810 LPC flashes don't require the chip and bus width to be specified.
2811
2812 @example
2813 flash bank lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
2814 lpc2000_v2 14765 calc_checksum
2815 @end example
2816 @end deffn
2817
2818 @deffn {Flash Driver} lpc288x
2819 The LPC2888 microcontroller from NXP needs slightly different flash
2820 support from its lpc2000 siblings.
2821 The @var{lpc288x} driver defines one mandatory parameter,
2822 the programming clock rate in Hz.
2823 LPC flashes don't require the chip and bus width to be specified.
2824
2825 @example
2826 flash bank lpc288x 0 0 0 0 $_TARGETNAME 12000000
2827 @end example
2828 @end deffn
2829
2830 @deffn {Flash Driver} ocl
2831 @emph{No idea what this is, other than using some arm7/arm9 core.}
2832
2833 @example
2834 flash bank ocl 0 0 0 0 $_TARGETNAME
2835 @end example
2836 @end deffn
2837
2838 @deffn {Flash Driver} pic32mx
2839 The PIC32MX microcontrollers are based on the MIPS 4K cores,
2840 and integrate flash memory.
2841 @emph{The current implementation is incomplete.}
2842
2843 @example
2844 flash bank pix32mx 0 0 0 0 $_TARGETNAME
2845 @end example
2846
2847 @comment numerous *disabled* commands are defined:
2848 @comment - chip_erase ... pointless given flash_erase_address
2849 @comment - lock, unlock ... pointless given protect on/off (yes?)
2850 @comment - pgm_word ... shouldn't bank be deduced from address??
2851 Some pic32mx-specific commands are defined:
2852 @deffn Command {pic32mx pgm_word} address value bank
2853 Programs the specified 32-bit @var{value} at the given @var{address}
2854 in the specified chip @var{bank}.
2855 @end deffn
2856 @end deffn
2857
2858 @deffn {Flash Driver} stellaris
2859 All members of the Stellaris LM3Sxxx microcontroller family from
2860 Texas Instruments
2861 include internal flash and use ARM Cortex M3 cores.
2862 The driver automatically recognizes a number of these chips using
2863 the chip identification register, and autoconfigures itself.
2864 @footnote{Currently there is a @command{stellaris mass_erase} command.
2865 That seems pointless since the same effect can be had using the
2866 standard @command{flash erase_address} command.}
2867
2868 @example
2869 flash bank stellaris 0 0 0 0 $_TARGETNAME
2870 @end example
2871 @end deffn
2872
2873 @deffn {Flash Driver} stm32x
2874 All members of the STM32 microcontroller family from ST Microelectronics
2875 include internal flash and use ARM Cortex M3 cores.
2876 The driver automatically recognizes a number of these chips using
2877 the chip identification register, and autoconfigures itself.
2878
2879 @example
2880 flash bank stm32x 0 0 0 0 $_TARGETNAME
2881 @end example
2882
2883 Some stm32x-specific commands
2884 @footnote{Currently there is a @command{stm32x mass_erase} command.
2885 That seems pointless since the same effect can be had using the
2886 standard @command{flash erase_address} command.}
2887 are defined:
2888
2889 @deffn Command {stm32x lock} num
2890 Locks the entire stm32 device.
2891 The @var{num} parameter is a value shown by @command{flash banks}.
2892 @end deffn
2893
2894 @deffn Command {stm32x unlock} num
2895 Unlocks the entire stm32 device.
2896 The @var{num} parameter is a value shown by @command{flash banks}.
2897 @end deffn
2898
2899 @deffn Command {stm32x options_read} num
2900 Read and display the stm32 option bytes written by
2901 the @command{stm32x options_write} command.
2902 The @var{num} parameter is a value shown by @command{flash banks}.
2903 @end deffn
2904
2905 @deffn Command {stm32x options_write} num (SWWDG|HWWDG) (RSTSTNDBY|NORSTSTNDBY) (RSTSTOP|NORSTSTOP)
2906 Writes the stm32 option byte with the specified values.
2907 The @var{num} parameter is a value shown by @command{flash banks}.
2908 @end deffn
2909 @end deffn
2910
2911 @deffn {Flash Driver} str7x
2912 All members of the STR7 microcontroller family from ST Microelectronics
2913 include internal flash and use ARM7TDMI cores.
2914 The @var{str7x} driver defines one mandatory parameter, @var{variant},
2915 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
2916
2917 @example
2918 flash bank str7x 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
2919 @end example
2920 @end deffn
2921
2922 @deffn {Flash Driver} str9x
2923 Most members of the STR9 microcontroller family from ST Microelectronics
2924 include internal flash and use ARM966E cores.
2925 The str9 needs the flash controller to be configured using
2926 the @command{str9x flash_config} command prior to Flash programming.
2927
2928 @example
2929 flash bank str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
2930 str9x flash_config 0 4 2 0 0x80000
2931 @end example
2932
2933 @deffn Command {str9x flash_config} num bbsr nbbsr bbadr nbbadr
2934 Configures the str9 flash controller.
2935 The @var{num} parameter is a value shown by @command{flash banks}.
2936
2937 @itemize @bullet
2938 @item @var{bbsr} - Boot Bank Size register
2939 @item @var{nbbsr} - Non Boot Bank Size register
2940 @item @var{bbadr} - Boot Bank Start Address register
2941 @item @var{nbbadr} - Boot Bank Start Address register
2942 @end itemize
2943 @end deffn
2944
2945 @end deffn
2946
2947 @deffn {Flash Driver} tms470
2948 Most members of the TMS470 microcontroller family from Texas Instruments
2949 include internal flash and use ARM7TDMI cores.
2950 This driver doesn't require the chip and bus width to be specified.
2951
2952 Some tms470-specific commands are defined:
2953
2954 @deffn Command {tms470 flash_keyset} key0 key1 key2 key3
2955 Saves programming keys in a register, to enable flash erase and write commands.
2956 @end deffn
2957
2958 @deffn Command {tms470 osc_mhz} clock_mhz
2959 Reports the clock speed, which is used to calculate timings.
2960 @end deffn
2961
2962 @deffn Command {tms470 plldis} (0|1)
2963 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
2964 the flash clock.
2965 @end deffn
2966 @end deffn
2967
2968 @subsection str9xpec driver
2969 @cindex str9xpec
2970
2971 Here is some background info to help
2972 you better understand how this driver works. OpenOCD has two flash drivers for
2973 the str9:
2974 @enumerate
2975 @item
2976 Standard driver @option{str9x} programmed via the str9 core. Normally used for
2977 flash programming as it is faster than the @option{str9xpec} driver.
2978 @item
2979 Direct programming @option{str9xpec} using the flash controller. This is an
2980 ISC compilant (IEEE 1532) tap connected in series with the str9 core. The str9
2981 core does not need to be running to program using this flash driver. Typical use
2982 for this driver is locking/unlocking the target and programming the option bytes.
2983 @end enumerate
2984
2985 Before we run any commands using the @option{str9xpec} driver we must first disable
2986 the str9 core. This example assumes the @option{str9xpec} driver has been
2987 configured for flash bank 0.
2988 @example
2989 # assert srst, we do not want core running
2990 # while accessing str9xpec flash driver
2991 jtag_reset 0 1
2992 # turn off target polling
2993 poll off
2994 # disable str9 core
2995 str9xpec enable_turbo 0
2996 # read option bytes
2997 str9xpec options_read 0
2998 # re-enable str9 core
2999 str9xpec disable_turbo 0
3000 poll on
3001 reset halt
3002 @end example
3003 The above example will read the str9 option bytes.
3004 When performing a unlock remember that you will not be able to halt the str9 - it
3005 has been locked. Halting the core is not required for the @option{str9xpec} driver
3006 as mentioned above, just issue the commands above manually or from a telnet prompt.
3007
3008 @deffn {Flash Driver} str9xpec
3009 Only use this driver for locking/unlocking the device or configuring the option bytes.
3010 Use the standard str9 driver for programming.
3011 Before using the flash commands the turbo mode must be enabled using the
3012 @command{str9xpec enable_turbo} command.
3013
3014 Several str9xpec-specific commands are defined:
3015
3016 @deffn Command {str9xpec disable_turbo} num
3017 Restore the str9 into JTAG chain.
3018 @end deffn
3019
3020 @deffn Command {str9xpec enable_turbo} num
3021 Enable turbo mode, will simply remove the str9 from the chain and talk
3022 directly to the embedded flash controller.
3023 @end deffn
3024
3025 @deffn Command {str9xpec lock} num
3026 Lock str9 device. The str9 will only respond to an unlock command that will
3027 erase the device.
3028 @end deffn
3029
3030 @deffn Command {str9xpec part_id} num
3031 Prints the part identifier for bank @var{num}.
3032 @end deffn
3033
3034 @deffn Command {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
3035 Configure str9 boot bank.
3036 @end deffn
3037
3038 @deffn Command {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
3039 Configure str9 lvd source.
3040 @end deffn
3041
3042 @deffn Command {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
3043 Configure str9 lvd threshold.
3044 @end deffn
3045
3046 @deffn Command {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
3047 Configure str9 lvd reset warning source.
3048 @end deffn
3049
3050 @deffn Command {str9xpec options_read} num
3051 Read str9 option bytes.
3052 @end deffn
3053
3054 @deffn Command {str9xpec options_write} num
3055 Write str9 option bytes.
3056 @end deffn
3057
3058 @deffn Command {str9xpec unlock} num
3059 unlock str9 device.
3060 @end deffn
3061
3062 @end deffn
3063
3064
3065 @section mFlash
3066
3067 @subsection mFlash Configuration
3068 @cindex mFlash Configuration
3069
3070 @deffn {Config Command} {mflash bank} soc base RST_pin target
3071 Configures a mflash for @var{soc} host bank at
3072 address @var{base}.
3073 The pin number format depends on the host GPIO naming convention.
3074 Currently, the mflash driver supports s3c2440 and pxa270.
3075
3076 Example for s3c2440 mflash where @var{RST pin} is GPIO B1:
3077
3078 @example
3079 mflash bank s3c2440 0x10000000 1b 0
3080 @end example
3081
3082 Example for pxa270 mflash where @var{RST pin} is GPIO 43:
3083
3084 @example
3085 mflash bank pxa270 0x08000000 43 0
3086 @end example
3087 @end deffn
3088
3089 @subsection mFlash commands
3090 @cindex mFlash commands
3091
3092 @deffn Command {mflash config pll} frequency
3093 Configure mflash PLL.
3094 The @var{frequency} is the mflash input frequency, in Hz.
3095 Issuing this command will erase mflash's whole internal nand and write new pll.
3096 After this command, mflash needs power-on-reset for normal operation.
3097 If pll was newly configured, storage and boot(optional) info also need to be update.
3098 @end deffn
3099
3100 @deffn Command {mflash config boot}
3101 Configure bootable option.
3102 If bootable option is set, mflash offer the first 8 sectors
3103 (4kB) for boot.
3104 @end deffn
3105
3106 @deffn Command {mflash config storage}
3107 Configure storage information.
3108 For the normal storage operation, this information must be
3109 written.
3110 @end deffn
3111
3112 @deffn Command {mflash dump} num filename offset size
3113 Dump @var{size} bytes, starting at @var{offset} bytes from the
3114 beginning of the bank @var{num}, to the file named @var{filename}.
3115 @end deffn
3116
3117 @deffn Command {mflash probe}
3118 Probe mflash.
3119 @end deffn
3120
3121 @deffn Command {mflash write} num filename offset
3122 Write the binary file @var{filename} to mflash bank @var{num}, starting at
3123 @var{offset} bytes from the beginning of the bank.
3124 @end deffn
3125
3126 @node NAND Flash Commands
3127 @chapter NAND Flash Commands
3128 @cindex NAND
3129
3130 Compared to NOR or SPI flash, NAND devices are inexpensive
3131 and high density. Today's NAND chips, and multi-chip modules,
3132 commonly hold multiple GigaBytes of data.
3133
3134 NAND chips consist of a number of ``erase blocks'' of a given
3135 size (such as 128 KBytes), each of which is divided into a
3136 number of pages (of perhaps 512 or 2048 bytes each). Each
3137 page of a NAND flash has an ``out of band'' (OOB) area to hold
3138 Error Correcting Code (ECC) and other metadata, usually 16 bytes
3139 of OOB for every 512 bytes of page data.
3140
3141 One key characteristic of NAND flash is that its error rate
3142 is higher than that of NOR flash. In normal operation, that
3143 ECC is used to correct and detect errors. However, NAND
3144 blocks can also wear out and become unusable; those blocks
3145 are then marked "bad". NAND chips are even shipped from the
3146 manufacturer with a few bad blocks. The highest density chips
3147 use a technology (MLC) that wears out more quickly, so ECC
3148 support is increasingly important as a way to detect blocks
3149 that have begun to fail, and help to preserve data integrity
3150 with techniques such as wear leveling.
3151
3152 Software is used to manage the ECC. Some controllers don't
3153 support ECC directly; in those cases, software ECC is used.
3154 Other controllers speed up the ECC calculations with hardware.
3155 Single-bit error correction hardware is routine. Controllers
3156 geared for newer MLC chips may correct 4 or more errors for
3157 every 512 bytes of data.
3158
3159 You will need to make sure that any data you write using
3160 OpenOCD includes the apppropriate kind of ECC. For example,
3161 that may mean passing the @code{oob_softecc} flag when
3162 writing NAND data, or ensuring that the correct hardware
3163 ECC mode is used.
3164
3165 The basic steps for using NAND devices include:
3166 @enumerate
3167 @item Declare via the command @command{nand device}
3168 @* Do this in a board-specific configuration file,
3169 passing parameters as needed by the controller.
3170 @item Configure each device using @command{nand probe}.
3171 @* Do this only after the associated target is set up,
3172 such as in its reset-init script or in procures defined
3173 to access that device.
3174 @item Operate on the flash via @command{nand subcommand}
3175 @* Often commands to manipulate the flash are typed by a human, or run
3176 via a script in some automated way. Common task include writing a
3177 boot loader, operating system, or other data needed to initialize or
3178 de-brick a board.
3179 @end enumerate
3180
3181 @b{NOTE:} At the time this text was written, the largest NAND
3182 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
3183 This is because the variables used to hold offsets and lengths
3184 are only 32 bits wide.
3185 (Larger chips may work in some cases, unless an offset or length
3186 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
3187 Some larger devices will work, since they are actually multi-chip
3188 modules with two smaller chips and individual chipselect lines.
3189
3190 @section NAND Configuration Commands
3191 @cindex NAND configuration
3192
3193 NAND chips must be declared in configuration scripts,
3194 plus some additional configuration that's done after
3195 OpenOCD has initialized.
3196
3197 @deffn {Config Command} {nand device} controller target [configparams...]
3198 Declares a NAND device, which can be read and written to
3199 after it has been configured through @command{nand probe}.
3200 In OpenOCD, devices are single chips; this is unlike some
3201 operating systems, which may manage multiple chips as if
3202 they were a single (larger) device.
3203 In some cases, configuring a device will activate extra
3204 commands; see the controller-specific documentation.
3205
3206 @b{NOTE:} This command is not available after OpenOCD
3207 initialization has completed. Use it in board specific
3208 configuration files, not interactively.
3209
3210 @itemize @bullet
3211 @item @var{controller} ... identifies the controller driver
3212 associated with the NAND device being declared.
3213 @xref{NAND Driver List}.
3214 @item @var{target} ... names the target used when issuing
3215 commands to the NAND controller.
3216 @comment Actually, it's currently a controller-specific parameter...
3217 @item @var{configparams} ... controllers may support, or require,
3218 additional parameters. See the controller-specific documentation
3219 for more information.
3220 @end itemize
3221 @end deffn
3222
3223 @deffn Command {nand list}
3224 Prints a one-line summary of each device declared
3225 using @command{nand device}, numbered from zero.
3226 Note that un-probed devices show no details.
3227 @end deffn
3228
3229 @deffn Command {nand probe} num
3230 Probes the specified device to determine key characteristics
3231 like its page and block sizes, and how many blocks it has.
3232 The @var{num} parameter is the value shown by @command{nand list}.
3233 You must (successfully) probe a device before you can use
3234 it with most other NAND commands.
3235 @end deffn
3236
3237 @section Erasing, Reading, Writing to NAND Flash
3238
3239 @deffn Command {nand dump} num filename offset length [oob_option]
3240 @cindex NAND reading
3241 Reads binary data from the NAND device and writes it to the file,
3242 starting at the specified offset.
3243 The @var{num} parameter is the value shown by @command{nand list}.
3244
3245 Use a complete path name for @var{filename}, so you don't depend
3246 on the directory used to start the OpenOCD server.
3247
3248 The @var{offset} and @var{length} must be exact multiples of the
3249 device's page size. They describe a data region; the OOB data
3250 associated with each such page may also be accessed.
3251
3252 @b{NOTE:} At the time this text was written, no error correction
3253 was done on the data that's read, unless raw access was disabled
3254 and the underlying NAND controller driver had a @code{read_page}
3255 method which handled that error correction.
3256
3257 By default, only page data is saved to the specified file.
3258 Use an @var{oob_option} parameter to save OOB data:
3259 @itemize @bullet
3260 @item no oob_* parameter
3261 @*Output file holds only page data; OOB is discarded.
3262 @item @code{oob_raw}
3263 @*Output file interleaves page data and OOB data;
3264 the file will be longer than "length" by the size of the
3265 spare areas associated with each data page.
3266 Note that this kind of "raw" access is different from
3267 what's implied by @command{nand raw_access}, which just
3268 controls whether a hardware-aware access method is used.
3269 @item @code{oob_only}
3270 @*Output file has only raw OOB data, and will
3271 be smaller than "length" since it will contain only the
3272 spare areas associated with each data page.
3273 @end itemize
3274 @end deffn
3275
3276 @deffn Command {nand erase} num offset length
3277 @cindex NAND erasing
3278 @cindex NAND programming
3279 Erases blocks on the specified NAND device, starting at the
3280 specified @var{offset} and continuing for @var{length} bytes.
3281 Both of those values must be exact multiples of the device's
3282 block size, and the region they specify must fit entirely in the chip.
3283 The @var{num} parameter is the value shown by @command{nand list}.
3284
3285 @b{NOTE:} This command will try to erase bad blocks, when told
3286 to do so, which will probably invalidate the manufacturer's bad
3287 block marker.
3288 For the remainder of the current server session, @command{nand info}
3289 will still report that the block ``is'' bad.
3290 @end deffn
3291
3292 @deffn Command {nand write} num filename offset [option...]
3293 @cindex NAND writing
3294 @cindex NAND programming
3295 Writes binary data from the file into the specified NAND device,
3296 starting at the specified offset. Those pages should already
3297 have been erased; you can't change zero bits to one bits.
3298 The @var{num} parameter is the value shown by @command{nand list}.
3299
3300 Use a complete path name for @var{filename}, so you don't depend
3301 on the directory used to start the OpenOCD server.
3302
3303 The @var{offset} must be an exact multiple of the device's page size.
3304 All data in the file will be written, assuming it doesn't run
3305 past the end of the device.
3306 Only full pages are written, and any extra space in the last
3307 page will be filled with 0xff bytes. (That includes OOB data,
3308 if that's being written.)
3309
3310 @b{NOTE:} At the time this text was written, bad blocks are
3311 ignored. That is, this routine will not skip bad blocks,
3312 but will instead try to write them. This can cause problems.
3313
3314 Provide at most one @var{option} parameter. With some
3315 NAND drivers, the meanings of these parameters may change
3316 if @command{nand raw_access} was used to disable hardware ECC.
3317 @itemize @bullet
3318 @item no oob_* parameter
3319 @*File has only page data, which is written.
3320 If raw acccess is in use, the OOB area will not be written.
3321 Otherwise, if the underlying NAND controller driver has
3322 a @code{write_page} routine, that routine may write the OOB
3323 with hardware-computed ECC data.
3324 @item @code{oob_only}
3325 @*File has only raw OOB data, which is written to the OOB area.
3326 Each page's data area stays untouched. @i{This can be a dangerous
3327 option}, since it can invalidate the ECC data.
3328 You may need to force raw access to use this mode.
3329 @item @code{oob_raw}
3330 @*File interleaves data and OOB data, both of which are written
3331 If raw access is enabled, the data is written first, then the
3332 un-altered OOB.
3333 Otherwise, if the underlying NAND controller driver has
3334 a @code{write_page} routine, that routine may modify the OOB
3335 before it's written, to include hardware-computed ECC data.
3336 @item @code{oob_softecc}
3337 @*File has only page data, which is written.
3338 The OOB area is filled with 0xff, except for a standard 1-bit
3339 software ECC code stored in conventional locations.
3340 You might need to force raw access to use this mode, to prevent
3341 the underlying driver from applying hardware ECC.
3342 @item @code{oob_softecc_kw}
3343 @*File has only page data, which is written.
3344 The OOB area is filled with 0xff, except for a 4-bit software ECC
3345 specific to the boot ROM in Marvell Kirkwood SoCs.
3346 You might need to force raw access to use this mode, to prevent
3347 the underlying driver from applying hardware ECC.
3348 @end itemize
3349 @end deffn
3350
3351 @section Other NAND commands
3352 @cindex NAND other commands
3353
3354 @deffn Command {nand check_bad_blocks} [offset length]
3355 Checks for manufacturer bad block markers on the specified NAND
3356 device. If no parameters are provided, checks the whole
3357 device; otherwise, starts at the specified @var{offset} and
3358 continues for @var{length} bytes.
3359 Both of those values must be exact multiples of the device's
3360 block size, and the region they specify must fit entirely in the chip.
3361 The @var{num} parameter is the value shown by @command{nand list}.
3362
3363 @b{NOTE:} Before using this command you should force raw access
3364 with @command{nand raw_access enable} to ensure that the underlying
3365 driver will not try to apply hardware ECC.
3366 @end deffn
3367
3368 @deffn Command {nand info} num
3369 The @var{num} parameter is the value shown by @command{nand list}.
3370 This prints the one-line summary from "nand list", plus for
3371 devices which have been probed this also prints any known
3372 status for each block.
3373 @end deffn
3374
3375 @deffn Command {nand raw_access} num <enable|disable>
3376 Sets or clears an flag affecting how page I/O is done.
3377 The @var{num} parameter is the value shown by @command{nand list}.
3378
3379 This flag is cleared (disabled) by default, but changing that
3380 value won't affect all NAND devices. The key factor is whether
3381 the underlying driver provides @code{read_page} or @code{write_page}
3382 methods. If it doesn't provide those methods, the setting of
3383 this flag is irrelevant; all access is effectively ``raw''.
3384
3385 When those methods exist, they are normally used when reading
3386 data (@command{nand dump} or reading bad block markers) or
3387 writing it (@command{nand write}). However, enabling
3388 raw access (setting the flag) prevents use of those methods,
3389 bypassing hardware ECC logic.
3390 @i{This can be a dangerous option}, since writing blocks
3391 with the wrong ECC data can cause them to be marked as bad.
3392 @end deffn
3393
3394 @anchor{NAND Driver List}
3395 @section NAND Drivers, Options, and Commands
3396 As noted above, the @command{nand device} command allows
3397 driver-specific options and behaviors.
3398 Some controllers also activate controller-specific commands.
3399
3400 @deffn {NAND Driver} davinci
3401 This driver handles the NAND controllers found on DaVinci family
3402 chips from Texas Instruments.
3403 It takes three extra parameters:
3404 address of the NAND chip;
3405 hardware ECC mode to use (hwecc1, hwecc4, hwecc4_infix);
3406 address of the AEMIF controller on this processor.
3407 @example
3408 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
3409 @end example
3410 All DaVinci processors support the single-bit ECC hardware,
3411 and newer ones also support the four-bit ECC hardware.
3412 The @code{write_page} and @code{read_page} methods are used
3413 to implement those ECC modes, unless they are disabled using
3414 the @command{nand raw_access} command.
3415 @end deffn
3416
3417 @deffn {NAND Driver} lpc3180
3418 These controllers require an extra @command{nand device}
3419 parameter: the clock rate used by the controller.
3420 @deffn Command {lpc3180 select} num [mlc|slc]
3421 Configures use of the MLC or SLC controller mode.
3422 MLC implies use of hardware ECC.
3423 The @var{num} parameter is the value shown by @command{nand list}.
3424 @end deffn
3425
3426 At this writing, this driver includes @code{write_page}
3427 and @code{read_page} methods. Using @command{nand raw_access}
3428 to disable those methods will prevent use of hardware ECC
3429 in the MLC controller mode, but won't change SLC behavior.
3430 @end deffn
3431 @comment current lpc3180 code won't issue 5-byte address cycles
3432
3433 @deffn {NAND Driver} orion
3434 These controllers require an extra @command{nand device}
3435 parameter: the address of the controller.
3436 @example
3437 nand device orion 0xd8000000
3438 @end example
3439 These controllers don't define any specialized commands.
3440 At this writing, their drivers don't include @code{write_page}
3441 or @code{read_page} methods, so @command{nand raw_access} won't
3442 change any behavior.
3443 @end deffn
3444
3445 @deffn {NAND Driver} s3c2410
3446 @deffnx {NAND Driver} s3c2412
3447 @deffnx {NAND Driver} s3c2440
3448 @deffnx {NAND Driver} s3c2443
3449 These S3C24xx family controllers don't have any special
3450 @command{nand device} options, and don't define any
3451 specialized commands.
3452 At this writing, their drivers don't include @code{write_page}
3453 or @code{read_page} methods, so @command{nand raw_access} won't
3454 change any behavior.
3455 @end deffn
3456
3457 @node General Commands
3458 @chapter General Commands
3459 @cindex commands
3460
3461 The commands documented in this chapter here are common commands that
3462 you, as a human, may want to type and see the output of. Configuration type
3463 commands are documented elsewhere.
3464
3465 Intent:
3466 @itemize @bullet
3467 @item @b{Source Of Commands}
3468 @* OpenOCD commands can occur in a configuration script (discussed
3469 elsewhere) or typed manually by a human or supplied programatically,
3470 or via one of several TCP/IP Ports.
3471
3472 @item @b{From the human}
3473 @* A human should interact with the telnet interface (default port: 4444)
3474 or via GDB (default port 3333).
3475
3476 To issue commands from within a GDB session, use the @option{monitor}
3477 command, e.g. use @option{monitor poll} to issue the @option{poll}
3478 command. All output is relayed through the GDB session.
3479
3480 @item @b{Machine Interface}
3481 The Tcl interface's intent is to be a machine interface. The default Tcl
3482 port is 5555.
3483 @end itemize
3484
3485
3486 @section Daemon Commands
3487
3488 @deffn Command sleep msec [@option{busy}]
3489 Wait for at least @var{msec} milliseconds before resuming.
3490 If @option{busy} is passed, busy-wait instead of sleeping.
3491 (This option is strongly discouraged.)
3492 Useful in connection with script files
3493 (@command{script} command and @command{target_name} configuration).
3494 @end deffn
3495
3496 @deffn Command shutdown
3497 Close the OpenOCD daemon, disconnecting all clients (GDB, telnet, other).
3498 @end deffn
3499
3500 @anchor{debug_level}
3501 @deffn Command debug_level [n]
3502 @cindex message level
3503 Display debug level.
3504 If @var{n} (from 0..3) is provided, then set it to that level.
3505 This affects the kind of messages sent to the server log.
3506 Level 0 is error messages only;
3507 level 1 adds warnings;
3508 level 2 (the default) adds informational messages;
3509 and level 3 adds debugging messages.
3510 @end deffn
3511
3512 @deffn Command fast [enable|disable]
3513 Default disabled.
3514 Set default behaviour of OpenOCD to be "fast and dangerous".
3515
3516 At this writing, this only affects the defaults for two ARM7/ARM9 parameters:
3517 fast memory access, and DCC downloads. Those parameters may still be
3518 individually overridden.
3519
3520 The target specific "dangerous" optimisation tweaking options may come and go
3521 as more robust and user friendly ways are found to ensure maximum throughput
3522 and robustness with a minimum of configuration.
3523
3524 Typically the "fast enable" is specified first on the command line:
3525
3526 @example
3527 openocd -c "fast enable" -c "interface dummy" -f target/str710.cfg
3528 @end example
3529 @end deffn
3530
3531 @deffn Command echo message
3532 Logs a message at "user" priority.
3533 Output @var{message} to stdout.
3534 @example
3535 echo "Downloading kernel -- please wait"
3536 @end example
3537 @end deffn
3538
3539 @deffn Command log_output [filename]
3540 Redirect logging to @var{filename};
3541 the initial log output channel is stderr.
3542 @end deffn
3543
3544 @section Target State handling
3545 @cindex reset
3546 @cindex halt
3547 @cindex target initialization
3548
3549 In this section ``target'' refers to a CPU configured as
3550 shown earlier (@pxref{CPU Configuration}).
3551 These commands, like many, implicitly refer to
3552 a @dfn{current target} which is used to perform the
3553 various operations. The current target may be changed
3554 by using @command{targets} command with the name of the
3555 target which should become current.
3556
3557 @deffn Command reg [(number|name) [value]]
3558 Access a single register by @var{number} or by its @var{name}.
3559
3560 @emph{With no arguments}:
3561 list all available registers for the current target,
3562 showing number, name, size, value, and cache status.
3563
3564 @emph{With number/name}: display that register's value.
3565
3566 @emph{With both number/name and value}: set register's value.
3567
3568 Cores may have surprisingly many registers in their
3569 Debug and trace infrastructure:
3570
3571 @example
3572 > reg
3573 (0) r0 (/32): 0x0000D3C2 (dirty: 1, valid: 1)
3574 (1) r1 (/32): 0xFD61F31C (dirty: 0, valid: 1)
3575 (2) r2 (/32): 0x00022551 (dirty: 0, valid: 1)
3576 ...
3577 (164) ETM_CONTEXTID_COMPARATOR_MASK (/32): \
3578 0x00000000 (dirty: 0, valid: 0)
3579 >
3580 @end example
3581 @end deffn
3582
3583 @deffn Command poll [@option{on}|@option{off}]
3584 Poll the current target for its current state.
3585 If that target is in debug mode, architecture
3586 specific information about the current state is printed. An optional parameter
3587 allows continuous polling to be enabled and disabled.
3588
3589 @example
3590 > poll
3591 target state: halted
3592 target halted in ARM state due to debug-request, \
3593 current mode: Supervisor
3594 cpsr: 0x800000d3 pc: 0x11081bfc
3595 MMU: disabled, D-Cache: disabled, I-Cache: enabled
3596 >
3597 @end example
3598 @end deffn
3599
3600 @deffn Command halt [ms]
3601 @deffnx Command wait_halt [ms]
3602 The @command{halt} command first sends a halt request to the target,
3603 which @command{wait_halt} doesn't.
3604 Otherwise these behave the same: wait up to @var{ms} milliseconds,
3605 or 5 seconds if there is no parameter, for the target to halt
3606 (and enter debug mode).
3607 Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
3608 @end deffn
3609
3610 @deffn Command resume [address]
3611 Resume the target at its current code position,
3612 or the optional @var{address} if it is provided.
3613 OpenOCD will wait 5 seconds for the target to resume.
3614 @end deffn
3615
3616 @deffn Command step [address]
3617 Single-step the target at its current code position,
3618 or the optional @var{address} if it is provided.
3619 @end deffn
3620
3621 @anchor{Reset Command}
3622 @deffn Command reset
3623 @deffnx Command {reset run}
3624 @deffnx Command {reset halt}
3625 @deffnx Command {reset init}
3626 Perform as hard a reset as possible, using SRST if possible.
3627 @emph{All defined targets will be reset, and target
3628 events will fire during the reset sequence.}
3629
3630 The optional parameter specifies what should
3631 happen after the reset.
3632 If there is no parameter, a @command{reset run} is executed.
3633 The other options will not work on all systems.
3634 @xref{Reset Configuration}.
3635
3636 @itemize @minus
3637 @item @b{run} Let the target run
3638 @item @b{halt} Immediately halt the target
3639 @item @b{init} Immediately halt the target, and execute the reset-init script
3640 @end itemize
3641 @end deffn
3642
3643 @deffn Command soft_reset_halt
3644 Requesting target halt and executing a soft reset. This is often used
3645 when a target cannot be reset and halted. The target, after reset is
3646 released begins to execute code. OpenOCD attempts to stop the CPU and
3647 then sets the program counter back to the reset vector. Unfortunately
3648 the code that was executed may have left the hardware in an unknown
3649 state.
3650 @end deffn
3651
3652 @section I/O Utilities
3653
3654 These commands are available when
3655 OpenOCD is built with @option{--enable-ioutil}.
3656 They are mainly useful on embedded targets;
3657 PC type hosts have complimentary tools.
3658
3659 @emph{Note:} there are several more such commands.
3660
3661 @deffn Command meminfo
3662 Display available RAM memory on OpenOCD host.
3663 Used in OpenOCD regression testing scripts.
3664 @end deffn
3665
3666 @anchor{Memory access}
3667 @section Memory access commands
3668 @cindex memory access
3669
3670 These commands allow accesses of a specific size to the memory
3671 system. Often these are used to configure the current target in some
3672 special way. For example - one may need to write certain values to the
3673 SDRAM controller to enable SDRAM.
3674
3675 @enumerate
3676 @item Use the @command{targets} (plural) command
3677 to change the current target.
3678 @item In system level scripts these commands are deprecated.
3679 Please use their TARGET object siblings to avoid making assumptions
3680 about what TAP is the current target, or about MMU configuration.
3681 @end enumerate
3682
3683 @deffn Command mdw addr [count]
3684 @deffnx Command mdh addr [count]
3685 @deffnx Command mdb addr [count]
3686 Display contents of address @var{addr}, as
3687 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
3688 or 8-bit bytes (@command{mdb}).
3689 If @var{count} is specified, displays that many units.
3690 @end deffn
3691
3692 @deffn Command mww addr word
3693 @deffnx Command mwh addr halfword
3694 @deffnx Command mwb addr byte
3695 Writes the specified @var{word} (32 bits),
3696 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
3697 at the specified address @var{addr}.
3698 @end deffn
3699
3700
3701 @anchor{Image access}
3702 @section Image loading commands
3703 @cindex image loading
3704 @cindex image dumping
3705
3706 @anchor{dump_image}
3707 @deffn Command {dump_image} filename address size
3708 Dump @var{size} bytes of target memory starting at @var{address} to the
3709 binary file named @var{filename}.
3710 @end deffn
3711
3712 @deffn Command {fast_load}
3713 Loads an image stored in memory by @command{fast_load_image} to the
3714 current target. Must be preceeded by fast_load_image.
3715 @end deffn
3716
3717 @deffn Command {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
3718 Normally you should be using @command{load_image} or GDB load. However, for
3719 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
3720 host), storing the image in memory and uploading the image to the target
3721 can be a way to upload e.g. multiple debug sessions when the binary does not change.
3722 Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
3723 memory, i.e. does not affect target. This approach is also useful when profiling
3724 target programming performance as I/O and target programming can easily be profiled
3725 separately.
3726 @end deffn
3727
3728 @anchor{load_image}
3729 @deffn Command {load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
3730 Load image from file @var{filename} to target memory at @var{address}.
3731 The file format may optionally be specified
3732 (@option{bin}, @option{ihex}, or @option{elf})
3733 @end deffn
3734
3735 @deffn Command {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
3736 Verify @var{filename} against target memory starting at @var{address}.
3737 The file format may optionally be specified
3738 (@option{bin}, @option{ihex}, or @option{elf})
3739 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
3740 @end deffn
3741
3742
3743 @section Breakpoint and Watchpoint commands
3744 @cindex breakpoint
3745 @cindex watchpoint
3746
3747 CPUs often make debug modules accessible through JTAG, with
3748 hardware support for a handful of code breakpoints and data
3749 watchpoints.
3750 In addition, CPUs almost always support software breakpoints.
3751
3752 @deffn Command {bp} [address len [@option{hw}]]
3753 With no parameters, lists all active breakpoints.
3754 Else sets a breakpoint on code execution starting
3755 at @var{address} for @var{length} bytes.
3756 This is a software breakpoint, unless @option{hw} is specified
3757 in which case it will be a hardware breakpoint.
3758 @end deffn
3759
3760 @deffn Command {rbp} address
3761 Remove the breakpoint at @var{address}.
3762 @end deffn
3763
3764 @deffn Command {rwp} address
3765 Remove data watchpoint on @var{address}
3766 @end deffn
3767
3768 @deffn Command {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]
3769 With no parameters, lists all active watchpoints.
3770 Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
3771 The watch point is an "access" watchpoint unless
3772 the @option{r} or @option{w} parameter is provided,
3773 defining it as respectively a read or write watchpoint.
3774 If a @var{value} is provided, that value is used when determining if
3775 the watchpoint should trigger. The value may be first be masked
3776 using @var{mask} to mark ``don't care'' fields.
3777 @end deffn
3778
3779 @section Misc Commands
3780 @cindex profiling
3781
3782 @deffn Command {profile} seconds filename
3783 Profiling samples the CPU's program counter as quickly as possible,
3784 which is useful for non-intrusive stochastic profiling.
3785 Saves up to 10000 sampines in @file{filename} using ``gmon.out'' format.
3786 @end deffn
3787
3788 @node Architecture and Core Commands
3789 @chapter Architecture and Core Commands
3790 @cindex Architecture Specific Commands
3791 @cindex Core Specific Commands
3792
3793 Most CPUs have specialized JTAG operations to support debugging.
3794 OpenOCD packages most such operations in its standard command framework.
3795 Some of those operations don't fit well in that framework, so they are
3796 exposed here as architecture or implementation (core) specific commands.
3797
3798 @anchor{ARM Tracing}
3799 @section ARM Tracing
3800 @cindex ETM
3801 @cindex ETB
3802
3803 CPUs based on ARM cores may include standard tracing interfaces,
3804 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
3805 address and data bus trace records to a ``Trace Port''.
3806
3807 @itemize
3808 @item
3809 Development-oriented boards will sometimes provide a high speed
3810 trace connector for collecting that data, when the particular CPU
3811 supports such an interface.
3812 (The standard connector is a 38-pin Mictor, with both JTAG
3813 and trace port support.)
3814 Those trace connectors are supported by higher end JTAG adapters
3815 and some logic analyzer modules; frequently those modules can
3816 buffer several megabytes of trace data.
3817 Configuring an ETM coupled to such an external trace port belongs
3818 in the board-specific configuration file.
3819 @item
3820 If the CPU doesn't provide an external interface, it probably
3821 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
3822 dedicated SRAM. 4KBytes is one common ETB size.
3823 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
3824 (target) configuration file, since it works the same on all boards.
3825 @end itemize
3826
3827 ETM support in OpenOCD doesn't seem to be widely used yet.
3828
3829 @quotation Issues
3830 ETM support may be buggy, and at least some @command{etm config}
3831 parameters should be detected by asking the ETM for them.
3832 It seems like a GDB hookup should be possible,
3833 as well as triggering trace on specific events
3834 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
3835 There should be GUI tools to manipulate saved trace data and help
3836 analyse it in conjunction with the source code.
3837 It's unclear how much of a common interface is shared
3838 with the current XScale trace support, or should be
3839 shared with eventual Nexus-style trace module support.
3840 @end quotation
3841
3842 @subsection ETM Configuration
3843 ETM setup is coupled with the trace port driver configuration.
3844
3845 @deffn {Config Command} {etm config} target width mode clocking driver
3846 Declares the ETM associated with @var{target}, and associates it
3847 with a given trace port @var{driver}. @xref{Trace Port Drivers}.
3848
3849 Several of the parameters must reflect the trace port configuration.
3850 The @var{width} must be either 4, 8, or 16.
3851 The @var{mode} must be @option{normal}, @option{multiplexted},
3852 or @option{demultiplexted}.
3853 The @var{clocking} must be @option{half} or @option{full}.
3854
3855 @quotation Note
3856 You can see the ETM registers using the @command{reg} command, although
3857 not all of those possible registers are present in every ETM.
3858 @end quotation
3859 @end deffn
3860
3861 @deffn Command {etm info}
3862 Displays information about the current target's ETM.
3863 @end deffn
3864
3865 @deffn Command {etm status}
3866 Displays status of the current target's ETM:
3867 is the ETM idle, or is it collecting data?
3868 Did trace data overflow?
3869 Was it triggered?
3870 @end deffn
3871
3872 @deffn Command {etm tracemode} [type context_id_bits cycle_accurate branch_output]
3873 Displays what data that ETM will collect.
3874 If arguments are provided, first configures that data.
3875 When the configuration changes, tracing is stopped
3876 and any buffered trace data is invalidated.
3877
3878 @itemize
3879 @item @var{type} ... one of
3880 @option{none} (save nothing),
3881 @option{data} (save data),
3882 @option{address} (save addresses),
3883 @option{all} (save data and addresses)
3884 @item @var{context_id_bits} ... 0, 8, 16, or 32
3885 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
3886 @item @var{branch_output} ... @option{enable} or @option{disable}
3887 @end itemize
3888 @end deffn
3889
3890 @deffn Command {etm trigger_percent} percent
3891 @emph{Buggy and effectively a NOP ... @var{percent} from 2..100}
3892 @end deffn
3893
3894 @subsection ETM Trace Operation
3895
3896 After setting up the ETM, you can use it to collect data.
3897 That data can be exported to files for later analysis.
3898 It can also be parsed with OpenOCD, for basic sanity checking.
3899
3900 @deffn Command {etm analyze}
3901 Reads trace data into memory, if it wasn't already present.
3902 Decodes and prints the data that was collected.
3903 @end deffn
3904
3905 @deffn Command {etm dump} filename
3906 Stores the captured trace data in @file{filename}.
3907 @end deffn
3908
3909 @deffn Command {etm image} filename [base_address] [type]
3910 Opens an image file.
3911 @end deffn
3912
3913 @deffn Command {etm load} filename
3914 Loads captured trace data from @file{filename}.
3915 @end deffn
3916
3917 @deffn Command {etm start}
3918 Starts trace data collection.
3919 @end deffn
3920
3921 @deffn Command {etm stop}
3922 Stops trace data collection.
3923 @end deffn
3924
3925 @anchor{Trace Port Drivers}
3926 @subsection Trace Port Drivers
3927
3928 To use an ETM trace port it must be associated with a driver.
3929
3930 @deffn {Trace Port Driver} dummy
3931 Use the @option{dummy} driver if you are configuring an ETM that's
3932 not connected to anything (on-chip ETB or off-chip trace connector).
3933 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
3934 any trace data collection.}
3935 @deffn {Config Command} {etm_dummy config} target
3936 Associates the ETM for @var{target} with a dummy driver.
3937 @end deffn
3938 @end deffn
3939
3940 @deffn {Trace Port Driver} etb
3941 Use the @option{etb} driver if you are configuring an ETM
3942 to use on-chip ETB memory.
3943 @deffn {Config Command} {etb config} target etb_tap
3944 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
3945 You can see the ETB registers using the @command{reg} command.
3946 @end deffn
3947 @end deffn
3948
3949 @deffn {Trace Port Driver} oocd_trace
3950 This driver isn't available unless OpenOCD was explicitly configured
3951 with the @option{--enable-oocd_trace} option. You probably don't want
3952 to configure it unless you've built the appropriate prototype hardware;
3953 it's @emph{proof-of-concept} software.
3954
3955 Use the @option{oocd_trace} driver if you are configuring an ETM that's
3956 connected to an off-chip trace connector.
3957
3958 @deffn {Config Command} {oocd_trace config} target tty
3959 Associates the ETM for @var{target} with a trace driver which
3960 collects data through the serial port @var{tty}.
3961 @end deffn
3962
3963 @deffn Command {oocd_trace resync}
3964 Re-synchronizes with the capture clock.
3965 @end deffn
3966
3967 @deffn Command {oocd_trace status}
3968 Reports whether the capture clock is locked or not.
3969 @end deffn
3970 @end deffn
3971
3972
3973 @section ARMv4 and ARMv5 Architecture
3974 @cindex ARMv4 specific commands
3975 @cindex ARMv5 specific commands
3976
3977 These commands are specific to ARM architecture v4 and v5,
3978 including all ARM7 or ARM9 systems and Intel XScale.
3979 They are available in addition to other core-specific
3980 commands that may be available.
3981
3982 @deffn Command {armv4_5 core_state} [arm|thumb]
3983 Displays the core_state, optionally changing it to process
3984 either @option{arm} or @option{thumb} instructions.
3985 The target may later be resumed in the currently set core_state.
3986 (Processors may also support the Jazelle state, but
3987 that is not currently supported in OpenOCD.)
3988 @end deffn
3989
3990 @deffn Command {armv4_5 disassemble} address count [thumb]
3991 @cindex disassemble
3992 Disassembles @var{count} instructions starting at @var{address}.
3993 If @option{thumb} is specified, Thumb (16-bit) instructions are used;
3994 else ARM (32-bit) instructions are used.
3995 (Processors may also support the Jazelle state, but
3996 those instructions are not currently understood by OpenOCD.)
3997 @end deffn
3998
3999 @deffn Command {armv4_5 reg}
4000 Display a list of all banked core registers, fetching the current value from every
4001 core mode if necessary. OpenOCD versions before rev. 60 didn't fetch the current
4002 register value.
4003 @end deffn
4004
4005 @subsection ARM7 and ARM9 specific commands
4006 @cindex ARM7 specific commands
4007 @cindex ARM9 specific commands
4008
4009 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
4010 ARM9TDMI, ARM920T or ARM926EJ-S.
4011 They are available in addition to the ARMv4/5 commands,
4012 and any other core-specific commands that may be available.
4013
4014 @deffn Command {arm7_9 dbgrq} (enable|disable)
4015 Control use of the EmbeddedIce DBGRQ signal to force entry into debug mode,
4016 instead of breakpoints. This should be
4017 safe for all but ARM7TDMI--S cores (like Philips LPC).
4018 @end deffn
4019
4020 @deffn Command {arm7_9 dcc_downloads} (enable|disable)
4021 @cindex DCC
4022 Control the use of the debug communications channel (DCC) to write larger (>128 byte)
4023 amounts of memory. DCC downloads offer a huge speed increase, but might be
4024 unsafe, especially with targets running at very low speeds. This command was introduced
4025 with OpenOCD rev. 60, and requires a few bytes of working area.
4026 @end deffn
4027
4028 @anchor{arm7_9 fast_memory_access}
4029 @deffn Command {arm7_9 fast_memory_access} (enable|disable)
4030 Enable or disable memory writes and reads that don't check completion of
4031 the operation. This provides a huge speed increase, especially with USB JTAG
4032 cables (FT2232), but might be unsafe if used with targets running at very low
4033 speeds, like the 32kHz startup clock of an AT91RM9200.
4034 @end deffn
4035
4036 @deffn {Debug Command} {arm7_9 write_core_reg} num mode word
4037 @emph{This is intended for use while debugging OpenOCD; you probably
4038 shouldn't use it.}
4039
4040 Writes a 32-bit @var{word} to register @var{num} (from 0 to 16)
4041 as used in the specified @var{mode}
4042 (where e.g. mode 16 is "user" and mode 19 is "supervisor";
4043 the M4..M0 bits of the PSR).
4044 Registers 0..15 are the normal CPU registers such as r0(0), r1(1) ... pc(15).
4045 Register 16 is the mode-specific SPSR,
4046 unless the specified mode is 0xffffffff (32-bit all-ones)
4047 in which case register 16 is the CPSR.
4048 The write goes directly to the CPU, bypassing the register cache.
4049 @end deffn
4050
4051 @deffn {Debug Command} {arm7_9 write_xpsr} word (0|1)
4052 @emph{This is intended for use while debugging OpenOCD; you probably
4053 shouldn't use it.}
4054
4055 If the second parameter is zero, writes @var{word} to the
4056 Current Program Status register (CPSR).
4057 Else writes @var{word} to the current mode's Saved PSR (SPSR).
4058 In both cases, this bypasses the register cache.
4059 @end deffn
4060
4061 @deffn {Debug Command} {arm7_9 write_xpsr_im8} byte rotate (0|1)
4062 @emph{This is intended for use while debugging OpenOCD; you probably
4063 shouldn't use it.}
4064
4065 Writes eight bits to the CPSR or SPSR,
4066 first rotating them by @math{2*rotate} bits,
4067 and bypassing the register cache.
4068 This has lower JTAG overhead than writing the entire CPSR or SPSR
4069 with @command{arm7_9 write_xpsr}.
4070 @end deffn
4071
4072 @subsection ARM720T specific commands
4073 @cindex ARM720T specific commands
4074
4075 These commands are available to ARM720T based CPUs,
4076 which are implementations of the ARMv4T architecture
4077 based on the ARM7TDMI-S integer core.
4078 They are available in addition to the ARMv4/5 and ARM7/ARM9 commands.
4079
4080 @deffn Command {arm720t cp15} regnum [value]
4081 Display cp15 register @var{regnum};
4082 else if a @var{value} is provided, that value is written to that register.
4083 @end deffn
4084
4085 @deffn Command {arm720t mdw_phys} addr [count]
4086 @deffnx Command {arm720t mdh_phys} addr [count]
4087 @deffnx Command {arm720t mdb_phys} addr [count]
4088 Display contents of physical address @var{addr}, as
4089 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4090 or 8-bit bytes (@command{mdb_phys}).
4091 If @var{count} is specified, displays that many units.
4092 @end deffn
4093
4094 @deffn Command {arm720t mww_phys} addr word
4095 @deffnx Command {arm720t mwh_phys} addr halfword
4096 @deffnx Command {arm720t mwb_phys} addr byte
4097 Writes the specified @var{word} (32 bits),
4098 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4099 at the specified physical address @var{addr}.
4100 @end deffn
4101
4102 @deffn Command {arm720t virt2phys} va
4103 Translate a virtual address @var{va} to a physical address
4104 and display the result.
4105 @end deffn
4106
4107 @subsection ARM9TDMI specific commands
4108 @cindex ARM9TDMI specific commands
4109
4110 Many ARM9-family CPUs are built around ARM9TDMI integer cores,
4111 or processors resembling ARM9TDMI, and can use these commands.
4112 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
4113
4114 @deffn Command {arm9tdmi vector_catch} (all|none|list)
4115 Catch arm9 interrupt vectors, can be @option{all}, @option{none},
4116 or a list with one or more of the following:
4117 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt} @option{reserved}
4118 @option{irq} @option{fiq}.
4119 @end deffn
4120
4121 @subsection ARM920T specific commands
4122 @cindex ARM920T specific commands
4123
4124 These commands are available to ARM920T based CPUs,
4125 which are implementations of the ARMv4T architecture
4126 built using the ARM9TDMI integer core.
4127 They are available in addition to the ARMv4/5, ARM7/ARM9,
4128 and ARM9TDMI commands.
4129
4130 @deffn Command {arm920t cache_info}
4131 Print information about the caches found. This allows to see whether your target
4132 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
4133 @end deffn
4134
4135 @deffn Command {arm920t cp15} regnum [value]
4136 Display cp15 register @var{regnum};
4137 else if a @var{value} is provided, that value is written to that register.
4138 @end deffn
4139
4140 @deffn Command {arm920t cp15i} opcode [value [address]]
4141 Interpreted access using cp15 @var{opcode}.
4142 If no @var{value} is provided, the result is displayed.
4143 Else if that value is written using the specified @var{address},
4144 or using zero if no other address is not provided.
4145 @end deffn
4146
4147 @deffn Command {arm920t mdw_phys} addr [count]
4148 @deffnx Command {arm920t mdh_phys} addr [count]
4149 @deffnx Command {arm920t mdb_phys} addr [count]
4150 Display contents of physical address @var{addr}, as
4151 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4152 or 8-bit bytes (@command{mdb_phys}).
4153 If @var{count} is specified, displays that many units.
4154 @end deffn
4155
4156 @deffn Command {arm920t mww_phys} addr word
4157 @deffnx Command {arm920t mwh_phys} addr halfword
4158 @deffnx Command {arm920t mwb_phys} addr byte
4159 Writes the specified @var{word} (32 bits),
4160 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4161 at the specified physical address @var{addr}.
4162 @end deffn
4163
4164 @deffn Command {arm920t read_cache} filename
4165 Dump the content of ICache and DCache to a file named @file{filename}.
4166 @end deffn
4167
4168 @deffn Command {arm920t read_mmu} filename
4169 Dump the content of the ITLB and DTLB to a file named @file{filename}.
4170 @end deffn
4171
4172 @deffn Command {arm920t virt2phys} @var{va}
4173 Translate a virtual address @var{va} to a physical address
4174 and display the result.
4175 @end deffn
4176
4177 @subsection ARM926EJ-S specific commands
4178 @cindex ARM926EJ-S specific commands
4179
4180 These commands are available to ARM926EJ-S based CPUs,
4181 which are implementations of the ARMv5TEJ architecture
4182 based on the ARM9EJ-S integer core.
4183 They are available in addition to the ARMv4/5, ARM7/ARM9,
4184 and ARM9TDMI commands.
4185
4186 @deffn Command {arm926ejs cache_info}
4187 Print information about the caches found.
4188 @end deffn
4189
4190 @deffn Command {arm926ejs cp15} opcode1 opcode2 CRn CRm regnum [value]
4191 Accesses cp15 register @var{regnum} using
4192 @var{opcode1}, @var{opcode2}, @var{CRn}, and @var{CRm}.
4193 If a @var{value} is provided, that value is written to that register.
4194 Else that register is read and displayed.
4195 @end deffn
4196
4197 @deffn Command {arm926ejs mdw_phys} addr [count]
4198 @deffnx Command {arm926ejs mdh_phys} addr [count]
4199 @deffnx Command {arm926ejs mdb_phys} addr [count]
4200 Display contents of physical address @var{addr}, as
4201 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4202 or 8-bit bytes (@command{mdb_phys}).
4203 If @var{count} is specified, displays that many units.
4204 @end deffn
4205
4206 @deffn Command {arm926ejs mww_phys} addr word
4207 @deffnx Command {arm926ejs mwh_phys} addr halfword
4208 @deffnx Command {arm926ejs mwb_phys} addr byte
4209 Writes the specified @var{word} (32 bits),
4210 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4211 at the specified physical address @var{addr}.
4212 @end deffn
4213
4214 @deffn Command {arm926ejs virt2phys} @var{va}
4215 Translate a virtual address @var{va} to a physical address
4216 and display the result.
4217 @end deffn
4218
4219 @subsection ARM966E specific commands
4220 @cindex ARM966E specific commands
4221
4222 These commands are available to ARM966 based CPUs,
4223 which are implementations of the ARMv5TE architecture.
4224 They are available in addition to the ARMv4/5, ARM7/ARM9,
4225 and ARM9TDMI commands.
4226
4227 @deffn Command {arm966e cp15} regnum [value]
4228 Display cp15 register @var{regnum};
4229 else if a @var{value} is provided, that value is written to that register.
4230 @end deffn
4231
4232 @subsection XScale specific commands
4233 @cindex XScale specific commands
4234
4235 These commands are available to XScale based CPUs,
4236 which are implementations of the ARMv5TE architecture.
4237
4238 @deffn Command {xscale analyze_trace}
4239 Displays the contents of the trace buffer.
4240 @end deffn
4241
4242 @deffn Command {xscale cache_clean_address} address
4243 Changes the address used when cleaning the data cache.
4244 @end deffn
4245
4246 @deffn Command {xscale cache_info}
4247 Displays information about the CPU caches.
4248 @end deffn
4249
4250 @deffn Command {xscale cp15} regnum [value]
4251 Display cp15 register @var{regnum};
4252 else if a @var{value} is provided, that value is written to that register.
4253 @end deffn
4254
4255 @deffn Command {xscale debug_handler} target address
4256 Changes the address used for the specified target's debug handler.
4257 @end deffn
4258
4259 @deffn Command {xscale dcache} (enable|disable)
4260 Enables or disable the CPU's data cache.
4261 @end deffn
4262
4263 @deffn Command {xscale dump_trace} filename
4264 Dumps the raw contents of the trace buffer to @file{filename}.
4265 @end deffn
4266
4267 @deffn Command {xscale icache} (enable|disable)
4268 Enables or disable the CPU's instruction cache.
4269 @end deffn
4270
4271 @deffn Command {xscale mmu} (enable|disable)
4272 Enables or disable the CPU's memory management unit.
4273 @end deffn
4274
4275 @deffn Command {xscale trace_buffer} (enable|disable) [fill [n] | wrap]
4276 Enables or disables the trace buffer,
4277 and controls how it is emptied.
4278 @end deffn
4279
4280 @deffn Command {xscale trace_image} filename [offset [type]]
4281 Opens a trace image from @file{filename}, optionally rebasing
4282 its segment addresses by @var{offset}.
4283 The image @var{type} may be one of
4284 @option{bin} (binary), @option{ihex} (Intel hex),
4285 @option{elf} (ELF file), @option{s19} (Motorola s19),
4286 @option{mem}, or @option{builder}.
4287 @end deffn
4288
4289 @deffn Command {xscale vector_catch} mask
4290 Provide a bitmask showing the vectors to catch.
4291 @end deffn
4292
4293 @section ARMv6 Architecture
4294
4295 @subsection ARM11 specific commands
4296 @cindex ARM11 specific commands
4297
4298 @deffn Command {arm11 mcr} p1 p2 p3 p4 p5
4299 Read coprocessor register
4300 @end deffn
4301
4302 @deffn Command {arm11 memwrite burst} [value]
4303 Displays the value of the memwrite burst-enable flag,
4304 which is enabled by default.
4305 If @var{value} is defined, first assigns that.
4306 @end deffn
4307
4308 @deffn Command {arm11 memwrite error_fatal} [value]
4309 Displays the value of the memwrite error_fatal flag,
4310 which is enabled by default.
4311 If @var{value} is defined, first assigns that.
4312 @end deffn
4313
4314 @deffn Command {arm11 mrc} p1 p2 p3 p4 p5 value
4315 Write coprocessor register
4316 @end deffn
4317
4318 @deffn Command {arm11 no_increment} [value]
4319 Displays the value of the flag controlling whether
4320 some read or write operations increment the pointer
4321 (the default behavior) or not (acting like a FIFO).
4322 If @var{value} is defined, first assigns that.
4323 @end deffn
4324
4325 @deffn Command {arm11 step_irq_enable} [value]
4326 Displays the value of the flag controlling whether
4327 IRQs are enabled during single stepping;
4328 they is disabled by default.
4329 If @var{value} is defined, first assigns that.
4330 @end deffn
4331
4332 @section ARMv7 Architecture
4333
4334 @subsection ARMv7 Debug Access Port (DAP) specific commands
4335 @cindex ARMv7 Debug Access Port (DAP) specific commands
4336 These commands are specific to ARM architecture v7 Debug Access Port (DAP),
4337 included on cortex-m3 and cortex-a8 systems.
4338 They are available in addition to other core-specific commands that may be available.
4339
4340 @deffn Command {dap info} [num]
4341 Displays dap info for ap [num], default currently selected AP.
4342 @end deffn
4343
4344 @deffn Command {dap apsel} [num]
4345 Select a different AP [num] (default 0).
4346 @end deffn
4347
4348 @deffn Command {dap apid} [num]
4349 Displays id reg from AP [num], default currently selected AP.
4350 @end deffn
4351
4352 @deffn Command {dap baseaddr} [num]
4353 Displays debug base address from AP [num], default currently selected AP.
4354 @end deffn
4355
4356 @deffn Command {dap memaccess} [value]
4357 Displays the number of extra tck for mem-ap memory bus access [0-255].
4358 If value is defined, first assigns that.
4359 @end deffn
4360
4361 @subsection Cortex-M3 specific commands
4362 @cindex Cortex-M3 specific commands
4363
4364 @deffn Command {cortex_m3 maskisr} (on|off)
4365 Control masking (disabling) interrupts during target step/resume.
4366 @end deffn
4367
4368 @section Target DCC Requests
4369 @cindex Linux-ARM DCC support
4370 @cindex libdcc
4371 @cindex DCC
4372 OpenOCD can handle certain target requests; currently debugmsgs
4373 @command{target_request debugmsgs}
4374 are only supported for arm7_9 and cortex_m3.
4375
4376 See libdcc in the contrib dir for more details.
4377 Linux-ARM kernels have a ``Kernel low-level debugging
4378 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
4379 depends on CONFIG_DEBUG_LL) which uses this mechanism to
4380 deliver messages before a serial console can be activated.
4381
4382 @deffn Command {target_request debugmsgs} [enable|disable|charmsg]
4383 Displays current handling of target DCC message requests.
4384 These messages may be sent to the debugger while the target is running.
4385 The optional @option{enable} and @option{charmsg} parameters
4386 both enable the messages, while @option{disable} disables them.
4387 With @option{charmsg} the DCC words each contain one character,
4388 as used by Linux with CONFIG_DEBUG_ICEDCC;
4389 otherwise the libdcc format is used.
4390 @end deffn
4391
4392 @node JTAG Commands
4393 @chapter JTAG Commands
4394 @cindex JTAG Commands
4395 Most general purpose JTAG commands have been presented earlier.
4396 (@xref{JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Creation}.)
4397 Lower level JTAG commands, as presented here,
4398 may be needed to work with targets which require special
4399 attention during operations such as reset or initialization.
4400
4401 To use these commands you will need to understand some
4402 of the basics of JTAG, including:
4403
4404 @itemize @bullet
4405 @item A JTAG scan chain consists of a sequence of individual TAP
4406 devices such as a CPUs.
4407 @item Control operations involve moving each TAP through the same
4408 standard state machine (in parallel)
4409 using their shared TMS and clock signals.
4410 @item Data transfer involves shifting data through the chain of
4411 instruction or data registers of each TAP, writing new register values
4412 while the reading previous ones.
4413 @item Data register sizes are a function of the instruction active in
4414 a given TAP, while instruction register sizes are fixed for each TAP.
4415 All TAPs support a BYPASS instruction with a single bit data register.
4416 @item The way OpenOCD differentiates between TAP devices is by
4417 shifting different instructions into (and out of) their instruction
4418 registers.
4419 @end itemize
4420
4421 @section Low Level JTAG Commands
4422
4423 These commands are used by developers who need to access
4424 JTAG instruction or data registers, possibly controlling
4425 the order of TAP state transitions.
4426 If you're not debugging OpenOCD internals, or bringing up a
4427 new JTAG adapter or a new type of TAP device (like a CPU or
4428 JTAG router), you probably won't need to use these commands.
4429
4430 @deffn Command {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
4431 Loads the data register of @var{tap} with a series of bit fields
4432 that specify the entire register.
4433 Each field is @var{numbits} bits long with
4434 a numeric @var{value} (hexadecimal encouraged).
4435 The return value holds the original value of each
4436 of those fields.
4437
4438 For example, a 38 bit number might be specified as one
4439 field of 32 bits then one of 6 bits.
4440 @emph{For portability, never pass fields which are more
4441 than 32 bits long. Many OpenOCD implementations do not
4442 support 64-bit (or larger) integer values.}
4443
4444 All TAPs other than @var{tap} must be in BYPASS mode.
4445 The single bit in their data registers does not matter.
4446
4447 When @var{tap_state} is specified, the JTAG state machine is left
4448 in that state.
4449 For example @sc{drpause} might be specified, so that more
4450 instructions can be issued before re-entering the @sc{run/idle} state.
4451 If the end state is not specified, the @sc{run/idle} state is entered.
4452
4453 @quotation Warning
4454 OpenOCD does not record information about data register lengths,
4455 so @emph{it is important that you get the bit field lengths right}.
4456 Remember that different JTAG instructions refer to different
4457 data registers, which may have different lengths.
4458 Moreover, those lengths may not be fixed;
4459 the SCAN_N instruction can change the length of
4460 the register accessed by the INTEST instruction
4461 (by connecting a different scan chain).
4462 @end quotation
4463 @end deffn
4464
4465 @deffn Command {flush_count}
4466 Returns the number of times the JTAG queue has been flushed.
4467 This may be used for performance tuning.
4468
4469 For example, flushing a queue over USB involves a
4470 minimum latency, often several milliseconds, which does
4471 not change with the amount of data which is written.
4472 You may be able to identify performance problems by finding
4473 tasks which waste bandwidth by flushing small transfers too often,
4474 instead of batching them into larger operations.
4475 @end deffn
4476
4477 @deffn Command {endstate} tap_state
4478 Flush any pending JTAG operations,
4479 and return with all TAPs in @var{tap_state}.
4480 This state should be a stable state such as @sc{reset},
4481 @sc{run/idle},
4482 @sc{drpause}, or @sc{irpause}.
4483 @end deffn
4484
4485 @deffn Command {irscan} [tap instruction]+ [@option{-endstate} tap_state]
4486 For each @var{tap} listed, loads the instruction register
4487 with its associated numeric @var{instruction}.
4488 (The number of bits in that instruction may be displayed
4489 using the @command{scan_chain} command.)
4490 For other TAPs, a BYPASS instruction is loaded.
4491
4492 When @var{tap_state} is specified, the JTAG state machine is left
4493 in that state.
4494 For example @sc{irpause} might be specified, so the data register
4495 can be loaded before re-entering the @sc{run/idle} state.
4496 If the end state is not specified, the @sc{run/idle} state is entered.
4497
4498 @quotation Note
4499 OpenOCD currently supports only a single field for instruction
4500 register values, unlike data register values.
4501 For TAPs where the instruction register length is more than 32 bits,
4502 portable scripts currently must issue only BYPASS instructions.
4503 @end quotation
4504 @end deffn
4505
4506 @deffn Command {jtag_reset} trst srst
4507 Set values of reset signals.
4508 The @var{trst} and @var{srst} parameter values may be
4509 @option{0}, indicating that reset is inactive (pulled or driven high),
4510 or @option{1}, indicating it is active (pulled or driven low).
4511 The @command{reset_config} command should already have been used
4512 to configure how the board and JTAG adapter treat these two
4513 signals, and to say if either signal is even present.
4514 @xref{Reset Configuration}.
4515 @end deffn
4516
4517 @deffn Command {runtest} @var{num_cycles}
4518 Move to the @sc{run/idle} state, and execute at least
4519 @var{num_cycles} of the JTAG clock (TCK).
4520 Instructions often need some time
4521 to execute before they take effect.
4522 @end deffn
4523
4524 @deffn Command {scan_chain}
4525 Displays the TAPs in the scan chain configuration,
4526 and their status.
4527 The set of TAPs listed by this command is fixed by
4528 exiting the OpenOCD configuration stage,
4529 but systems with a JTAG router can
4530 enable or disable TAPs dynamically.
4531 In addition to the enable/disable status, the contents of
4532 each TAP's instruction register can also change.
4533 @end deffn
4534
4535 @c tms_sequence (short|long)
4536 @c ... temporary, debug-only, probably gone before 0.2 ships
4537
4538 @deffn Command {verify_ircapture} (@option{enable}|@option{disable})
4539 Verify values captured during @sc{ircapture} and returned
4540 during IR scans. Default is enabled, but this can be
4541 overridden by @command{verify_jtag}.
4542 @end deffn
4543
4544 @deffn Command {verify_jtag} (@option{enable}|@option{disable})
4545 Enables verification of DR and IR scans, to help detect
4546 programming errors. For IR scans, @command{verify_ircapture}
4547 must also be enabled.
4548 Default is enabled.
4549 @end deffn
4550
4551 @section TAP state names
4552 @cindex TAP state names
4553
4554 The @var{tap_state} names used by OpenOCD in the @command{drscan},
4555 @command{endstate}, and @command{irscan} commands are:
4556
4557 @itemize @bullet
4558 @item @b{RESET}
4559 @item @b{RUN/IDLE}
4560 @item @b{DRSELECT}
4561 @item @b{DRCAPTURE}
4562 @item @b{DRSHIFT}
4563 @item @b{DREXIT1}
4564 @item @b{DRPAUSE}
4565 @item @b{DREXIT2}
4566 @item @b{DRUPDATE}
4567 @item @b{IRSELECT}
4568 @item @b{IRCAPTURE}
4569 @item @b{IRSHIFT}
4570 @item @b{IREXIT1}
4571 @item @b{IRPAUSE}
4572 @item @b{IREXIT2}
4573 @item @b{IRUPDATE}
4574 @end itemize
4575
4576 Note that only six of those states are fully ``stable'' in the
4577 face of TMS fixed and a free-running JTAG clock; for all the
4578 others, the next TCK transition changes to a new state.
4579
4580 @itemize @bullet
4581 @item @sc{reset} is probably most useful with @command{endstate},
4582 but entering it frequently has side effects.
4583 (This is the only stable state with TMS high.)
4584 @item From @sc{drshift} and @sc{irshift}, clock transitions will
4585 produce side effects by changing register contents. The values
4586 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
4587 may not be as expected.
4588 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
4589 choices after @command{drscan} or @command{irscan} commands,
4590 since they are free of side effects.
4591 @end itemize
4592
4593 @node TFTP
4594 @chapter TFTP
4595 @cindex TFTP
4596 If OpenOCD runs on an embedded host(as ZY1000 does), then TFTP can
4597 be used to access files on PCs (either the developer's PC or some other PC).
4598
4599 The way this works on the ZY1000 is to prefix a filename by
4600 "/tftp/ip/" and append the TFTP path on the TFTP
4601 server (tftpd). For example,
4602
4603 @example
4604 load_image /tftp/10.0.0.96/c:\temp\abc.elf
4605 @end example
4606
4607 will load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
4608 if the file was hosted on the embedded host.
4609
4610 In order to achieve decent performance, you must choose a TFTP server
4611 that supports a packet size bigger than the default packet size (512 bytes). There
4612 are numerous TFTP servers out there (free and commercial) and you will have to do
4613 a bit of googling to find something that fits your requirements.
4614
4615 @node Sample Scripts
4616 @chapter Sample Scripts
4617 @cindex scripts
4618
4619 This page shows how to use the Target Library.
4620
4621 The configuration script can be divided into the following sections:
4622 @itemize @bullet
4623 @item Daemon configuration
4624 @item Interface
4625 @item JTAG scan chain
4626 @item Target configuration
4627 @item Flash configuration
4628 @end itemize
4629
4630 Detailed information about each section can be found at OpenOCD configuration.
4631
4632 @section AT91R40008 example
4633 @cindex AT91R40008 example
4634 To start OpenOCD with a target script for the AT91R40008 CPU and reset
4635 the CPU upon startup of the OpenOCD daemon.
4636 @example
4637 openocd -f interface/parport.cfg -f target/at91r40008.cfg \
4638 -c "init" -c "reset"
4639 @end example
4640
4641
4642 @node GDB and OpenOCD
4643 @chapter GDB and OpenOCD
4644 @cindex GDB
4645 OpenOCD complies with the remote gdbserver protocol, and as such can be used
4646 to debug remote targets.
4647
4648 @anchor{Connecting to GDB}
4649 @section Connecting to GDB
4650 @cindex Connecting to GDB
4651 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
4652 instance GDB 6.3 has a known bug that produces bogus memory access
4653 errors, which has since been fixed: look up 1836 in
4654 @url{http://sourceware.org/cgi-bin/gnatsweb.pl?database=gdb}
4655
4656 OpenOCD can communicate with GDB in two ways:
4657
4658 @enumerate
4659 @item
4660 A socket (TCP/IP) connection is typically started as follows:
4661 @example
4662 target remote localhost:3333
4663 @end example
4664 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
4665 @item
4666 A pipe connection is typically started as follows:
4667 @example
4668 target remote | openocd --pipe
4669 @end example
4670 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
4671 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
4672 session.
4673 @end enumerate
4674
4675 To list the available OpenOCD commands type @command{monitor help} on the
4676 GDB command line.
4677
4678 OpenOCD supports the gdb @option{qSupported} packet, this enables information
4679 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
4680 packet size and the device's memory map.
4681
4682 Previous versions of OpenOCD required the following GDB options to increase
4683 the packet size and speed up GDB communication:
4684 @example
4685 set remote memory-write-packet-size 1024
4686 set remote memory-write-packet-size fixed
4687 set remote memory-read-packet-size 1024
4688 set remote memory-read-packet-size fixed
4689 @end example
4690 This is now handled in the @option{qSupported} PacketSize and should not be required.
4691
4692 @section Programming using GDB
4693 @cindex Programming using GDB
4694
4695 By default the target memory map is sent to GDB. This can be disabled by
4696 the following OpenOCD configuration option:
4697 @example
4698 gdb_memory_map disable
4699 @end example
4700 For this to function correctly a valid flash configuration must also be set
4701 in OpenOCD. For faster performance you should also configure a valid
4702 working area.
4703
4704 Informing GDB of the memory map of the target will enable GDB to protect any
4705 flash areas of the target and use hardware breakpoints by default. This means
4706 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
4707 using a memory map. @xref{gdb_breakpoint_override}.
4708
4709 To view the configured memory map in GDB, use the GDB command @option{info mem}
4710 All other unassigned addresses within GDB are treated as RAM.
4711
4712 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
4713 This can be changed to the old behaviour by using the following GDB command
4714 @example
4715 set mem inaccessible-by-default off
4716 @end example
4717
4718 If @command{gdb_flash_program enable} is also used, GDB will be able to
4719 program any flash memory using the vFlash interface.
4720
4721 GDB will look at the target memory map when a load command is given, if any
4722 areas to be programmed lie within the target flash area the vFlash packets
4723 will be used.
4724
4725 If the target needs configuring before GDB programming, an event
4726 script can be executed:
4727 @example
4728 $_TARGETNAME configure -event EVENTNAME BODY
4729 @end example
4730
4731 To verify any flash programming the GDB command @option{compare-sections}
4732 can be used.
4733
4734 @node Tcl Scripting API
4735 @chapter Tcl Scripting API
4736 @cindex Tcl Scripting API
4737 @cindex Tcl scripts
4738 @section API rules
4739
4740 The commands are stateless. E.g. the telnet command line has a concept
4741 of currently active target, the Tcl API proc's take this sort of state
4742 information as an argument to each proc.
4743
4744 There are three main types of return values: single value, name value
4745 pair list and lists.
4746
4747 Name value pair. The proc 'foo' below returns a name/value pair
4748 list.
4749
4750 @verbatim
4751
4752 > set foo(me) Duane
4753 > set foo(you) Oyvind
4754 > set foo(mouse) Micky
4755 > set foo(duck) Donald
4756
4757 If one does this:
4758
4759 > set foo
4760
4761 The result is:
4762
4763 me Duane you Oyvind mouse Micky duck Donald
4764
4765 Thus, to get the names of the associative array is easy:
4766
4767 foreach { name value } [set foo] {
4768 puts "Name: $name, Value: $value"
4769 }
4770 @end verbatim
4771
4772 Lists returned must be relatively small. Otherwise a range
4773 should be passed in to the proc in question.
4774
4775 @section Internal low-level Commands
4776
4777 By low-level, the intent is a human would not directly use these commands.
4778
4779 Low-level commands are (should be) prefixed with "ocd_", e.g.
4780 @command{ocd_flash_banks}
4781 is the low level API upon which @command{flash banks} is implemented.
4782
4783 @itemize @bullet
4784 @item @b{ocd_mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
4785
4786 Read memory and return as a Tcl array for script processing
4787 @item @b{ocd_array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
4788
4789 Convert a Tcl array to memory locations and write the values
4790 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
4791
4792 Return information about the flash banks
4793 @end itemize
4794
4795 OpenOCD commands can consist of two words, e.g. "flash banks". The
4796 startup.tcl "unknown" proc will translate this into a Tcl proc
4797 called "flash_banks".
4798
4799 @section OpenOCD specific Global Variables
4800
4801 @subsection HostOS
4802
4803 Real Tcl has ::tcl_platform(), and platform::identify, and many other
4804 variables. JimTCL, as implemented in OpenOCD creates $HostOS which
4805 holds one of the following values:
4806
4807 @itemize @bullet
4808 @item @b{winxx} Built using Microsoft Visual Studio
4809 @item @b{linux} Linux is the underlying operating sytem
4810 @item @b{darwin} Darwin (mac-os) is the underlying operating sytem.
4811 @item @b{cygwin} Running under Cygwin
4812 @item @b{mingw32} Running under MingW32
4813 @item @b{other} Unknown, none of the above.
4814 @end itemize
4815
4816 Note: 'winxx' was choosen because today (March-2009) no distinction is made between Win32 and Win64.
4817
4818 @quotation Note
4819 We should add support for a variable like Tcl variable
4820 @code{tcl_platform(platform)}, it should be called
4821 @code{jim_platform} (because it
4822 is jim, not real tcl).
4823 @end quotation
4824
4825 @node Upgrading
4826 @chapter Deprecated/Removed Commands
4827 @cindex Deprecated/Removed Commands
4828 Certain OpenOCD commands have been deprecated or
4829 removed during the various revisions.
4830
4831 Upgrade your scripts as soon as possible.
4832 These descriptions for old commands may be removed
4833 a year after the command itself was removed.
4834 This means that in January 2010 this chapter may
4835 become much shorter.
4836
4837 @itemize @bullet
4838 @item @b{arm7_9 fast_writes}
4839 @cindex arm7_9 fast_writes
4840 @*Use @command{arm7_9 fast_memory_access} instead.
4841 @xref{arm7_9 fast_memory_access}.
4842 @item @b{arm7_9 force_hw_bkpts}
4843 @*Use @command{gdb_breakpoint_override} instead. Note that GDB will use hardware breakpoints
4844 for flash if the GDB memory map has been set up(default when flash is declared in
4845 target configuration). @xref{gdb_breakpoint_override}.
4846 @item @b{arm7_9 sw_bkpts}
4847 @*On by default. @xref{gdb_breakpoint_override}.
4848 @item @b{daemon_startup}
4849 @*this config option has been removed, simply adding @option{init} and @option{reset halt} to
4850 the end of your config script will give the same behaviour as using @option{daemon_startup reset}
4851 and @option{target cortex_m3 little reset_halt 0}.
4852 @item @b{dump_binary}
4853 @*use @option{dump_image} command with same args. @xref{dump_image}.
4854 @item @b{flash erase}
4855 @*use @option{flash erase_sector} command with same args. @xref{flash erase_sector}.
4856 @item @b{flash write}
4857 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
4858 @item @b{flash write_binary}
4859 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
4860 @item @b{flash auto_erase}
4861 @*use @option{flash write_image} command passing @option{erase} as the first parameter. @xref{flash write_image}.
4862
4863 @item @b{jtag_device}
4864 @*use the @command{jtag newtap} command, converting from positional syntax
4865 to named prefixes, and naming the TAP.
4866 @xref{jtag newtap}.
4867 Note that if you try to use the old command, a message will tell you the
4868 right new command to use; and that the fourth parameter in the old syntax
4869 was never actually used.
4870 @example
4871 OLD: jtag_device 8 0x01 0xe3 0xfe
4872 NEW: jtag newtap CHIPNAME TAPNAME \
4873 -irlen 8 -ircapture 0x01 -irmask 0xe3
4874 @end example
4875
4876 @item @b{jtag_speed} value
4877 @*@xref{JTAG Speed}.
4878 Usually, a value of zero means maximum
4879 speed. The actual effect of this option depends on the JTAG interface used.
4880 @itemize @minus
4881 @item wiggler: maximum speed / @var{number}
4882 @item ft2232: 6MHz / (@var{number}+1)
4883 @item amt jtagaccel: 8 / 2**@var{number}
4884 @item jlink: maximum speed in kHz (0-12000), 0 will use RTCK
4885 @item rlink: 24MHz / @var{number}, but only for certain values of @var{number}
4886 @comment end speed list.
4887 @end itemize
4888
4889 @item @b{load_binary}
4890 @*use @option{load_image} command with same args. @xref{load_image}.
4891 @item @b{run_and_halt_time}
4892 @*This command has been removed for simpler reset behaviour, it can be simulated with the
4893 following commands:
4894 @smallexample
4895 reset run
4896 sleep 100
4897 halt
4898 @end smallexample
4899 @item @b{target} <@var{type}> <@var{endian}> <@var{jtag-position}>
4900 @*use the create subcommand of @option{target}.
4901 @item @b{target_script} <@var{target#}> <@var{eventname}> <@var{scriptname}>
4902 @*use <@var{target_name}> configure -event <@var{eventname}> "script <@var{scriptname}>"
4903 @item @b{working_area}
4904 @*use the @option{configure} subcommand of @option{target} to set the work-area-virt, work-area-phy, work-area-size, and work-area-backup properties of the target.
4905 @end itemize
4906
4907 @node FAQ
4908 @chapter FAQ
4909 @cindex faq
4910 @enumerate
4911 @anchor{FAQ RTCK}
4912 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
4913 @cindex RTCK
4914 @cindex adaptive clocking
4915 @*
4916
4917 In digital circuit design it is often refered to as ``clock
4918 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
4919 operating at some speed, your target is operating at another. The two
4920 clocks are not synchronised, they are ``asynchronous''
4921
4922 In order for the two to work together they must be synchronised. Otherwise
4923 the two systems will get out of sync with each other and nothing will
4924 work. There are 2 basic options:
4925 @enumerate
4926 @item
4927 Use a special circuit.
4928 @item
4929 One clock must be some multiple slower than the other.
4930 @end enumerate
4931
4932 @b{Does this really matter?} For some chips and some situations, this
4933 is a non-issue (i.e.: A 500MHz ARM926) but for others - for example some
4934 Atmel SAM7 and SAM9 chips start operation from reset at 32kHz -
4935 program/enable the oscillators and eventually the main clock. It is in
4936 those critical times you must slow the JTAG clock to sometimes 1 to
4937 4kHz.
4938
4939 Imagine debugging a 500MHz ARM926 hand held battery powered device
4940 that ``deep sleeps'' at 32kHz between every keystroke. It can be
4941 painful.
4942
4943 @b{Solution #1 - A special circuit}
4944
4945 In order to make use of this, your JTAG dongle must support the RTCK
4946 feature. Not all dongles support this - keep reading!
4947
4948 The RTCK signal often found in some ARM chips is used to help with
4949 this problem. ARM has a good description of the problem described at
4950 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
4951 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
4952 work? / how does adaptive clocking work?''.
4953
4954 The nice thing about adaptive clocking is that ``battery powered hand
4955 held device example'' - the adaptiveness works perfectly all the
4956 time. One can set a break point or halt the system in the deep power
4957 down code, slow step out until the system speeds up.
4958
4959 @b{Solution #2 - Always works - but may be slower}
4960
4961 Often this is a perfectly acceptable solution.
4962
4963 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
4964 the target clock speed. But what that ``magic division'' is varies
4965 depending on the chips on your board. @b{ARM rule of thumb} Most ARM
4966 based systems require an 8:1 division. @b{Xilinx rule of thumb} is
4967 1/12 the clock speed.
4968
4969 Note: Many FTDI2232C based JTAG dongles are limited to 6MHz.
4970
4971 You can still debug the 'low power' situations - you just need to
4972 manually adjust the clock speed at every step. While painful and
4973 tedious, it is not always practical.
4974
4975 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
4976 have a special debug mode in your application that does a ``high power
4977 sleep''. If you are careful - 98% of your problems can be debugged
4978 this way.
4979
4980 To set the JTAG frequency use the command:
4981
4982 @example
4983 # Example: 1.234MHz
4984 jtag_khz 1234
4985 @end example
4986
4987
4988 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
4989
4990 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
4991 around Windows filenames.
4992
4993 @example
4994 > echo \a
4995
4996 > echo @{\a@}
4997 \a
4998 > echo "\a"
4999
5000 >
5001 @end example
5002
5003
5004 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
5005
5006 Make sure you have Cygwin installed, or at least a version of OpenOCD that
5007 claims to come with all the necessary DLLs. When using Cygwin, try launching
5008 OpenOCD from the Cygwin shell.
5009
5010 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a frontend like Insight or
5011 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
5012 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
5013
5014 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
5015 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
5016 software breakpoints consume one of the two available hardware breakpoints.
5017
5018 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
5019
5020 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
5021 clock at the time you're programming the flash. If you've specified the crystal's
5022 frequency, make sure the PLL is disabled. If you've specified the full core speed
5023 (e.g. 60MHz), make sure the PLL is enabled.
5024
5025 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
5026 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
5027 out while waiting for end of scan, rtck was disabled".
5028
5029 Make sure your PC's parallel port operates in EPP mode. You might have to try several
5030 settings in your PC BIOS (ECP, EPP, and different versions of those).
5031
5032 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
5033 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
5034 memory read caused data abort".
5035
5036 The errors are non-fatal, and are the result of GDB trying to trace stack frames
5037 beyond the last valid frame. It might be possible to prevent this by setting up
5038 a proper "initial" stack frame, if you happen to know what exactly has to
5039 be done, feel free to add this here.
5040
5041 @b{Simple:} In your startup code - push 8 registers of zeros onto the
5042 stack before calling main(). What GDB is doing is ``climbing'' the run
5043 time stack by reading various values on the stack using the standard
5044 call frame for the target. GDB keeps going - until one of 2 things
5045 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
5046 stackframes have been processed. By pushing zeros on the stack, GDB
5047 gracefully stops.
5048
5049 @b{Debugging Interrupt Service Routines} - In your ISR before you call
5050 your C code, do the same - artifically push some zeros onto the stack,
5051 remember to pop them off when the ISR is done.
5052
5053 @b{Also note:} If you have a multi-threaded operating system, they
5054 often do not @b{in the intrest of saving memory} waste these few
5055 bytes. Painful...
5056
5057
5058 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
5059 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
5060
5061 This warning doesn't indicate any serious problem, as long as you don't want to
5062 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
5063 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
5064 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
5065 independently. With this setup, it's not possible to halt the core right out of
5066 reset, everything else should work fine.
5067
5068 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
5069 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
5070 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
5071 quit with an error message. Is there a stability issue with OpenOCD?
5072
5073 No, this is not a stability issue concerning OpenOCD. Most users have solved
5074 this issue by simply using a self-powered USB hub, which they connect their
5075 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
5076 supply stable enough for the Amontec JTAGkey to be operated.
5077
5078 @b{Laptops running on battery have this problem too...}
5079
5080 @item @b{USB Power} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
5081 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
5082 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
5083 What does that mean and what might be the reason for this?
5084
5085 First of all, the reason might be the USB power supply. Try using a self-powered
5086 hub instead of a direct connection to your computer. Secondly, the error code 4
5087 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
5088 chip ran into some sort of error - this points us to a USB problem.
5089
5090 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
5091 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
5092 What does that mean and what might be the reason for this?
5093
5094 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
5095 has closed the connection to OpenOCD. This might be a GDB issue.
5096
5097 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
5098 are described, there is a parameter for specifying the clock frequency
5099 for LPC2000 internal flash devices (e.g. @option{flash bank lpc2000
5100 0x0 0x40000 0 0 0 lpc2000_v1 14746 calc_checksum}), which must be
5101 specified in kilohertz. However, I do have a quartz crystal of a
5102 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
5103 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
5104 clock frequency?
5105
5106 No. The clock frequency specified here must be given as an integral number.
5107 However, this clock frequency is used by the In-Application-Programming (IAP)
5108 routines of the LPC2000 family only, which seems to be very tolerant concerning
5109 the given clock frequency, so a slight difference between the specified clock
5110 frequency and the actual clock frequency will not cause any trouble.
5111
5112 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
5113
5114 Well, yes and no. Commands can be given in arbitrary order, yet the
5115 devices listed for the JTAG scan chain must be given in the right
5116 order (jtag newdevice), with the device closest to the TDO-Pin being
5117 listed first. In general, whenever objects of the same type exist
5118 which require an index number, then these objects must be given in the
5119 right order (jtag newtap, targets and flash banks - a target
5120 references a jtag newtap and a flash bank references a target).
5121
5122 You can use the ``scan_chain'' command to verify and display the tap order.
5123
5124 Also, some commands can't execute until after @command{init} has been
5125 processed. Such commands include @command{nand probe} and everything
5126 else that needs to write to controller registers, perhaps for setting
5127 up DRAM and loading it with code.
5128
5129 @item @b{JTAG Tap Order} JTAG tap order - command order
5130
5131 Many newer devices have multiple JTAG taps. For example: ST
5132 Microsystems STM32 chips have two taps, a ``boundary scan tap'' and
5133 ``Cortex-M3'' tap. Example: The STM32 reference manual, Document ID:
5134 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
5135 connected to the boundary scan tap, which then connects to the
5136 Cortex-M3 tap, which then connects to the TDO pin.
5137
5138 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
5139 (2) The boundary scan tap. If your board includes an additional JTAG
5140 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
5141 place it before or after the STM32 chip in the chain. For example:
5142
5143 @itemize @bullet
5144 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
5145 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
5146 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
5147 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
5148 @item Xilinx TDO Pin -> OpenOCD TDO (input)
5149 @end itemize
5150
5151 The ``jtag device'' commands would thus be in the order shown below. Note:
5152
5153 @itemize @bullet
5154 @item jtag newtap Xilinx tap -irlen ...
5155 @item jtag newtap stm32 cpu -irlen ...
5156 @item jtag newtap stm32 bs -irlen ...
5157 @item # Create the debug target and say where it is
5158 @item target create stm32.cpu -chain-position stm32.cpu ...
5159 @end itemize
5160
5161
5162 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
5163 log file, I can see these error messages: Error: arm7_9_common.c:561
5164 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
5165
5166 TODO.
5167
5168 @end enumerate
5169
5170 @node Tcl Crash Course
5171 @chapter Tcl Crash Course
5172 @cindex Tcl
5173
5174 Not everyone knows Tcl - this is not intended to be a replacement for
5175 learning Tcl, the intent of this chapter is to give you some idea of
5176 how the Tcl scripts work.
5177
5178 This chapter is written with two audiences in mind. (1) OpenOCD users
5179 who need to understand a bit more of how JIM-Tcl works so they can do
5180 something useful, and (2) those that want to add a new command to
5181 OpenOCD.
5182
5183 @section Tcl Rule #1
5184 There is a famous joke, it goes like this:
5185 @enumerate
5186 @item Rule #1: The wife is always correct
5187 @item Rule #2: If you think otherwise, See Rule #1
5188 @end enumerate
5189
5190 The Tcl equal is this:
5191
5192 @enumerate
5193 @item Rule #1: Everything is a string
5194 @item Rule #2: If you think otherwise, See Rule #1
5195 @end enumerate
5196
5197 As in the famous joke, the consequences of Rule #1 are profound. Once
5198 you understand Rule #1, you will understand Tcl.
5199
5200 @section Tcl Rule #1b
5201 There is a second pair of rules.
5202 @enumerate
5203 @item Rule #1: Control flow does not exist. Only commands
5204 @* For example: the classic FOR loop or IF statement is not a control
5205 flow item, they are commands, there is no such thing as control flow
5206 in Tcl.
5207 @item Rule #2: If you think otherwise, See Rule #1
5208 @* Actually what happens is this: There are commands that by
5209 convention, act like control flow key words in other languages. One of
5210 those commands is the word ``for'', another command is ``if''.
5211 @end enumerate
5212
5213 @section Per Rule #1 - All Results are strings
5214 Every Tcl command results in a string. The word ``result'' is used
5215 deliberatly. No result is just an empty string. Remember: @i{Rule #1 -
5216 Everything is a string}
5217
5218 @section Tcl Quoting Operators
5219 In life of a Tcl script, there are two important periods of time, the
5220 difference is subtle.
5221 @enumerate
5222 @item Parse Time
5223 @item Evaluation Time
5224 @end enumerate
5225
5226 The two key items here are how ``quoted things'' work in Tcl. Tcl has
5227 three primary quoting constructs, the [square-brackets] the
5228 @{curly-braces@} and ``double-quotes''
5229
5230 By now you should know $VARIABLES always start with a $DOLLAR
5231 sign. BTW: To set a variable, you actually use the command ``set'', as
5232 in ``set VARNAME VALUE'' much like the ancient BASIC langauge ``let x
5233 = 1'' statement, but without the equal sign.
5234
5235 @itemize @bullet
5236 @item @b{[square-brackets]}
5237 @* @b{[square-brackets]} are command substitutions. It operates much
5238 like Unix Shell `back-ticks`. The result of a [square-bracket]
5239 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
5240 string}. These two statements are roughly identical:
5241 @example
5242 # bash example
5243 X=`date`
5244 echo "The Date is: $X"
5245 # Tcl example
5246 set X [date]
5247 puts "The Date is: $X"
5248 @end example
5249 @item @b{``double-quoted-things''}
5250 @* @b{``double-quoted-things''} are just simply quoted
5251 text. $VARIABLES and [square-brackets] are expanded in place - the
5252 result however is exactly 1 string. @i{Remember Rule #1 - Everything
5253 is a string}
5254 @example
5255 set x "Dinner"
5256 puts "It is now \"[date]\", $x is in 1 hour"
5257 @end example
5258 @item @b{@{Curly-Braces@}}
5259 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
5260 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
5261 'single-quote' operators in BASH shell scripts, with the added
5262 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
5263 nested 3 times@}@}@} NOTE: [date] is perhaps a bad example, as of
5264 28/nov/2008, Jim/OpenOCD does not have a date command.
5265 @end itemize
5266
5267 @section Consequences of Rule 1/2/3/4
5268
5269 The consequences of Rule 1 are profound.
5270
5271 @subsection Tokenisation & Execution.
5272
5273 Of course, whitespace, blank lines and #comment lines are handled in
5274 the normal way.
5275
5276 As a script is parsed, each (multi) line in the script file is
5277 tokenised and according to the quoting rules. After tokenisation, that
5278 line is immedatly executed.
5279
5280 Multi line statements end with one or more ``still-open''
5281 @{curly-braces@} which - eventually - closes a few lines later.
5282
5283 @subsection Command Execution
5284
5285 Remember earlier: There are no ``control flow''
5286 statements in Tcl. Instead there are COMMANDS that simply act like
5287 control flow operators.
5288
5289 Commands are executed like this:
5290
5291 @enumerate
5292 @item Parse the next line into (argc) and (argv[]).
5293 @item Look up (argv[0]) in a table and call its function.
5294 @item Repeat until End Of File.
5295 @end enumerate
5296
5297 It sort of works like this:
5298 @example
5299 for(;;)@{
5300 ReadAndParse( &argc, &argv );
5301
5302 cmdPtr = LookupCommand( argv[0] );
5303
5304 (*cmdPtr->Execute)( argc, argv );
5305 @}
5306 @end example
5307
5308 When the command ``proc'' is parsed (which creates a procedure
5309 function) it gets 3 parameters on the command line. @b{1} the name of
5310 the proc (function), @b{2} the list of parameters, and @b{3} the body
5311 of the function. Not the choice of words: LIST and BODY. The PROC
5312 command stores these items in a table somewhere so it can be found by
5313 ``LookupCommand()''
5314
5315 @subsection The FOR command
5316
5317 The most interesting command to look at is the FOR command. In Tcl,
5318 the FOR command is normally implemented in C. Remember, FOR is a
5319 command just like any other command.
5320
5321 When the ascii text containing the FOR command is parsed, the parser
5322 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
5323 are:
5324
5325 @enumerate 0
5326 @item The ascii text 'for'
5327 @item The start text
5328 @item The test expression
5329 @item The next text
5330 @item The body text
5331 @end enumerate
5332
5333 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
5334 Remember @i{Rule #1 - Everything is a string.} The key point is this:
5335 Often many of those parameters are in @{curly-braces@} - thus the
5336 variables inside are not expanded or replaced until later.
5337
5338 Remember that every Tcl command looks like the classic ``main( argc,
5339 argv )'' function in C. In JimTCL - they actually look like this:
5340
5341 @example
5342 int
5343 MyCommand( Jim_Interp *interp,
5344 int *argc,
5345 Jim_Obj * const *argvs );
5346 @end example
5347
5348 Real Tcl is nearly identical. Although the newer versions have
5349 introduced a byte-code parser and intepreter, but at the core, it
5350 still operates in the same basic way.
5351
5352 @subsection FOR command implementation
5353
5354 To understand Tcl it is perhaps most helpful to see the FOR
5355 command. Remember, it is a COMMAND not a control flow structure.
5356
5357 In Tcl there are two underlying C helper functions.
5358
5359 Remember Rule #1 - You are a string.
5360
5361 The @b{first} helper parses and executes commands found in an ascii
5362 string. Commands can be seperated by semicolons, or newlines. While
5363 parsing, variables are expanded via the quoting rules.
5364
5365 The @b{second} helper evaluates an ascii string as a numerical
5366 expression and returns a value.
5367
5368 Here is an example of how the @b{FOR} command could be
5369 implemented. The pseudo code below does not show error handling.
5370 @example
5371 void Execute_AsciiString( void *interp, const char *string );
5372
5373 int Evaluate_AsciiExpression( void *interp, const char *string );
5374
5375 int
5376 MyForCommand( void *interp,
5377 int argc,
5378 char **argv )
5379 @{
5380 if( argc != 5 )@{
5381 SetResult( interp, "WRONG number of parameters");
5382 return ERROR;
5383 @}
5384
5385 // argv[0] = the ascii string just like C
5386
5387 // Execute the start statement.
5388 Execute_AsciiString( interp, argv[1] );
5389
5390 // Top of loop test
5391 for(;;)@{
5392 i = Evaluate_AsciiExpression(interp, argv[2]);
5393 if( i == 0 )
5394 break;
5395
5396 // Execute the body
5397 Execute_AsciiString( interp, argv[3] );
5398
5399 // Execute the LOOP part
5400 Execute_AsciiString( interp, argv[4] );
5401 @}
5402
5403 // Return no error
5404 SetResult( interp, "" );
5405 return SUCCESS;
5406 @}
5407 @end example
5408
5409 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
5410 in the same basic way.
5411
5412 @section OpenOCD Tcl Usage
5413
5414 @subsection source and find commands
5415 @b{Where:} In many configuration files
5416 @* Example: @b{ source [find FILENAME] }
5417 @*Remember the parsing rules
5418 @enumerate
5419 @item The FIND command is in square brackets.
5420 @* The FIND command is executed with the parameter FILENAME. It should
5421 find the full path to the named file. The RESULT is a string, which is
5422 substituted on the orginal command line.
5423 @item The command source is executed with the resulting filename.
5424 @* SOURCE reads a file and executes as a script.
5425 @end enumerate
5426 @subsection format command
5427 @b{Where:} Generally occurs in numerous places.
5428 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
5429 @b{sprintf()}.
5430 @b{Example}
5431 @example
5432 set x 6
5433 set y 7
5434 puts [format "The answer: %d" [expr $x * $y]]
5435 @end example
5436 @enumerate
5437 @item The SET command creates 2 variables, X and Y.
5438 @item The double [nested] EXPR command performs math
5439 @* The EXPR command produces numerical result as a string.
5440 @* Refer to Rule #1
5441 @item The format command is executed, producing a single string
5442 @* Refer to Rule #1.
5443 @item The PUTS command outputs the text.
5444 @end enumerate
5445 @subsection Body or Inlined Text
5446 @b{Where:} Various TARGET scripts.
5447 @example
5448 #1 Good
5449 proc someproc @{@} @{
5450 ... multiple lines of stuff ...
5451 @}
5452 $_TARGETNAME configure -event FOO someproc
5453 #2 Good - no variables
5454 $_TARGETNAME confgure -event foo "this ; that;"
5455 #3 Good Curly Braces
5456 $_TARGETNAME configure -event FOO @{
5457 puts "Time: [date]"
5458 @}
5459 #4 DANGER DANGER DANGER
5460 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
5461 @end example
5462 @enumerate
5463 @item The $_TARGETNAME is an OpenOCD variable convention.
5464 @*@b{$_TARGETNAME} represents the last target created, the value changes
5465 each time a new target is created. Remember the parsing rules. When
5466 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
5467 the name of the target which happens to be a TARGET (object)
5468 command.
5469 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
5470 @*There are 4 examples:
5471 @enumerate
5472 @item The TCLBODY is a simple string that happens to be a proc name
5473 @item The TCLBODY is several simple commands seperated by semicolons
5474 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
5475 @item The TCLBODY is a string with variables that get expanded.
5476 @end enumerate
5477
5478 In the end, when the target event FOO occurs the TCLBODY is
5479 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
5480 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
5481
5482 Remember the parsing rules. In case #3, @{curly-braces@} mean the
5483 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
5484 and the text is evaluated. In case #4, they are replaced before the
5485 ``Target Object Command'' is executed. This occurs at the same time
5486 $_TARGETNAME is replaced. In case #4 the date will never
5487 change. @{BTW: [date] is perhaps a bad example, as of 28/nov/2008,
5488 Jim/OpenOCD does not have a date command@}
5489 @end enumerate
5490 @subsection Global Variables
5491 @b{Where:} You might discover this when writing your own procs @* In
5492 simple terms: Inside a PROC, if you need to access a global variable
5493 you must say so. See also ``upvar''. Example:
5494 @example
5495 proc myproc @{ @} @{
5496 set y 0 #Local variable Y
5497 global x #Global variable X
5498 puts [format "X=%d, Y=%d" $x $y]
5499 @}
5500 @end example
5501 @section Other Tcl Hacks
5502 @b{Dynamic variable creation}
5503 @example
5504 # Dynamically create a bunch of variables.
5505 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
5506 # Create var name
5507 set vn [format "BIT%d" $x]
5508 # Make it a global
5509 global $vn
5510 # Set it.
5511 set $vn [expr (1 << $x)]
5512 @}
5513 @end example
5514 @b{Dynamic proc/command creation}
5515 @example
5516 # One "X" function - 5 uart functions.
5517 foreach who @{A B C D E@}
5518 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
5519 @}
5520 @end example
5521
5522 @node Target Library
5523 @chapter Target Library
5524 @cindex Target Library
5525
5526 OpenOCD comes with a target configuration script library. These scripts can be
5527 used as-is or serve as a starting point.
5528
5529 The target library is published together with the OpenOCD executable and
5530 the path to the target library is in the OpenOCD script search path.
5531 Similarly there are example scripts for configuring the JTAG interface.
5532
5533 The command line below uses the example parport configuration script
5534 that ship with OpenOCD, then configures the str710.cfg target and
5535 finally issues the init and reset commands. The communication speed
5536 is set to 10kHz for reset and 8MHz for post reset.
5537
5538 @example
5539 openocd -f interface/parport.cfg -f target/str710.cfg \
5540 -c "init" -c "reset"
5541 @end example
5542
5543 To list the target scripts available:
5544
5545 @example
5546 $ ls /usr/local/lib/openocd/target
5547
5548 arm7_fast.cfg lm3s6965.cfg pxa255.cfg stm32.cfg xba_revA3.cfg
5549 at91eb40a.cfg lpc2148.cfg pxa255_sst.cfg str710.cfg zy1000.cfg
5550 at91r40008.cfg lpc2294.cfg sam7s256.cfg str912.cfg
5551 at91sam9260.cfg nslu2.cfg sam7x256.cfg wi-9c.cfg
5552 @end example
5553
5554 @include fdl.texi
5555
5556 @node OpenOCD Concept Index
5557 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
5558 @comment case issue with ``Index.html'' and ``index.html''
5559 @comment Occurs when creating ``--html --no-split'' output
5560 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
5561 @unnumbered OpenOCD Concept Index
5562
5563 @printindex cp
5564
5565 @node Command and Driver Index
5566 @unnumbered Command and Driver Index
5567 @printindex fn
5568
5569 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)