ARM11: remove old mrc/mcr commands
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @item Copyright @copyright{} 2009 David Brownell
27 @end itemize
28
29 @quotation
30 Permission is granted to copy, distribute and/or modify this document
31 under the terms of the GNU Free Documentation License, Version 1.2 or
32 any later version published by the Free Software Foundation; with no
33 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
34 Texts. A copy of the license is included in the section entitled ``GNU
35 Free Documentation License''.
36 @end quotation
37 @end copying
38
39 @titlepage
40 @titlefont{@emph{Open On-Chip Debugger:}}
41 @sp 1
42 @title OpenOCD User's Guide
43 @subtitle for release @value{VERSION}
44 @subtitle @value{UPDATED}
45
46 @page
47 @vskip 0pt plus 1filll
48 @insertcopying
49 @end titlepage
50
51 @summarycontents
52 @contents
53
54 @ifnottex
55 @node Top
56 @top OpenOCD User's Guide
57
58 @insertcopying
59 @end ifnottex
60
61 @menu
62 * About:: About OpenOCD
63 * Developers:: OpenOCD Developers
64 * JTAG Hardware Dongles:: JTAG Hardware Dongles
65 * About JIM-Tcl:: About JIM-Tcl
66 * Running:: Running OpenOCD
67 * OpenOCD Project Setup:: OpenOCD Project Setup
68 * Config File Guidelines:: Config File Guidelines
69 * Daemon Configuration:: Daemon Configuration
70 * Interface - Dongle Configuration:: Interface - Dongle Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Declaration:: TAP Declaration
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * NAND Flash Commands:: NAND Flash Commands
76 * PLD/FPGA Commands:: PLD/FPGA Commands
77 * General Commands:: General Commands
78 * Architecture and Core Commands:: Architecture and Core Commands
79 * JTAG Commands:: JTAG Commands
80 * Boundary Scan Commands:: Boundary Scan Commands
81 * TFTP:: TFTP
82 * GDB and OpenOCD:: Using GDB and OpenOCD
83 * Tcl Scripting API:: Tcl Scripting API
84 * FAQ:: Frequently Asked Questions
85 * Tcl Crash Course:: Tcl Crash Course
86 * License:: GNU Free Documentation License
87
88 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
89 @comment case issue with ``Index.html'' and ``index.html''
90 @comment Occurs when creating ``--html --no-split'' output
91 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
92 * OpenOCD Concept Index:: Concept Index
93 * Command and Driver Index:: Command and Driver Index
94 @end menu
95
96 @node About
97 @unnumbered About
98 @cindex about
99
100 OpenOCD was created by Dominic Rath as part of a diploma thesis written at the
101 University of Applied Sciences Augsburg (@uref{http://www.fh-augsburg.de}).
102 Since that time, the project has grown into an active open-source project,
103 supported by a diverse community of software and hardware developers from
104 around the world.
105
106 @section What is OpenOCD?
107 @cindex TAP
108 @cindex JTAG
109
110 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
111 in-system programming and boundary-scan testing for embedded target
112 devices.
113
114 @b{JTAG:} OpenOCD uses a ``hardware interface dongle'' to communicate
115 with the JTAG (IEEE 1149.1) compliant TAPs on your target board.
116 A @dfn{TAP} is a ``Test Access Port'', a module which processes
117 special instructions and data. TAPs are daisy-chained within and
118 between chips and boards.
119
120 @b{Dongles:} OpenOCD currently supports many types of hardware dongles: USB
121 based, parallel port based, and other standalone boxes that run
122 OpenOCD internally. @xref{JTAG Hardware Dongles}.
123
124 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
125 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x) and
126 Cortex-M3 (Stellaris LM3 and ST STM32) based cores to be
127 debugged via the GDB protocol.
128
129 @b{Flash Programing:} Flash writing is supported for external CFI
130 compatible NOR flashes (Intel and AMD/Spansion command set) and several
131 internal flashes (LPC1700, LPC2000, AT91SAM7, AT91SAM3U, STR7x, STR9x, LM3, and
132 STM32x). Preliminary support for various NAND flash controllers
133 (LPC3180, Orion, S3C24xx, more) controller is included.
134
135 @section OpenOCD Web Site
136
137 The OpenOCD web site provides the latest public news from the community:
138
139 @uref{http://openocd.berlios.de/web/}
140
141 @section Latest User's Guide:
142
143 The user's guide you are now reading may not be the latest one
144 available. A version for more recent code may be available.
145 Its HTML form is published irregularly at:
146
147 @uref{http://openocd.berlios.de/doc/html/index.html}
148
149 PDF form is likewise published at:
150
151 @uref{http://openocd.berlios.de/doc/pdf/openocd.pdf}
152
153 @section OpenOCD User's Forum
154
155 There is an OpenOCD forum (phpBB) hosted by SparkFun:
156
157 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
158
159
160 @node Developers
161 @chapter OpenOCD Developer Resources
162 @cindex developers
163
164 If you are interested in improving the state of OpenOCD's debugging and
165 testing support, new contributions will be welcome. Motivated developers
166 can produce new target, flash or interface drivers, improve the
167 documentation, as well as more conventional bug fixes and enhancements.
168
169 The resources in this chapter are available for developers wishing to explore
170 or expand the OpenOCD source code.
171
172 @section OpenOCD GIT Repository
173
174 During the 0.3.x release cycle, OpenOCD switched from Subversion to
175 a GIT repository hosted at SourceForge. The repository URL is:
176
177 @uref{git://openocd.git.sourceforge.net/gitroot/openocd/openocd}
178
179 You may prefer to use a mirror and the HTTP protocol:
180
181 @uref{http://repo.or.cz/r/openocd.git}
182
183 With standard GIT tools, use @command{git clone} to initialize
184 a local repository, and @command{git pull} to update it.
185 There are also gitweb pages letting you browse the repository
186 with a web browser, or download arbitrary snapshots without
187 needing a GIT client:
188
189 @uref{http://openocd.git.sourceforge.net/git/gitweb.cgi?p=openocd/openocd}
190
191 @uref{http://repo.or.cz/w/openocd.git}
192
193 The @file{README} file contains the instructions for building the project
194 from the repository or a snapshot.
195
196 Developers that want to contribute patches to the OpenOCD system are
197 @b{strongly} encouraged to work against mainline.
198 Patches created against older versions may require additional
199 work from their submitter in order to be updated for newer releases.
200
201 @section Doxygen Developer Manual
202
203 During the 0.2.x release cycle, the OpenOCD project began
204 providing a Doxygen reference manual. This document contains more
205 technical information about the software internals, development
206 processes, and similar documentation:
207
208 @uref{http://openocd.berlios.de/doc/doxygen/index.html}
209
210 This document is a work-in-progress, but contributions would be welcome
211 to fill in the gaps. All of the source files are provided in-tree,
212 listed in the Doxyfile configuration in the top of the source tree.
213
214 @section OpenOCD Developer Mailing List
215
216 The OpenOCD Developer Mailing List provides the primary means of
217 communication between developers:
218
219 @uref{https://lists.berlios.de/mailman/listinfo/openocd-development}
220
221 Discuss and submit patches to this list.
222 The @file{PATCHES} file contains basic information about how
223 to prepare patches.
224
225
226 @node JTAG Hardware Dongles
227 @chapter JTAG Hardware Dongles
228 @cindex dongles
229 @cindex FTDI
230 @cindex wiggler
231 @cindex zy1000
232 @cindex printer port
233 @cindex USB Adapter
234 @cindex RTCK
235
236 Defined: @b{dongle}: A small device that plugins into a computer and serves as
237 an adapter .... [snip]
238
239 In the OpenOCD case, this generally refers to @b{a small adapater} one
240 attaches to your computer via USB or the Parallel Printer Port. The
241 execption being the Zylin ZY1000 which is a small box you attach via
242 an ethernet cable. The Zylin ZY1000 has the advantage that it does not
243 require any drivers to be installed on the developer PC. It also has
244 a built in web interface. It supports RTCK/RCLK or adaptive clocking
245 and has a built in relay to power cycle targets remotely.
246
247
248 @section Choosing a Dongle
249
250 There are several things you should keep in mind when choosing a dongle.
251
252 @enumerate
253 @item @b{Voltage} What voltage is your target - 1.8, 2.8, 3.3, or 5V?
254 Does your dongle support it? You might need a level converter.
255 @item @b{Pinout} What pinout does your target board use?
256 Does your dongle support it? You may be able to use jumper
257 wires, or an "octopus" connector, to convert pinouts.
258 @item @b{Connection} Does your computer have the USB, printer, or
259 Ethernet port needed?
260 @item @b{RTCK} Do you require RTCK? Also known as ``adaptive clocking''
261 @end enumerate
262
263 @section Stand alone Systems
264
265 @b{ZY1000} See: @url{http://www.zylin.com/zy1000.html} Technically, not a
266 dongle, but a standalone box. The ZY1000 has the advantage that it does
267 not require any drivers installed on the developer PC. It also has
268 a built in web interface. It supports RTCK/RCLK or adaptive clocking
269 and has a built in relay to power cycle targets remotely.
270
271 @section USB FT2232 Based
272
273 There are many USB JTAG dongles on the market, many of them are based
274 on a chip from ``Future Technology Devices International'' (FTDI)
275 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
276 See: @url{http://www.ftdichip.com} for more information.
277 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
278 chips are starting to become available in JTAG adapters.
279
280 @itemize @bullet
281 @item @b{usbjtag}
282 @* Link @url{http://www.hs-augsburg.de/~hhoegl/proj/usbjtag/usbjtag.html}
283 @item @b{jtagkey}
284 @* See: @url{http://www.amontec.com/jtagkey.shtml}
285 @item @b{jtagkey2}
286 @* See: @url{http://www.amontec.com/jtagkey2.shtml}
287 @item @b{oocdlink}
288 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
289 @item @b{signalyzer}
290 @* See: @url{http://www.signalyzer.com}
291 @item @b{evb_lm3s811}
292 @* See: @url{http://www.luminarymicro.com} - The Stellaris LM3S811 eval board has an FTD2232C chip built in.
293 @item @b{luminary_icdi}
294 @* See: @url{http://www.luminarymicro.com} - Luminary In-Circuit Debug Interface (ICDI) Board, included in the Stellaris LM3S9B90 and LM3S9B92 Evaluation Kits.
295 @item @b{olimex-jtag}
296 @* See: @url{http://www.olimex.com}
297 @item @b{flyswatter}
298 @* See: @url{http://www.tincantools.com}
299 @item @b{turtelizer2}
300 @* See:
301 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
302 @url{http://www.ethernut.de}
303 @item @b{comstick}
304 @* Link: @url{http://www.hitex.com/index.php?id=383}
305 @item @b{stm32stick}
306 @* Link @url{http://www.hitex.com/stm32-stick}
307 @item @b{axm0432_jtag}
308 @* Axiom AXM-0432 Link @url{http://www.axman.com}
309 @item @b{cortino}
310 @* Link @url{http://www.hitex.com/index.php?id=cortino}
311 @end itemize
312
313 @section USB JLINK based
314 There are several OEM versions of the Segger @b{JLINK} adapter. It is
315 an example of a micro controller based JTAG adapter, it uses an
316 AT91SAM764 internally.
317
318 @itemize @bullet
319 @item @b{ATMEL SAMICE} Only works with ATMEL chips!
320 @* Link: @url{http://www.atmel.com/dyn/products/tools_card.asp?tool_id=3892}
321 @item @b{SEGGER JLINK}
322 @* Link: @url{http://www.segger.com/jlink.html}
323 @item @b{IAR J-Link}
324 @* Link: @url{http://www.iar.com/website1/1.0.1.0/369/1/index.php}
325 @end itemize
326
327 @section USB RLINK based
328 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer, permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for SWD and not JTAG, thus not supported.
329
330 @itemize @bullet
331 @item @b{Raisonance RLink}
332 @* Link: @url{http://www.raisonance.com/products/RLink.php}
333 @item @b{STM32 Primer}
334 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
335 @item @b{STM32 Primer2}
336 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
337 @end itemize
338
339 @section USB Other
340 @itemize @bullet
341 @item @b{USBprog}
342 @* Link: @url{http://www.embedded-projects.net/usbprog} - which uses an Atmel MEGA32 and a UBN9604
343
344 @item @b{USB - Presto}
345 @* Link: @url{http://tools.asix.net/prg_presto.htm}
346
347 @item @b{Versaloon-Link}
348 @* Link: @url{http://www.simonqian.com/en/Versaloon}
349
350 @item @b{ARM-JTAG-EW}
351 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
352 @end itemize
353
354 @section IBM PC Parallel Printer Port Based
355
356 The two well known ``JTAG Parallel Ports'' cables are the Xilnx DLC5
357 and the MacGraigor Wiggler. There are many clones and variations of
358 these on the market.
359
360 Note that parallel ports are becoming much less common, so if you
361 have the choice you should probably avoid these adapters in favor
362 of USB-based ones.
363
364 @itemize @bullet
365
366 @item @b{Wiggler} - There are many clones of this.
367 @* Link: @url{http://www.macraigor.com/wiggler.htm}
368
369 @item @b{DLC5} - From XILINX - There are many clones of this
370 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
371 produced, PDF schematics are easily found and it is easy to make.
372
373 @item @b{Amontec - JTAG Accelerator}
374 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
375
376 @item @b{GW16402}
377 @* Link: @url{http://www.gateworks.com/products/avila_accessories/gw16042.php}
378
379 @item @b{Wiggler2}
380 @*@uref{http://www.ccac.rwth-aachen.de/@/~michaels/@/index.php/hardware/@/armjtag,
381 Improved parallel-port wiggler-style JTAG adapter}
382
383 @item @b{Wiggler_ntrst_inverted}
384 @* Yet another variation - See the source code, src/jtag/parport.c
385
386 @item @b{old_amt_wiggler}
387 @* Unknown - probably not on the market today
388
389 @item @b{arm-jtag}
390 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
391
392 @item @b{chameleon}
393 @* Link: @url{http://www.amontec.com/chameleon.shtml}
394
395 @item @b{Triton}
396 @* Unknown.
397
398 @item @b{Lattice}
399 @* ispDownload from Lattice Semiconductor
400 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
401
402 @item @b{flashlink}
403 @* From ST Microsystems;
404 @uref{http://www.st.com/stonline/@/products/literature/um/7889.pdf,
405 FlashLINK JTAG programing cable for PSD and uPSD}
406
407 @end itemize
408
409 @section Other...
410 @itemize @bullet
411
412 @item @b{ep93xx}
413 @* An EP93xx based Linux machine using the GPIO pins directly.
414
415 @item @b{at91rm9200}
416 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
417
418 @end itemize
419
420 @node About JIM-Tcl
421 @chapter About JIM-Tcl
422 @cindex JIM Tcl
423 @cindex tcl
424
425 OpenOCD includes a small ``Tcl Interpreter'' known as JIM-Tcl.
426 This programming language provides a simple and extensible
427 command interpreter.
428
429 All commands presented in this Guide are extensions to JIM-Tcl.
430 You can use them as simple commands, without needing to learn
431 much of anything about Tcl.
432 Alternatively, can write Tcl programs with them.
433
434 You can learn more about JIM at its website, @url{http://jim.berlios.de}.
435
436 @itemize @bullet
437 @item @b{JIM vs. Tcl}
438 @* JIM-TCL is a stripped down version of the well known Tcl language,
439 which can be found here: @url{http://www.tcl.tk}. JIM-Tcl has far
440 fewer features. JIM-Tcl is a single .C file and a single .H file and
441 implements the basic Tcl command set. In contrast: Tcl 8.6 is a
442 4.2 MB .zip file containing 1540 files.
443
444 @item @b{Missing Features}
445 @* Our practice has been: Add/clone the real Tcl feature if/when
446 needed. We welcome JIM Tcl improvements, not bloat.
447
448 @item @b{Scripts}
449 @* OpenOCD configuration scripts are JIM Tcl Scripts. OpenOCD's
450 command interpreter today is a mixture of (newer)
451 JIM-Tcl commands, and (older) the orginal command interpreter.
452
453 @item @b{Commands}
454 @* At the OpenOCD telnet command line (or via the GDB mon command) one
455 can type a Tcl for() loop, set variables, etc.
456 Some of the commands documented in this guide are implemented
457 as Tcl scripts, from a @file{startup.tcl} file internal to the server.
458
459 @item @b{Historical Note}
460 @* JIM-Tcl was introduced to OpenOCD in spring 2008.
461
462 @item @b{Need a crash course in Tcl?}
463 @*@xref{Tcl Crash Course}.
464 @end itemize
465
466 @node Running
467 @chapter Running
468 @cindex command line options
469 @cindex logfile
470 @cindex directory search
471
472 The @option{--help} option shows:
473 @verbatim
474 bash$ openocd --help
475
476 --help | -h display this help
477 --version | -v display OpenOCD version
478 --file | -f use configuration file <name>
479 --search | -s dir to search for config files and scripts
480 --debug | -d set debug level <0-3>
481 --log_output | -l redirect log output to file <name>
482 --command | -c run <command>
483 --pipe | -p use pipes when talking to gdb
484 @end verbatim
485
486 By default OpenOCD reads the file configuration file @file{openocd.cfg}
487 in the current directory. To specify a different (or multiple)
488 configuration file, you can use the ``-f'' option. For example:
489
490 @example
491 openocd -f config1.cfg -f config2.cfg -f config3.cfg
492 @end example
493
494 OpenOCD starts by processing the configuration commands provided
495 on the command line or in @file{openocd.cfg}.
496 @xref{Configuration Stage}.
497 At the end of the configuration stage it verifies the JTAG scan
498 chain defined using those commands; your configuration should
499 ensure that this always succeeds.
500 Normally, OpenOCD then starts running as a daemon.
501 Alternatively, commands may be used to terminate the configuration
502 stage early, perform work (such as updating some flash memory),
503 and then shut down without acting as a daemon.
504
505 Once OpenOCD starts running as a daemon, it waits for connections from
506 clients (Telnet, GDB, Other) and processes the commands issued through
507 those channels.
508
509 If you are having problems, you can enable internal debug messages via
510 the ``-d'' option.
511
512 Also it is possible to interleave JIM-Tcl commands w/config scripts using the
513 @option{-c} command line switch.
514
515 To enable debug output (when reporting problems or working on OpenOCD
516 itself), use the @option{-d} command line switch. This sets the
517 @option{debug_level} to "3", outputting the most information,
518 including debug messages. The default setting is "2", outputting only
519 informational messages, warnings and errors. You can also change this
520 setting from within a telnet or gdb session using @command{debug_level
521 <n>} (@pxref{debug_level}).
522
523 You can redirect all output from the daemon to a file using the
524 @option{-l <logfile>} switch.
525
526 Search paths for config/script files can be added to OpenOCD by using
527 the @option{-s <search>} switch. The current directory and the OpenOCD
528 target library is in the search path by default.
529
530 For details on the @option{-p} option. @xref{Connecting to GDB}.
531
532 Note! OpenOCD will launch the GDB & telnet server even if it can not
533 establish a connection with the target. In general, it is possible for
534 the JTAG controller to be unresponsive until the target is set up
535 correctly via e.g. GDB monitor commands in a GDB init script.
536
537 @node OpenOCD Project Setup
538 @chapter OpenOCD Project Setup
539
540 To use OpenOCD with your development projects, you need to do more than
541 just connecting the JTAG adapter hardware (dongle) to your development board
542 and then starting the OpenOCD server.
543 You also need to configure that server so that it knows
544 about that adapter and board, and helps your work.
545
546 @section Hooking up the JTAG Adapter
547
548 Today's most common case is a dongle with a JTAG cable on one side
549 (such as a ribbon cable with a 10-pin or 20-pin IDC connector)
550 and a USB cable on the other.
551 Instead of USB, some cables use Ethernet;
552 older ones may use a PC parallel port, or even a serial port.
553
554 @enumerate
555 @item @emph{Start with power to your target board turned off},
556 and nothing connected to your JTAG adapter.
557 If you're particularly paranoid, unplug power to the board.
558 It's important to have the ground signal properly set up,
559 unless you are using a JTAG adapter which provides
560 galvanic isolation between the target board and the
561 debugging host.
562
563 @item @emph{Be sure it's the right kind of JTAG connector.}
564 If your dongle has a 20-pin ARM connector, you need some kind
565 of adapter (or octopus, see below) to hook it up to
566 boards using 14-pin or 10-pin connectors ... or to 20-pin
567 connectors which don't use ARM's pinout.
568
569 In the same vein, make sure the voltage levels are compatible.
570 Not all JTAG adapters have the level shifters needed to work
571 with 1.2 Volt boards.
572
573 @item @emph{Be certain the cable is properly oriented} or you might
574 damage your board. In most cases there are only two possible
575 ways to connect the cable.
576 Connect the JTAG cable from your adapter to the board.
577 Be sure it's firmly connected.
578
579 In the best case, the connector is keyed to physically
580 prevent you from inserting it wrong.
581 This is most often done using a slot on the board's male connector
582 housing, which must match a key on the JTAG cable's female connector.
583 If there's no housing, then you must look carefully and
584 make sure pin 1 on the cable hooks up to pin 1 on the board.
585 Ribbon cables are frequently all grey except for a wire on one
586 edge, which is red. The red wire is pin 1.
587
588 Sometimes dongles provide cables where one end is an ``octopus'' of
589 color coded single-wire connectors, instead of a connector block.
590 These are great when converting from one JTAG pinout to another,
591 but are tedious to set up.
592 Use these with connector pinout diagrams to help you match up the
593 adapter signals to the right board pins.
594
595 @item @emph{Connect the adapter's other end} once the JTAG cable is connected.
596 A USB, parallel, or serial port connector will go to the host which
597 you are using to run OpenOCD.
598 For Ethernet, consult the documentation and your network administrator.
599
600 For USB based JTAG adapters you have an easy sanity check at this point:
601 does the host operating system see the JTAG adapter?
602
603 @item @emph{Connect the adapter's power supply, if needed.}
604 This step is primarily for non-USB adapters,
605 but sometimes USB adapters need extra power.
606
607 @item @emph{Power up the target board.}
608 Unless you just let the magic smoke escape,
609 you're now ready to set up the OpenOCD server
610 so you can use JTAG to work with that board.
611
612 @end enumerate
613
614 Talk with the OpenOCD server using
615 telnet (@code{telnet localhost 4444} on many systems) or GDB.
616 @xref{GDB and OpenOCD}.
617
618 @section Project Directory
619
620 There are many ways you can configure OpenOCD and start it up.
621
622 A simple way to organize them all involves keeping a
623 single directory for your work with a given board.
624 When you start OpenOCD from that directory,
625 it searches there first for configuration files, scripts,
626 and for code you upload to the target board.
627 It is also the natural place to write files,
628 such as log files and data you download from the board.
629
630 @section Configuration Basics
631
632 There are two basic ways of configuring OpenOCD, and
633 a variety of ways you can mix them.
634 Think of the difference as just being how you start the server:
635
636 @itemize
637 @item Many @option{-f file} or @option{-c command} options on the command line
638 @item No options, but a @dfn{user config file}
639 in the current directory named @file{openocd.cfg}
640 @end itemize
641
642 Here is an example @file{openocd.cfg} file for a setup
643 using a Signalyzer FT2232-based JTAG adapter to talk to
644 a board with an Atmel AT91SAM7X256 microcontroller:
645
646 @example
647 source [find interface/signalyzer.cfg]
648
649 # GDB can also flash my flash!
650 gdb_memory_map enable
651 gdb_flash_program enable
652
653 source [find target/sam7x256.cfg]
654 @end example
655
656 Here is the command line equivalent of that configuration:
657
658 @example
659 openocd -f interface/signalyzer.cfg \
660 -c "gdb_memory_map enable" \
661 -c "gdb_flash_program enable" \
662 -f target/sam7x256.cfg
663 @end example
664
665 You could wrap such long command lines in shell scripts,
666 each supporting a different development task.
667 One might re-flash the board with a specific firmware version.
668 Another might set up a particular debugging or run-time environment.
669
670 @quotation Important
671 At this writing (October 2009) the command line method has
672 problems with how it treats variables.
673 For example, after @option{-c "set VAR value"}, or doing the
674 same in a script, the variable @var{VAR} will have no value
675 that can be tested in a later script.
676 @end quotation
677
678 Here we will focus on the simpler solution: one user config
679 file, including basic configuration plus any TCL procedures
680 to simplify your work.
681
682 @section User Config Files
683 @cindex config file, user
684 @cindex user config file
685 @cindex config file, overview
686
687 A user configuration file ties together all the parts of a project
688 in one place.
689 One of the following will match your situation best:
690
691 @itemize
692 @item Ideally almost everything comes from configuration files
693 provided by someone else.
694 For example, OpenOCD distributes a @file{scripts} directory
695 (probably in @file{/usr/share/openocd/scripts} on Linux).
696 Board and tool vendors can provide these too, as can individual
697 user sites; the @option{-s} command line option lets you say
698 where to find these files. (@xref{Running}.)
699 The AT91SAM7X256 example above works this way.
700
701 Three main types of non-user configuration file each have their
702 own subdirectory in the @file{scripts} directory:
703
704 @enumerate
705 @item @b{interface} -- one for each kind of JTAG adapter/dongle
706 @item @b{board} -- one for each different board
707 @item @b{target} -- the chips which integrate CPUs and other JTAG TAPs
708 @end enumerate
709
710 Best case: include just two files, and they handle everything else.
711 The first is an interface config file.
712 The second is board-specific, and it sets up the JTAG TAPs and
713 their GDB targets (by deferring to some @file{target.cfg} file),
714 declares all flash memory, and leaves you nothing to do except
715 meet your deadline:
716
717 @example
718 source [find interface/olimex-jtag-tiny.cfg]
719 source [find board/csb337.cfg]
720 @end example
721
722 Boards with a single microcontroller often won't need more
723 than the target config file, as in the AT91SAM7X256 example.
724 That's because there is no external memory (flash, DDR RAM), and
725 the board differences are encapsulated by application code.
726
727 @item Maybe you don't know yet what your board looks like to JTAG.
728 Once you know the @file{interface.cfg} file to use, you may
729 need help from OpenOCD to discover what's on the board.
730 Once you find the TAPs, you can just search for appropriate
731 configuration files ... or write your own, from the bottom up.
732 @xref{Autoprobing}.
733
734 @item You can often reuse some standard config files but
735 need to write a few new ones, probably a @file{board.cfg} file.
736 You will be using commands described later in this User's Guide,
737 and working with the guidelines in the next chapter.
738
739 For example, there may be configuration files for your JTAG adapter
740 and target chip, but you need a new board-specific config file
741 giving access to your particular flash chips.
742 Or you might need to write another target chip configuration file
743 for a new chip built around the Cortex M3 core.
744
745 @quotation Note
746 When you write new configuration files, please submit
747 them for inclusion in the next OpenOCD release.
748 For example, a @file{board/newboard.cfg} file will help the
749 next users of that board, and a @file{target/newcpu.cfg}
750 will help support users of any board using that chip.
751 @end quotation
752
753 @item
754 You may may need to write some C code.
755 It may be as simple as a supporting a new ft2232 or parport
756 based dongle; a bit more involved, like a NAND or NOR flash
757 controller driver; or a big piece of work like supporting
758 a new chip architecture.
759 @end itemize
760
761 Reuse the existing config files when you can.
762 Look first in the @file{scripts/boards} area, then @file{scripts/targets}.
763 You may find a board configuration that's a good example to follow.
764
765 When you write config files, separate the reusable parts
766 (things every user of that interface, chip, or board needs)
767 from ones specific to your environment and debugging approach.
768 @itemize
769
770 @item
771 For example, a @code{gdb-attach} event handler that invokes
772 the @command{reset init} command will interfere with debugging
773 early boot code, which performs some of the same actions
774 that the @code{reset-init} event handler does.
775
776 @item
777 Likewise, the @command{arm9 vector_catch} command (or
778 @cindex vector_catch
779 its siblings @command{xscale vector_catch}
780 and @command{cortex_m3 vector_catch}) can be a timesaver
781 during some debug sessions, but don't make everyone use that either.
782 Keep those kinds of debugging aids in your user config file,
783 along with messaging and tracing setup.
784 (@xref{Software Debug Messages and Tracing}.)
785
786 @item
787 You might need to override some defaults.
788 For example, you might need to move, shrink, or back up the target's
789 work area if your application needs much SRAM.
790
791 @item
792 TCP/IP port configuration is another example of something which
793 is environment-specific, and should only appear in
794 a user config file. @xref{TCP/IP Ports}.
795 @end itemize
796
797 @section Project-Specific Utilities
798
799 A few project-specific utility
800 routines may well speed up your work.
801 Write them, and keep them in your project's user config file.
802
803 For example, if you are making a boot loader work on a
804 board, it's nice to be able to debug the ``after it's
805 loaded to RAM'' parts separately from the finicky early
806 code which sets up the DDR RAM controller and clocks.
807 A script like this one, or a more GDB-aware sibling,
808 may help:
809
810 @example
811 proc ramboot @{ @} @{
812 # Reset, running the target's "reset-init" scripts
813 # to initialize clocks and the DDR RAM controller.
814 # Leave the CPU halted.
815 reset init
816
817 # Load CONFIG_SKIP_LOWLEVEL_INIT version into DDR RAM.
818 load_image u-boot.bin 0x20000000
819
820 # Start running.
821 resume 0x20000000
822 @}
823 @end example
824
825 Then once that code is working you will need to make it
826 boot from NOR flash; a different utility would help.
827 Alternatively, some developers write to flash using GDB.
828 (You might use a similar script if you're working with a flash
829 based microcontroller application instead of a boot loader.)
830
831 @example
832 proc newboot @{ @} @{
833 # Reset, leaving the CPU halted. The "reset-init" event
834 # proc gives faster access to the CPU and to NOR flash;
835 # "reset halt" would be slower.
836 reset init
837
838 # Write standard version of U-Boot into the first two
839 # sectors of NOR flash ... the standard version should
840 # do the same lowlevel init as "reset-init".
841 flash protect 0 0 1 off
842 flash erase_sector 0 0 1
843 flash write_bank 0 u-boot.bin 0x0
844 flash protect 0 0 1 on
845
846 # Reboot from scratch using that new boot loader.
847 reset run
848 @}
849 @end example
850
851 You may need more complicated utility procedures when booting
852 from NAND.
853 That often involves an extra bootloader stage,
854 running from on-chip SRAM to perform DDR RAM setup so it can load
855 the main bootloader code (which won't fit into that SRAM).
856
857 Other helper scripts might be used to write production system images,
858 involving considerably more than just a three stage bootloader.
859
860 @section Target Software Changes
861
862 Sometimes you may want to make some small changes to the software
863 you're developing, to help make JTAG debugging work better.
864 For example, in C or assembly language code you might
865 use @code{#ifdef JTAG_DEBUG} (or its converse) around code
866 handling issues like:
867
868 @itemize @bullet
869
870 @item @b{ARM Wait-For-Interrupt}...
871 Many ARM chips synchronize the JTAG clock using the core clock.
872 Low power states which stop that core clock thus prevent JTAG access.
873 Idle loops in tasking environments often enter those low power states
874 via the @code{WFI} instruction (or its coprocessor equivalent, before ARMv7).
875
876 You may want to @emph{disable that instruction} in source code,
877 or otherwise prevent using that state,
878 to ensure you can get JTAG access at any time.
879 For example, the OpenOCD @command{halt} command may not
880 work for an idle processor otherwise.
881
882 @item @b{Delay after reset}...
883 Not all chips have good support for debugger access
884 right after reset; many LPC2xxx chips have issues here.
885 Similarly, applications that reconfigure pins used for
886 JTAG access as they start will also block debugger access.
887
888 To work with boards like this, @emph{enable a short delay loop}
889 the first thing after reset, before "real" startup activities.
890 For example, one second's delay is usually more than enough
891 time for a JTAG debugger to attach, so that
892 early code execution can be debugged
893 or firmware can be replaced.
894
895 @item @b{Debug Communications Channel (DCC)}...
896 Some processors include mechanisms to send messages over JTAG.
897 Many ARM cores support these, as do some cores from other vendors.
898 (OpenOCD may be able to use this DCC internally, speeding up some
899 operations like writing to memory.)
900
901 Your application may want to deliver various debugging messages
902 over JTAG, by @emph{linking with a small library of code}
903 provided with OpenOCD and using the utilities there to send
904 various kinds of message.
905 @xref{Software Debug Messages and Tracing}.
906
907 @end itemize
908
909 @node Config File Guidelines
910 @chapter Config File Guidelines
911
912 This chapter is aimed at any user who needs to write a config file,
913 including developers and integrators of OpenOCD and any user who
914 needs to get a new board working smoothly.
915 It provides guidelines for creating those files.
916
917 You should find the following directories under @t{$(INSTALLDIR)/scripts},
918 with files including the ones listed here.
919 Use them as-is where you can; or as models for new files.
920 @itemize @bullet
921 @item @file{interface} ...
922 think JTAG Dongle. Files that configure JTAG adapters go here.
923 @example
924 $ ls interface
925 arm-jtag-ew.cfg hitex_str9-comstick.cfg oocdlink.cfg
926 arm-usb-ocd.cfg icebear.cfg openocd-usb.cfg
927 at91rm9200.cfg jlink.cfg parport.cfg
928 axm0432.cfg jtagkey2.cfg parport_dlc5.cfg
929 calao-usb-a9260-c01.cfg jtagkey.cfg rlink.cfg
930 calao-usb-a9260-c02.cfg jtagkey-tiny.cfg sheevaplug.cfg
931 calao-usb-a9260.cfg luminary.cfg signalyzer.cfg
932 chameleon.cfg luminary-icdi.cfg stm32-stick.cfg
933 cortino.cfg luminary-lm3s811.cfg turtelizer2.cfg
934 dummy.cfg olimex-arm-usb-ocd.cfg usbprog.cfg
935 flyswatter.cfg olimex-jtag-tiny.cfg vsllink.cfg
936 $
937 @end example
938 @item @file{board} ...
939 think Circuit Board, PWA, PCB, they go by many names. Board files
940 contain initialization items that are specific to a board.
941 They reuse target configuration files, since the same
942 microprocessor chips are used on many boards,
943 but support for external parts varies widely. For
944 example, the SDRAM initialization sequence for the board, or the type
945 of external flash and what address it uses. Any initialization
946 sequence to enable that external flash or SDRAM should be found in the
947 board file. Boards may also contain multiple targets: two CPUs; or
948 a CPU and an FPGA.
949 @example
950 $ ls board
951 arm_evaluator7t.cfg keil_mcb1700.cfg
952 at91rm9200-dk.cfg keil_mcb2140.cfg
953 at91sam9g20-ek.cfg linksys_nslu2.cfg
954 atmel_at91sam7s-ek.cfg logicpd_imx27.cfg
955 atmel_at91sam9260-ek.cfg mini2440.cfg
956 atmel_sam3u_ek.cfg olimex_LPC2378STK.cfg
957 crossbow_tech_imote2.cfg olimex_lpc_h2148.cfg
958 csb337.cfg olimex_sam7_ex256.cfg
959 csb732.cfg olimex_sam9_l9260.cfg
960 digi_connectcore_wi-9c.cfg olimex_stm32_h103.cfg
961 dm355evm.cfg omap2420_h4.cfg
962 dm365evm.cfg osk5912.cfg
963 dm6446evm.cfg pic-p32mx.cfg
964 eir.cfg propox_mmnet1001.cfg
965 ek-lm3s1968.cfg pxa255_sst.cfg
966 ek-lm3s3748.cfg sheevaplug.cfg
967 ek-lm3s811.cfg stm3210e_eval.cfg
968 ek-lm3s9b9x.cfg stm32f10x_128k_eval.cfg
969 hammer.cfg str910-eval.cfg
970 hitex_lpc2929.cfg telo.cfg
971 hitex_stm32-performancestick.cfg ti_beagleboard.cfg
972 hitex_str9-comstick.cfg topas910.cfg
973 iar_str912_sk.cfg topasa900.cfg
974 imx27ads.cfg unknown_at91sam9260.cfg
975 imx27lnst.cfg x300t.cfg
976 imx31pdk.cfg zy1000.cfg
977 $
978 @end example
979 @item @file{target} ...
980 think chip. The ``target'' directory represents the JTAG TAPs
981 on a chip
982 which OpenOCD should control, not a board. Two common types of targets
983 are ARM chips and FPGA or CPLD chips.
984 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
985 the target config file defines all of them.
986 @example
987 $ ls target
988 aduc702x.cfg imx27.cfg pxa255.cfg
989 ar71xx.cfg imx31.cfg pxa270.cfg
990 at91eb40a.cfg imx35.cfg readme.txt
991 at91r40008.cfg is5114.cfg sam7se512.cfg
992 at91rm9200.cfg ixp42x.cfg sam7x256.cfg
993 at91sam3u1c.cfg lm3s1968.cfg samsung_s3c2410.cfg
994 at91sam3u1e.cfg lm3s3748.cfg samsung_s3c2440.cfg
995 at91sam3u2c.cfg lm3s6965.cfg samsung_s3c2450.cfg
996 at91sam3u2e.cfg lm3s811.cfg samsung_s3c4510.cfg
997 at91sam3u4c.cfg lm3s9b9x.cfg samsung_s3c6410.cfg
998 at91sam3u4e.cfg lpc1768.cfg sharp_lh79532.cfg
999 at91sam3uXX.cfg lpc2103.cfg smdk6410.cfg
1000 at91sam7sx.cfg lpc2124.cfg smp8634.cfg
1001 at91sam9260.cfg lpc2129.cfg stm32.cfg
1002 c100.cfg lpc2148.cfg str710.cfg
1003 c100config.tcl lpc2294.cfg str730.cfg
1004 c100helper.tcl lpc2378.cfg str750.cfg
1005 c100regs.tcl lpc2478.cfg str912.cfg
1006 cs351x.cfg lpc2900.cfg telo.cfg
1007 davinci.cfg mega128.cfg ti_dm355.cfg
1008 dragonite.cfg netx500.cfg ti_dm365.cfg
1009 epc9301.cfg omap2420.cfg ti_dm6446.cfg
1010 feroceon.cfg omap3530.cfg tmpa900.cfg
1011 icepick.cfg omap5912.cfg tmpa910.cfg
1012 imx21.cfg pic32mx.cfg xba_revA3.cfg
1013 $
1014 @end example
1015 @item @emph{more} ... browse for other library files which may be useful.
1016 For example, there are various generic and CPU-specific utilities.
1017 @end itemize
1018
1019 The @file{openocd.cfg} user config
1020 file may override features in any of the above files by
1021 setting variables before sourcing the target file, or by adding
1022 commands specific to their situation.
1023
1024 @section Interface Config Files
1025
1026 The user config file
1027 should be able to source one of these files with a command like this:
1028
1029 @example
1030 source [find interface/FOOBAR.cfg]
1031 @end example
1032
1033 A preconfigured interface file should exist for every interface in use
1034 today, that said, perhaps some interfaces have only been used by the
1035 sole developer who created it.
1036
1037 A separate chapter gives information about how to set these up.
1038 @xref{Interface - Dongle Configuration}.
1039 Read the OpenOCD source code if you have a new kind of hardware interface
1040 and need to provide a driver for it.
1041
1042 @section Board Config Files
1043 @cindex config file, board
1044 @cindex board config file
1045
1046 The user config file
1047 should be able to source one of these files with a command like this:
1048
1049 @example
1050 source [find board/FOOBAR.cfg]
1051 @end example
1052
1053 The point of a board config file is to package everything
1054 about a given board that user config files need to know.
1055 In summary the board files should contain (if present)
1056
1057 @enumerate
1058 @item One or more @command{source [target/...cfg]} statements
1059 @item NOR flash configuration (@pxref{NOR Configuration})
1060 @item NAND flash configuration (@pxref{NAND Configuration})
1061 @item Target @code{reset} handlers for SDRAM and I/O configuration
1062 @item JTAG adapter reset configuration (@pxref{Reset Configuration})
1063 @item All things that are not ``inside a chip''
1064 @end enumerate
1065
1066 Generic things inside target chips belong in target config files,
1067 not board config files. So for example a @code{reset-init} event
1068 handler should know board-specific oscillator and PLL parameters,
1069 which it passes to target-specific utility code.
1070
1071 The most complex task of a board config file is creating such a
1072 @code{reset-init} event handler.
1073 Define those handlers last, after you verify the rest of the board
1074 configuration works.
1075
1076 @subsection Communication Between Config files
1077
1078 In addition to target-specific utility code, another way that
1079 board and target config files communicate is by following a
1080 convention on how to use certain variables.
1081
1082 The full Tcl/Tk language supports ``namespaces'', but JIM-Tcl does not.
1083 Thus the rule we follow in OpenOCD is this: Variables that begin with
1084 a leading underscore are temporary in nature, and can be modified and
1085 used at will within a target configuration file.
1086
1087 Complex board config files can do the things like this,
1088 for a board with three chips:
1089
1090 @example
1091 # Chip #1: PXA270 for network side, big endian
1092 set CHIPNAME network
1093 set ENDIAN big
1094 source [find target/pxa270.cfg]
1095 # on return: _TARGETNAME = network.cpu
1096 # other commands can refer to the "network.cpu" target.
1097 $_TARGETNAME configure .... events for this CPU..
1098
1099 # Chip #2: PXA270 for video side, little endian
1100 set CHIPNAME video
1101 set ENDIAN little
1102 source [find target/pxa270.cfg]
1103 # on return: _TARGETNAME = video.cpu
1104 # other commands can refer to the "video.cpu" target.
1105 $_TARGETNAME configure .... events for this CPU..
1106
1107 # Chip #3: Xilinx FPGA for glue logic
1108 set CHIPNAME xilinx
1109 unset ENDIAN
1110 source [find target/spartan3.cfg]
1111 @end example
1112
1113 That example is oversimplified because it doesn't show any flash memory,
1114 or the @code{reset-init} event handlers to initialize external DRAM
1115 or (assuming it needs it) load a configuration into the FPGA.
1116 Such features are usually needed for low-level work with many boards,
1117 where ``low level'' implies that the board initialization software may
1118 not be working. (That's a common reason to need JTAG tools. Another
1119 is to enable working with microcontroller-based systems, which often
1120 have no debugging support except a JTAG connector.)
1121
1122 Target config files may also export utility functions to board and user
1123 config files. Such functions should use name prefixes, to help avoid
1124 naming collisions.
1125
1126 Board files could also accept input variables from user config files.
1127 For example, there might be a @code{J4_JUMPER} setting used to identify
1128 what kind of flash memory a development board is using, or how to set
1129 up other clocks and peripherals.
1130
1131 @subsection Variable Naming Convention
1132 @cindex variable names
1133
1134 Most boards have only one instance of a chip.
1135 However, it should be easy to create a board with more than
1136 one such chip (as shown above).
1137 Accordingly, we encourage these conventions for naming
1138 variables associated with different @file{target.cfg} files,
1139 to promote consistency and
1140 so that board files can override target defaults.
1141
1142 Inputs to target config files include:
1143
1144 @itemize @bullet
1145 @item @code{CHIPNAME} ...
1146 This gives a name to the overall chip, and is used as part of
1147 tap identifier dotted names.
1148 While the default is normally provided by the chip manufacturer,
1149 board files may need to distinguish between instances of a chip.
1150 @item @code{ENDIAN} ...
1151 By default @option{little} - although chips may hard-wire @option{big}.
1152 Chips that can't change endianness don't need to use this variable.
1153 @item @code{CPUTAPID} ...
1154 When OpenOCD examines the JTAG chain, it can be told verify the
1155 chips against the JTAG IDCODE register.
1156 The target file will hold one or more defaults, but sometimes the
1157 chip in a board will use a different ID (perhaps a newer revision).
1158 @end itemize
1159
1160 Outputs from target config files include:
1161
1162 @itemize @bullet
1163 @item @code{_TARGETNAME} ...
1164 By convention, this variable is created by the target configuration
1165 script. The board configuration file may make use of this variable to
1166 configure things like a ``reset init'' script, or other things
1167 specific to that board and that target.
1168 If the chip has 2 targets, the names are @code{_TARGETNAME0},
1169 @code{_TARGETNAME1}, ... etc.
1170 @end itemize
1171
1172 @subsection The reset-init Event Handler
1173 @cindex event, reset-init
1174 @cindex reset-init handler
1175
1176 Board config files run in the OpenOCD configuration stage;
1177 they can't use TAPs or targets, since they haven't been
1178 fully set up yet.
1179 This means you can't write memory or access chip registers;
1180 you can't even verify that a flash chip is present.
1181 That's done later in event handlers, of which the target @code{reset-init}
1182 handler is one of the most important.
1183
1184 Except on microcontrollers, the basic job of @code{reset-init} event
1185 handlers is setting up flash and DRAM, as normally handled by boot loaders.
1186 Microcontrollers rarely use boot loaders; they run right out of their
1187 on-chip flash and SRAM memory. But they may want to use one of these
1188 handlers too, if just for developer convenience.
1189
1190 @quotation Note
1191 Because this is so very board-specific, and chip-specific, no examples
1192 are included here.
1193 Instead, look at the board config files distributed with OpenOCD.
1194 If you have a boot loader, its source code will help; so will
1195 configuration files for other JTAG tools
1196 (@pxref{Translating Configuration Files}).
1197 @end quotation
1198
1199 Some of this code could probably be shared between different boards.
1200 For example, setting up a DRAM controller often doesn't differ by
1201 much except the bus width (16 bits or 32?) and memory timings, so a
1202 reusable TCL procedure loaded by the @file{target.cfg} file might take
1203 those as parameters.
1204 Similarly with oscillator, PLL, and clock setup;
1205 and disabling the watchdog.
1206 Structure the code cleanly, and provide comments to help
1207 the next developer doing such work.
1208 (@emph{You might be that next person} trying to reuse init code!)
1209
1210 The last thing normally done in a @code{reset-init} handler is probing
1211 whatever flash memory was configured. For most chips that needs to be
1212 done while the associated target is halted, either because JTAG memory
1213 access uses the CPU or to prevent conflicting CPU access.
1214
1215 @subsection JTAG Clock Rate
1216
1217 Before your @code{reset-init} handler has set up
1218 the PLLs and clocking, you may need to run with
1219 a low JTAG clock rate.
1220 @xref{JTAG Speed}.
1221 Then you'd increase that rate after your handler has
1222 made it possible to use the faster JTAG clock.
1223 When the initial low speed is board-specific, for example
1224 because it depends on a board-specific oscillator speed, then
1225 you should probably set it up in the board config file;
1226 if it's target-specific, it belongs in the target config file.
1227
1228 For most ARM-based processors the fastest JTAG clock@footnote{A FAQ
1229 @uref{http://www.arm.com/support/faqdev/4170.html} gives details.}
1230 is one sixth of the CPU clock; or one eighth for ARM11 cores.
1231 Consult chip documentation to determine the peak JTAG clock rate,
1232 which might be less than that.
1233
1234 @quotation Warning
1235 On most ARMs, JTAG clock detection is coupled to the core clock, so
1236 software using a @option{wait for interrupt} operation blocks JTAG access.
1237 Adaptive clocking provides a partial workaround, but a more complete
1238 solution just avoids using that instruction with JTAG debuggers.
1239 @end quotation
1240
1241 If the board supports adaptive clocking, use the @command{jtag_rclk}
1242 command, in case your board is used with JTAG adapter which
1243 also supports it. Otherwise use @command{jtag_khz}.
1244 Set the slow rate at the beginning of the reset sequence,
1245 and the faster rate as soon as the clocks are at full speed.
1246
1247 @section Target Config Files
1248 @cindex config file, target
1249 @cindex target config file
1250
1251 Board config files communicate with target config files using
1252 naming conventions as described above, and may source one or
1253 more target config files like this:
1254
1255 @example
1256 source [find target/FOOBAR.cfg]
1257 @end example
1258
1259 The point of a target config file is to package everything
1260 about a given chip that board config files need to know.
1261 In summary the target files should contain
1262
1263 @enumerate
1264 @item Set defaults
1265 @item Add TAPs to the scan chain
1266 @item Add CPU targets (includes GDB support)
1267 @item CPU/Chip/CPU-Core specific features
1268 @item On-Chip flash
1269 @end enumerate
1270
1271 As a rule of thumb, a target file sets up only one chip.
1272 For a microcontroller, that will often include a single TAP,
1273 which is a CPU needing a GDB target, and its on-chip flash.
1274
1275 More complex chips may include multiple TAPs, and the target
1276 config file may need to define them all before OpenOCD
1277 can talk to the chip.
1278 For example, some phone chips have JTAG scan chains that include
1279 an ARM core for operating system use, a DSP,
1280 another ARM core embedded in an image processing engine,
1281 and other processing engines.
1282
1283 @subsection Default Value Boiler Plate Code
1284
1285 All target configuration files should start with code like this,
1286 letting board config files express environment-specific
1287 differences in how things should be set up.
1288
1289 @example
1290 # Boards may override chip names, perhaps based on role,
1291 # but the default should match what the vendor uses
1292 if @{ [info exists CHIPNAME] @} @{
1293 set _CHIPNAME $CHIPNAME
1294 @} else @{
1295 set _CHIPNAME sam7x256
1296 @}
1297
1298 # ONLY use ENDIAN with targets that can change it.
1299 if @{ [info exists ENDIAN] @} @{
1300 set _ENDIAN $ENDIAN
1301 @} else @{
1302 set _ENDIAN little
1303 @}
1304
1305 # TAP identifiers may change as chips mature, for example with
1306 # new revision fields (the "3" here). Pick a good default; you
1307 # can pass several such identifiers to the "jtag newtap" command.
1308 if @{ [info exists CPUTAPID ] @} @{
1309 set _CPUTAPID $CPUTAPID
1310 @} else @{
1311 set _CPUTAPID 0x3f0f0f0f
1312 @}
1313 @end example
1314 @c but 0x3f0f0f0f is for an str73x part ...
1315
1316 @emph{Remember:} Board config files may include multiple target
1317 config files, or the same target file multiple times
1318 (changing at least @code{CHIPNAME}).
1319
1320 Likewise, the target configuration file should define
1321 @code{_TARGETNAME} (or @code{_TARGETNAME0} etc) and
1322 use it later on when defining debug targets:
1323
1324 @example
1325 set _TARGETNAME $_CHIPNAME.cpu
1326 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1327 @end example
1328
1329 @subsection Adding TAPs to the Scan Chain
1330 After the ``defaults'' are set up,
1331 add the TAPs on each chip to the JTAG scan chain.
1332 @xref{TAP Declaration}, and the naming convention
1333 for taps.
1334
1335 In the simplest case the chip has only one TAP,
1336 probably for a CPU or FPGA.
1337 The config file for the Atmel AT91SAM7X256
1338 looks (in part) like this:
1339
1340 @example
1341 jtag newtap $_CHIPNAME cpu -irlen 4 -expected-id $_CPUTAPID
1342 @end example
1343
1344 A board with two such at91sam7 chips would be able
1345 to source such a config file twice, with different
1346 values for @code{CHIPNAME}, so
1347 it adds a different TAP each time.
1348
1349 If there are nonzero @option{-expected-id} values,
1350 OpenOCD attempts to verify the actual tap id against those values.
1351 It will issue error messages if there is mismatch, which
1352 can help to pinpoint problems in OpenOCD configurations.
1353
1354 @example
1355 JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
1356 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
1357 ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678, Got: 0x3f0f0f0f
1358 ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
1359 ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
1360 @end example
1361
1362 There are more complex examples too, with chips that have
1363 multiple TAPs. Ones worth looking at include:
1364
1365 @itemize
1366 @item @file{target/omap3530.cfg} -- with disabled ARM and DSP,
1367 plus a JRC to enable them
1368 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1369 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1370 is not currently used)
1371 @end itemize
1372
1373 @subsection Add CPU targets
1374
1375 After adding a TAP for a CPU, you should set it up so that
1376 GDB and other commands can use it.
1377 @xref{CPU Configuration}.
1378 For the at91sam7 example above, the command can look like this;
1379 note that @code{$_ENDIAN} is not needed, since OpenOCD defaults
1380 to little endian, and this chip doesn't support changing that.
1381
1382 @example
1383 set _TARGETNAME $_CHIPNAME.cpu
1384 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1385 @end example
1386
1387 Work areas are small RAM areas associated with CPU targets.
1388 They are used by OpenOCD to speed up downloads,
1389 and to download small snippets of code to program flash chips.
1390 If the chip includes a form of ``on-chip-ram'' - and many do - define
1391 a work area if you can.
1392 Again using the at91sam7 as an example, this can look like:
1393
1394 @example
1395 $_TARGETNAME configure -work-area-phys 0x00200000 \
1396 -work-area-size 0x4000 -work-area-backup 0
1397 @end example
1398
1399 @subsection Chip Reset Setup
1400
1401 As a rule, you should put the @command{reset_config} command
1402 into the board file. Most things you think you know about a
1403 chip can be tweaked by the board.
1404
1405 Some chips have specific ways the TRST and SRST signals are
1406 managed. In the unusual case that these are @emph{chip specific}
1407 and can never be changed by board wiring, they could go here.
1408
1409 Some chips need special attention during reset handling if
1410 they're going to be used with JTAG.
1411 An example might be needing to send some commands right
1412 after the target's TAP has been reset, providing a
1413 @code{reset-deassert-post} event handler that writes a chip
1414 register to report that JTAG debugging is being done.
1415
1416 JTAG clocking constraints often change during reset, and in
1417 some cases target config files (rather than board config files)
1418 are the right places to handle some of those issues.
1419 For example, immediately after reset most chips run using a
1420 slower clock than they will use later.
1421 That means that after reset (and potentially, as OpenOCD
1422 first starts up) they must use a slower JTAG clock rate
1423 than they will use later.
1424 @xref{JTAG Speed}.
1425
1426 @quotation Important
1427 When you are debugging code that runs right after chip
1428 reset, getting these issues right is critical.
1429 In particular, if you see intermittent failures when
1430 OpenOCD verifies the scan chain after reset,
1431 look at how you are setting up JTAG clocking.
1432 @end quotation
1433
1434 @subsection ARM Core Specific Hacks
1435
1436 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1437 special high speed download features - enable it.
1438
1439 If present, the MMU, the MPU and the CACHE should be disabled.
1440
1441 Some ARM cores are equipped with trace support, which permits
1442 examination of the instruction and data bus activity. Trace
1443 activity is controlled through an ``Embedded Trace Module'' (ETM)
1444 on one of the core's scan chains. The ETM emits voluminous data
1445 through a ``trace port''. (@xref{ARM Hardware Tracing}.)
1446 If you are using an external trace port,
1447 configure it in your board config file.
1448 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1449 configure it in your target config file.
1450
1451 @example
1452 etm config $_TARGETNAME 16 normal full etb
1453 etb config $_TARGETNAME $_CHIPNAME.etb
1454 @end example
1455
1456 @subsection Internal Flash Configuration
1457
1458 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1459
1460 @b{Never ever} in the ``target configuration file'' define any type of
1461 flash that is external to the chip. (For example a BOOT flash on
1462 Chip Select 0.) Such flash information goes in a board file - not
1463 the TARGET (chip) file.
1464
1465 Examples:
1466 @itemize @bullet
1467 @item at91sam7x256 - has 256K flash YES enable it.
1468 @item str912 - has flash internal YES enable it.
1469 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1470 @item pxa270 - again - CS0 flash - it goes in the board file.
1471 @end itemize
1472
1473 @anchor{Translating Configuration Files}
1474 @section Translating Configuration Files
1475 @cindex translation
1476 If you have a configuration file for another hardware debugger
1477 or toolset (Abatron, BDI2000, BDI3000, CCS,
1478 Lauterbach, Segger, Macraigor, etc.), translating
1479 it into OpenOCD syntax is often quite straightforward. The most tricky
1480 part of creating a configuration script is oftentimes the reset init
1481 sequence where e.g. PLLs, DRAM and the like is set up.
1482
1483 One trick that you can use when translating is to write small
1484 Tcl procedures to translate the syntax into OpenOCD syntax. This
1485 can avoid manual translation errors and make it easier to
1486 convert other scripts later on.
1487
1488 Example of transforming quirky arguments to a simple search and
1489 replace job:
1490
1491 @example
1492 # Lauterbach syntax(?)
1493 #
1494 # Data.Set c15:0x042f %long 0x40000015
1495 #
1496 # OpenOCD syntax when using procedure below.
1497 #
1498 # setc15 0x01 0x00050078
1499
1500 proc setc15 @{regs value@} @{
1501 global TARGETNAME
1502
1503 echo [format "set p15 0x%04x, 0x%08x" $regs $value]
1504
1505 mcr 15 [expr ($regs>>12)&0x7] \
1506 [expr ($regs>>0)&0xf] [expr ($regs>>4)&0xf] \
1507 [expr ($regs>>8)&0x7] $value
1508 @}
1509 @end example
1510
1511
1512
1513 @node Daemon Configuration
1514 @chapter Daemon Configuration
1515 @cindex initialization
1516 The commands here are commonly found in the openocd.cfg file and are
1517 used to specify what TCP/IP ports are used, and how GDB should be
1518 supported.
1519
1520 @anchor{Configuration Stage}
1521 @section Configuration Stage
1522 @cindex configuration stage
1523 @cindex config command
1524
1525 When the OpenOCD server process starts up, it enters a
1526 @emph{configuration stage} which is the only time that
1527 certain commands, @emph{configuration commands}, may be issued.
1528 In this manual, the definition of a configuration command is
1529 presented as a @emph{Config Command}, not as a @emph{Command}
1530 which may be issued interactively.
1531
1532 Those configuration commands include declaration of TAPs,
1533 flash banks,
1534 the interface used for JTAG communication,
1535 and other basic setup.
1536 The server must leave the configuration stage before it
1537 may access or activate TAPs.
1538 After it leaves this stage, configuration commands may no
1539 longer be issued.
1540
1541 @section Entering the Run Stage
1542
1543 The first thing OpenOCD does after leaving the configuration
1544 stage is to verify that it can talk to the scan chain
1545 (list of TAPs) which has been configured.
1546 It will warn if it doesn't find TAPs it expects to find,
1547 or finds TAPs that aren't supposed to be there.
1548 You should see no errors at this point.
1549 If you see errors, resolve them by correcting the
1550 commands you used to configure the server.
1551 Common errors include using an initial JTAG speed that's too
1552 fast, and not providing the right IDCODE values for the TAPs
1553 on the scan chain.
1554
1555 Once OpenOCD has entered the run stage, a number of commands
1556 become available.
1557 A number of these relate to the debug targets you may have declared.
1558 For example, the @command{mww} command will not be available until
1559 a target has been successfuly instantiated.
1560 If you want to use those commands, you may need to force
1561 entry to the run stage.
1562
1563 @deffn {Config Command} init
1564 This command terminates the configuration stage and
1565 enters the run stage. This helps when you need to have
1566 the startup scripts manage tasks such as resetting the target,
1567 programming flash, etc. To reset the CPU upon startup, add "init" and
1568 "reset" at the end of the config script or at the end of the OpenOCD
1569 command line using the @option{-c} command line switch.
1570
1571 If this command does not appear in any startup/configuration file
1572 OpenOCD executes the command for you after processing all
1573 configuration files and/or command line options.
1574
1575 @b{NOTE:} This command normally occurs at or near the end of your
1576 openocd.cfg file to force OpenOCD to ``initialize'' and make the
1577 targets ready. For example: If your openocd.cfg file needs to
1578 read/write memory on your target, @command{init} must occur before
1579 the memory read/write commands. This includes @command{nand probe}.
1580 @end deffn
1581
1582 @deffn {Overridable Procedure} jtag_init
1583 This is invoked at server startup to verify that it can talk
1584 to the scan chain (list of TAPs) which has been configured.
1585
1586 The default implementation first tries @command{jtag arp_init},
1587 which uses only a lightweight JTAG reset before examining the
1588 scan chain.
1589 If that fails, it tries again, using a harder reset
1590 from the overridable procedure @command{init_reset}.
1591
1592 Implementations must have verified the JTAG scan chain before
1593 they return.
1594 This is done by calling @command{jtag arp_init}
1595 (or @command{jtag arp_init-reset}).
1596 @end deffn
1597
1598 @anchor{TCP/IP Ports}
1599 @section TCP/IP Ports
1600 @cindex TCP port
1601 @cindex server
1602 @cindex port
1603 @cindex security
1604 The OpenOCD server accepts remote commands in several syntaxes.
1605 Each syntax uses a different TCP/IP port, which you may specify
1606 only during configuration (before those ports are opened).
1607
1608 For reasons including security, you may wish to prevent remote
1609 access using one or more of these ports.
1610 In such cases, just specify the relevant port number as zero.
1611 If you disable all access through TCP/IP, you will need to
1612 use the command line @option{-pipe} option.
1613
1614 @deffn {Command} gdb_port (number)
1615 @cindex GDB server
1616 Specify or query the first port used for incoming GDB connections.
1617 The GDB port for the
1618 first target will be gdb_port, the second target will listen on gdb_port + 1, and so on.
1619 When not specified during the configuration stage,
1620 the port @var{number} defaults to 3333.
1621 When specified as zero, this port is not activated.
1622 @end deffn
1623
1624 @deffn {Command} tcl_port (number)
1625 Specify or query the port used for a simplified RPC
1626 connection that can be used by clients to issue TCL commands and get the
1627 output from the Tcl engine.
1628 Intended as a machine interface.
1629 When not specified during the configuration stage,
1630 the port @var{number} defaults to 6666.
1631 When specified as zero, this port is not activated.
1632 @end deffn
1633
1634 @deffn {Command} telnet_port (number)
1635 Specify or query the
1636 port on which to listen for incoming telnet connections.
1637 This port is intended for interaction with one human through TCL commands.
1638 When not specified during the configuration stage,
1639 the port @var{number} defaults to 4444.
1640 When specified as zero, this port is not activated.
1641 @end deffn
1642
1643 @anchor{GDB Configuration}
1644 @section GDB Configuration
1645 @cindex GDB
1646 @cindex GDB configuration
1647 You can reconfigure some GDB behaviors if needed.
1648 The ones listed here are static and global.
1649 @xref{Target Configuration}, about configuring individual targets.
1650 @xref{Target Events}, about configuring target-specific event handling.
1651
1652 @anchor{gdb_breakpoint_override}
1653 @deffn {Command} gdb_breakpoint_override [@option{hard}|@option{soft}|@option{disable}]
1654 Force breakpoint type for gdb @command{break} commands.
1655 This option supports GDB GUIs which don't
1656 distinguish hard versus soft breakpoints, if the default OpenOCD and
1657 GDB behaviour is not sufficient. GDB normally uses hardware
1658 breakpoints if the memory map has been set up for flash regions.
1659 @end deffn
1660
1661 @anchor{gdb_flash_program}
1662 @deffn {Config Command} gdb_flash_program (@option{enable}|@option{disable})
1663 Set to @option{enable} to cause OpenOCD to program the flash memory when a
1664 vFlash packet is received.
1665 The default behaviour is @option{enable}.
1666 @end deffn
1667
1668 @deffn {Config Command} gdb_memory_map (@option{enable}|@option{disable})
1669 Set to @option{enable} to cause OpenOCD to send the memory configuration to GDB when
1670 requested. GDB will then know when to set hardware breakpoints, and program flash
1671 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
1672 for flash programming to work.
1673 Default behaviour is @option{enable}.
1674 @xref{gdb_flash_program}.
1675 @end deffn
1676
1677 @deffn {Config Command} gdb_report_data_abort (@option{enable}|@option{disable})
1678 Specifies whether data aborts cause an error to be reported
1679 by GDB memory read packets.
1680 The default behaviour is @option{disable};
1681 use @option{enable} see these errors reported.
1682 @end deffn
1683
1684 @anchor{Event Polling}
1685 @section Event Polling
1686
1687 Hardware debuggers are parts of asynchronous systems,
1688 where significant events can happen at any time.
1689 The OpenOCD server needs to detect some of these events,
1690 so it can report them to through TCL command line
1691 or to GDB.
1692
1693 Examples of such events include:
1694
1695 @itemize
1696 @item One of the targets can stop running ... maybe it triggers
1697 a code breakpoint or data watchpoint, or halts itself.
1698 @item Messages may be sent over ``debug message'' channels ... many
1699 targets support such messages sent over JTAG,
1700 for receipt by the person debugging or tools.
1701 @item Loss of power ... some adapters can detect these events.
1702 @item Resets not issued through JTAG ... such reset sources
1703 can include button presses or other system hardware, sometimes
1704 including the target itself (perhaps through a watchdog).
1705 @item Debug instrumentation sometimes supports event triggering
1706 such as ``trace buffer full'' (so it can quickly be emptied)
1707 or other signals (to correlate with code behavior).
1708 @end itemize
1709
1710 None of those events are signaled through standard JTAG signals.
1711 However, most conventions for JTAG connectors include voltage
1712 level and system reset (SRST) signal detection.
1713 Some connectors also include instrumentation signals, which
1714 can imply events when those signals are inputs.
1715
1716 In general, OpenOCD needs to periodically check for those events,
1717 either by looking at the status of signals on the JTAG connector
1718 or by sending synchronous ``tell me your status'' JTAG requests
1719 to the various active targets.
1720 There is a command to manage and monitor that polling,
1721 which is normally done in the background.
1722
1723 @deffn Command poll [@option{on}|@option{off}]
1724 Poll the current target for its current state.
1725 (Also, @pxref{target curstate}.)
1726 If that target is in debug mode, architecture
1727 specific information about the current state is printed.
1728 An optional parameter
1729 allows background polling to be enabled and disabled.
1730
1731 You could use this from the TCL command shell, or
1732 from GDB using @command{monitor poll} command.
1733 @example
1734 > poll
1735 background polling: on
1736 target state: halted
1737 target halted in ARM state due to debug-request, \
1738 current mode: Supervisor
1739 cpsr: 0x800000d3 pc: 0x11081bfc
1740 MMU: disabled, D-Cache: disabled, I-Cache: enabled
1741 >
1742 @end example
1743 @end deffn
1744
1745 @node Interface - Dongle Configuration
1746 @chapter Interface - Dongle Configuration
1747 @cindex config file, interface
1748 @cindex interface config file
1749
1750 JTAG Adapters/Interfaces/Dongles are normally configured
1751 through commands in an interface configuration
1752 file which is sourced by your @file{openocd.cfg} file, or
1753 through a command line @option{-f interface/....cfg} option.
1754
1755 @example
1756 source [find interface/olimex-jtag-tiny.cfg]
1757 @end example
1758
1759 These commands tell
1760 OpenOCD what type of JTAG adapter you have, and how to talk to it.
1761 A few cases are so simple that you only need to say what driver to use:
1762
1763 @example
1764 # jlink interface
1765 interface jlink
1766 @end example
1767
1768 Most adapters need a bit more configuration than that.
1769
1770
1771 @section Interface Configuration
1772
1773 The interface command tells OpenOCD what type of JTAG dongle you are
1774 using. Depending on the type of dongle, you may need to have one or
1775 more additional commands.
1776
1777 @deffn {Config Command} {interface} name
1778 Use the interface driver @var{name} to connect to the
1779 target.
1780 @end deffn
1781
1782 @deffn Command {interface_list}
1783 List the interface drivers that have been built into
1784 the running copy of OpenOCD.
1785 @end deffn
1786
1787 @deffn Command {jtag interface}
1788 Returns the name of the interface driver being used.
1789 @end deffn
1790
1791 @section Interface Drivers
1792
1793 Each of the interface drivers listed here must be explicitly
1794 enabled when OpenOCD is configured, in order to be made
1795 available at run time.
1796
1797 @deffn {Interface Driver} {amt_jtagaccel}
1798 Amontec Chameleon in its JTAG Accelerator configuration,
1799 connected to a PC's EPP mode parallel port.
1800 This defines some driver-specific commands:
1801
1802 @deffn {Config Command} {parport_port} number
1803 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1804 the number of the @file{/dev/parport} device.
1805 @end deffn
1806
1807 @deffn {Config Command} rtck [@option{enable}|@option{disable}]
1808 Displays status of RTCK option.
1809 Optionally sets that option first.
1810 @end deffn
1811 @end deffn
1812
1813 @deffn {Interface Driver} {arm-jtag-ew}
1814 Olimex ARM-JTAG-EW USB adapter
1815 This has one driver-specific command:
1816
1817 @deffn Command {armjtagew_info}
1818 Logs some status
1819 @end deffn
1820 @end deffn
1821
1822 @deffn {Interface Driver} {at91rm9200}
1823 Supports bitbanged JTAG from the local system,
1824 presuming that system is an Atmel AT91rm9200
1825 and a specific set of GPIOs is used.
1826 @c command: at91rm9200_device NAME
1827 @c chooses among list of bit configs ... only one option
1828 @end deffn
1829
1830 @deffn {Interface Driver} {dummy}
1831 A dummy software-only driver for debugging.
1832 @end deffn
1833
1834 @deffn {Interface Driver} {ep93xx}
1835 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
1836 @end deffn
1837
1838 @deffn {Interface Driver} {ft2232}
1839 FTDI FT2232 (USB) based devices over one of the userspace libraries.
1840 These interfaces have several commands, used to configure the driver
1841 before initializing the JTAG scan chain:
1842
1843 @deffn {Config Command} {ft2232_device_desc} description
1844 Provides the USB device description (the @emph{iProduct string})
1845 of the FTDI FT2232 device. If not
1846 specified, the FTDI default value is used. This setting is only valid
1847 if compiled with FTD2XX support.
1848 @end deffn
1849
1850 @deffn {Config Command} {ft2232_serial} serial-number
1851 Specifies the @var{serial-number} of the FTDI FT2232 device to use,
1852 in case the vendor provides unique IDs and more than one FT2232 device
1853 is connected to the host.
1854 If not specified, serial numbers are not considered.
1855 (Note that USB serial numbers can be arbitrary Unicode strings,
1856 and are not restricted to containing only decimal digits.)
1857 @end deffn
1858
1859 @deffn {Config Command} {ft2232_layout} name
1860 Each vendor's FT2232 device can use different GPIO signals
1861 to control output-enables, reset signals, and LEDs.
1862 Currently valid layout @var{name} values include:
1863 @itemize @minus
1864 @item @b{axm0432_jtag} Axiom AXM-0432
1865 @item @b{comstick} Hitex STR9 comstick
1866 @item @b{cortino} Hitex Cortino JTAG interface
1867 @item @b{evb_lm3s811} Luminary Micro EVB_LM3S811 as a JTAG interface,
1868 either for the local Cortex-M3 (SRST only)
1869 or in a passthrough mode (neither SRST nor TRST)
1870 @item @b{luminary_icdi} Luminary In-Circuit Debug Interface (ICDI) Board
1871 @item @b{flyswatter} Tin Can Tools Flyswatter
1872 @item @b{icebear} ICEbear JTAG adapter from Section 5
1873 @item @b{jtagkey} Amontec JTAGkey and JTAGkey-Tiny (and compatibles)
1874 @item @b{jtagkey2} Amontec JTAGkey2 (and compatibles)
1875 @item @b{m5960} American Microsystems M5960
1876 @item @b{olimex-jtag} Olimex ARM-USB-OCD and ARM-USB-Tiny
1877 @item @b{oocdlink} OOCDLink
1878 @c oocdlink ~= jtagkey_prototype_v1
1879 @item @b{sheevaplug} Marvell Sheevaplug development kit
1880 @item @b{signalyzer} Xverve Signalyzer
1881 @item @b{stm32stick} Hitex STM32 Performance Stick
1882 @item @b{turtelizer2} egnite Software turtelizer2
1883 @item @b{usbjtag} "USBJTAG-1" layout described in the OpenOCD diploma thesis
1884 @end itemize
1885 @end deffn
1886
1887 @deffn {Config Command} {ft2232_vid_pid} [vid pid]+
1888 The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
1889 default values are used.
1890 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
1891 @example
1892 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
1893 @end example
1894 @end deffn
1895
1896 @deffn {Config Command} {ft2232_latency} ms
1897 On some systems using FT2232 based JTAG interfaces the FT_Read function call in
1898 ft2232_read() fails to return the expected number of bytes. This can be caused by
1899 USB communication delays and has proved hard to reproduce and debug. Setting the
1900 FT2232 latency timer to a larger value increases delays for short USB packets but it
1901 also reduces the risk of timeouts before receiving the expected number of bytes.
1902 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
1903 @end deffn
1904
1905 For example, the interface config file for a
1906 Turtelizer JTAG Adapter looks something like this:
1907
1908 @example
1909 interface ft2232
1910 ft2232_device_desc "Turtelizer JTAG/RS232 Adapter"
1911 ft2232_layout turtelizer2
1912 ft2232_vid_pid 0x0403 0xbdc8
1913 @end example
1914 @end deffn
1915
1916 @deffn {Interface Driver} {gw16012}
1917 Gateworks GW16012 JTAG programmer.
1918 This has one driver-specific command:
1919
1920 @deffn {Config Command} {parport_port} number
1921 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1922 the number of the @file{/dev/parport} device.
1923 @end deffn
1924 @end deffn
1925
1926 @deffn {Interface Driver} {jlink}
1927 Segger jlink USB adapter
1928 @c command: jlink_info
1929 @c dumps status
1930 @c command: jlink_hw_jtag (2|3)
1931 @c sets version 2 or 3
1932 @end deffn
1933
1934 @deffn {Interface Driver} {parport}
1935 Supports PC parallel port bit-banging cables:
1936 Wigglers, PLD download cable, and more.
1937 These interfaces have several commands, used to configure the driver
1938 before initializing the JTAG scan chain:
1939
1940 @deffn {Config Command} {parport_cable} name
1941 The layout of the parallel port cable used to connect to the target.
1942 Currently valid cable @var{name} values include:
1943
1944 @itemize @minus
1945 @item @b{altium} Altium Universal JTAG cable.
1946 @item @b{arm-jtag} Same as original wiggler except SRST and
1947 TRST connections reversed and TRST is also inverted.
1948 @item @b{chameleon} The Amontec Chameleon's CPLD when operated
1949 in configuration mode. This is only used to
1950 program the Chameleon itself, not a connected target.
1951 @item @b{dlc5} The Xilinx Parallel cable III.
1952 @item @b{flashlink} The ST Parallel cable.
1953 @item @b{lattice} Lattice ispDOWNLOAD Cable
1954 @item @b{old_amt_wiggler} The Wiggler configuration that comes with
1955 some versions of
1956 Amontec's Chameleon Programmer. The new version available from
1957 the website uses the original Wiggler layout ('@var{wiggler}')
1958 @item @b{triton} The parallel port adapter found on the
1959 ``Karo Triton 1 Development Board''.
1960 This is also the layout used by the HollyGates design
1961 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
1962 @item @b{wiggler} The original Wiggler layout, also supported by
1963 several clones, such as the Olimex ARM-JTAG
1964 @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
1965 @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
1966 @end itemize
1967 @end deffn
1968
1969 @deffn {Config Command} {parport_port} number
1970 Either the address of the I/O port (default: 0x378 for LPT1) or the number of
1971 the @file{/dev/parport} device
1972
1973 When using PPDEV to access the parallel port, use the number of the parallel port:
1974 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
1975 you may encounter a problem.
1976 @end deffn
1977
1978 @deffn {Config Command} {parport_write_on_exit} (on|off)
1979 This will configure the parallel driver to write a known
1980 cable-specific value to the parallel interface on exiting OpenOCD
1981 @end deffn
1982
1983 For example, the interface configuration file for a
1984 classic ``Wiggler'' cable might look something like this:
1985
1986 @example
1987 interface parport
1988 parport_port 0xc8b8
1989 parport_cable wiggler
1990 @end example
1991 @end deffn
1992
1993 @deffn {Interface Driver} {presto}
1994 ASIX PRESTO USB JTAG programmer.
1995 @c command: presto_serial str
1996 @c sets serial number
1997 @end deffn
1998
1999 @deffn {Interface Driver} {rlink}
2000 Raisonance RLink USB adapter
2001 @end deffn
2002
2003 @deffn {Interface Driver} {usbprog}
2004 usbprog is a freely programmable USB adapter.
2005 @end deffn
2006
2007 @deffn {Interface Driver} {vsllink}
2008 vsllink is part of Versaloon which is a versatile USB programmer.
2009
2010 @quotation Note
2011 This defines quite a few driver-specific commands,
2012 which are not currently documented here.
2013 @end quotation
2014 @end deffn
2015
2016 @deffn {Interface Driver} {ZY1000}
2017 This is the Zylin ZY1000 JTAG debugger.
2018
2019 @quotation Note
2020 This defines some driver-specific commands,
2021 which are not currently documented here.
2022 @end quotation
2023
2024 @deffn Command power [@option{on}|@option{off}]
2025 Turn power switch to target on/off.
2026 No arguments: print status.
2027 @end deffn
2028
2029 @end deffn
2030
2031 @anchor{JTAG Speed}
2032 @section JTAG Speed
2033 JTAG clock setup is part of system setup.
2034 It @emph{does not belong with interface setup} since any interface
2035 only knows a few of the constraints for the JTAG clock speed.
2036 Sometimes the JTAG speed is
2037 changed during the target initialization process: (1) slow at
2038 reset, (2) program the CPU clocks, (3) run fast.
2039 Both the "slow" and "fast" clock rates are functions of the
2040 oscillators used, the chip, the board design, and sometimes
2041 power management software that may be active.
2042
2043 The speed used during reset, and the scan chain verification which
2044 follows reset, can be adjusted using a @code{reset-start}
2045 target event handler.
2046 It can then be reconfigured to a faster speed by a
2047 @code{reset-init} target event handler after it reprograms those
2048 CPU clocks, or manually (if something else, such as a boot loader,
2049 sets up those clocks).
2050 @xref{Target Events}.
2051 When the initial low JTAG speed is a chip characteristic, perhaps
2052 because of a required oscillator speed, provide such a handler
2053 in the target config file.
2054 When that speed is a function of a board-specific characteristic
2055 such as which speed oscillator is used, it belongs in the board
2056 config file instead.
2057 In both cases it's safest to also set the initial JTAG clock rate
2058 to that same slow speed, so that OpenOCD never starts up using a
2059 clock speed that's faster than the scan chain can support.
2060
2061 @example
2062 jtag_rclk 3000
2063 $_TARGET.cpu configure -event reset-start @{ jtag_rclk 3000 @}
2064 @end example
2065
2066 If your system supports adaptive clocking (RTCK), configuring
2067 JTAG to use that is probably the most robust approach.
2068 However, it introduces delays to synchronize clocks; so it
2069 may not be the fastest solution.
2070
2071 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
2072 instead of @command{jtag_khz}.
2073
2074 @deffn {Command} jtag_khz max_speed_kHz
2075 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
2076 JTAG interfaces usually support a limited number of
2077 speeds. The speed actually used won't be faster
2078 than the speed specified.
2079
2080 Chip data sheets generally include a top JTAG clock rate.
2081 The actual rate is often a function of a CPU core clock,
2082 and is normally less than that peak rate.
2083 For example, most ARM cores accept at most one sixth of the CPU clock.
2084
2085 Speed 0 (khz) selects RTCK method.
2086 @xref{FAQ RTCK}.
2087 If your system uses RTCK, you won't need to change the
2088 JTAG clocking after setup.
2089 Not all interfaces, boards, or targets support ``rtck''.
2090 If the interface device can not
2091 support it, an error is returned when you try to use RTCK.
2092 @end deffn
2093
2094 @defun jtag_rclk fallback_speed_kHz
2095 @cindex adaptive clocking
2096 @cindex RTCK
2097 This Tcl proc (defined in @file{startup.tcl}) attempts to enable RTCK/RCLK.
2098 If that fails (maybe the interface, board, or target doesn't
2099 support it), falls back to the specified frequency.
2100 @example
2101 # Fall back to 3mhz if RTCK is not supported
2102 jtag_rclk 3000
2103 @end example
2104 @end defun
2105
2106 @node Reset Configuration
2107 @chapter Reset Configuration
2108 @cindex Reset Configuration
2109
2110 Every system configuration may require a different reset
2111 configuration. This can also be quite confusing.
2112 Resets also interact with @var{reset-init} event handlers,
2113 which do things like setting up clocks and DRAM, and
2114 JTAG clock rates. (@xref{JTAG Speed}.)
2115 They can also interact with JTAG routers.
2116 Please see the various board files for examples.
2117
2118 @quotation Note
2119 To maintainers and integrators:
2120 Reset configuration touches several things at once.
2121 Normally the board configuration file
2122 should define it and assume that the JTAG adapter supports
2123 everything that's wired up to the board's JTAG connector.
2124
2125 However, the target configuration file could also make note
2126 of something the silicon vendor has done inside the chip,
2127 which will be true for most (or all) boards using that chip.
2128 And when the JTAG adapter doesn't support everything, the
2129 user configuration file will need to override parts of
2130 the reset configuration provided by other files.
2131 @end quotation
2132
2133 @section Types of Reset
2134
2135 There are many kinds of reset possible through JTAG, but
2136 they may not all work with a given board and adapter.
2137 That's part of why reset configuration can be error prone.
2138
2139 @itemize @bullet
2140 @item
2141 @emph{System Reset} ... the @emph{SRST} hardware signal
2142 resets all chips connected to the JTAG adapter, such as processors,
2143 power management chips, and I/O controllers. Normally resets triggered
2144 with this signal behave exactly like pressing a RESET button.
2145 @item
2146 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
2147 just the TAP controllers connected to the JTAG adapter.
2148 Such resets should not be visible to the rest of the system; resetting a
2149 device's the TAP controller just puts that controller into a known state.
2150 @item
2151 @emph{Emulation Reset} ... many devices can be reset through JTAG
2152 commands. These resets are often distinguishable from system
2153 resets, either explicitly (a "reset reason" register says so)
2154 or implicitly (not all parts of the chip get reset).
2155 @item
2156 @emph{Other Resets} ... system-on-chip devices often support
2157 several other types of reset.
2158 You may need to arrange that a watchdog timer stops
2159 while debugging, preventing a watchdog reset.
2160 There may be individual module resets.
2161 @end itemize
2162
2163 In the best case, OpenOCD can hold SRST, then reset
2164 the TAPs via TRST and send commands through JTAG to halt the
2165 CPU at the reset vector before the 1st instruction is executed.
2166 Then when it finally releases the SRST signal, the system is
2167 halted under debugger control before any code has executed.
2168 This is the behavior required to support the @command{reset halt}
2169 and @command{reset init} commands; after @command{reset init} a
2170 board-specific script might do things like setting up DRAM.
2171 (@xref{Reset Command}.)
2172
2173 @anchor{SRST and TRST Issues}
2174 @section SRST and TRST Issues
2175
2176 Because SRST and TRST are hardware signals, they can have a
2177 variety of system-specific constraints. Some of the most
2178 common issues are:
2179
2180 @itemize @bullet
2181
2182 @item @emph{Signal not available} ... Some boards don't wire
2183 SRST or TRST to the JTAG connector. Some JTAG adapters don't
2184 support such signals even if they are wired up.
2185 Use the @command{reset_config} @var{signals} options to say
2186 when either of those signals is not connected.
2187 When SRST is not available, your code might not be able to rely
2188 on controllers having been fully reset during code startup.
2189 Missing TRST is not a problem, since JTAG level resets can
2190 be triggered using with TMS signaling.
2191
2192 @item @emph{Signals shorted} ... Sometimes a chip, board, or
2193 adapter will connect SRST to TRST, instead of keeping them separate.
2194 Use the @command{reset_config} @var{combination} options to say
2195 when those signals aren't properly independent.
2196
2197 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
2198 delay circuit, reset supervisor, or on-chip features can extend
2199 the effect of a JTAG adapter's reset for some time after the adapter
2200 stops issuing the reset. For example, there may be chip or board
2201 requirements that all reset pulses last for at least a
2202 certain amount of time; and reset buttons commonly have
2203 hardware debouncing.
2204 Use the @command{jtag_nsrst_delay} and @command{jtag_ntrst_delay}
2205 commands to say when extra delays are needed.
2206
2207 @item @emph{Drive type} ... Reset lines often have a pullup
2208 resistor, letting the JTAG interface treat them as open-drain
2209 signals. But that's not a requirement, so the adapter may need
2210 to use push/pull output drivers.
2211 Also, with weak pullups it may be advisable to drive
2212 signals to both levels (push/pull) to minimize rise times.
2213 Use the @command{reset_config} @var{trst_type} and
2214 @var{srst_type} parameters to say how to drive reset signals.
2215
2216 @item @emph{Special initialization} ... Targets sometimes need
2217 special JTAG initialization sequences to handle chip-specific
2218 issues (not limited to errata).
2219 For example, certain JTAG commands might need to be issued while
2220 the system as a whole is in a reset state (SRST active)
2221 but the JTAG scan chain is usable (TRST inactive).
2222 Many systems treat combined assertion of SRST and TRST as a
2223 trigger for a harder reset than SRST alone.
2224 Such custom reset handling is discussed later in this chapter.
2225 @end itemize
2226
2227 There can also be other issues.
2228 Some devices don't fully conform to the JTAG specifications.
2229 Trivial system-specific differences are common, such as
2230 SRST and TRST using slightly different names.
2231 There are also vendors who distribute key JTAG documentation for
2232 their chips only to developers who have signed a Non-Disclosure
2233 Agreement (NDA).
2234
2235 Sometimes there are chip-specific extensions like a requirement to use
2236 the normally-optional TRST signal (precluding use of JTAG adapters which
2237 don't pass TRST through), or needing extra steps to complete a TAP reset.
2238
2239 In short, SRST and especially TRST handling may be very finicky,
2240 needing to cope with both architecture and board specific constraints.
2241
2242 @section Commands for Handling Resets
2243
2244 @deffn {Command} jtag_nsrst_assert_width milliseconds
2245 Minimum amount of time (in milliseconds) OpenOCD should wait
2246 after asserting nSRST (active-low system reset) before
2247 allowing it to be deasserted.
2248 @end deffn
2249
2250 @deffn {Command} jtag_nsrst_delay milliseconds
2251 How long (in milliseconds) OpenOCD should wait after deasserting
2252 nSRST (active-low system reset) before starting new JTAG operations.
2253 When a board has a reset button connected to SRST line it will
2254 probably have hardware debouncing, implying you should use this.
2255 @end deffn
2256
2257 @deffn {Command} jtag_ntrst_assert_width milliseconds
2258 Minimum amount of time (in milliseconds) OpenOCD should wait
2259 after asserting nTRST (active-low JTAG TAP reset) before
2260 allowing it to be deasserted.
2261 @end deffn
2262
2263 @deffn {Command} jtag_ntrst_delay milliseconds
2264 How long (in milliseconds) OpenOCD should wait after deasserting
2265 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
2266 @end deffn
2267
2268 @deffn {Command} reset_config mode_flag ...
2269 This command displays or modifies the reset configuration
2270 of your combination of JTAG board and target in target
2271 configuration scripts.
2272
2273 Information earlier in this section describes the kind of problems
2274 the command is intended to address (@pxref{SRST and TRST Issues}).
2275 As a rule this command belongs only in board config files,
2276 describing issues like @emph{board doesn't connect TRST};
2277 or in user config files, addressing limitations derived
2278 from a particular combination of interface and board.
2279 (An unlikely example would be using a TRST-only adapter
2280 with a board that only wires up SRST.)
2281
2282 The @var{mode_flag} options can be specified in any order, but only one
2283 of each type -- @var{signals}, @var{combination},
2284 @var{gates},
2285 @var{trst_type},
2286 and @var{srst_type} -- may be specified at a time.
2287 If you don't provide a new value for a given type, its previous
2288 value (perhaps the default) is unchanged.
2289 For example, this means that you don't need to say anything at all about
2290 TRST just to declare that if the JTAG adapter should want to drive SRST,
2291 it must explicitly be driven high (@option{srst_push_pull}).
2292
2293 @itemize
2294 @item
2295 @var{signals} can specify which of the reset signals are connected.
2296 For example, If the JTAG interface provides SRST, but the board doesn't
2297 connect that signal properly, then OpenOCD can't use it.
2298 Possible values are @option{none} (the default), @option{trst_only},
2299 @option{srst_only} and @option{trst_and_srst}.
2300
2301 @quotation Tip
2302 If your board provides SRST and/or TRST through the JTAG connector,
2303 you must declare that so those signals can be used.
2304 @end quotation
2305
2306 @item
2307 The @var{combination} is an optional value specifying broken reset
2308 signal implementations.
2309 The default behaviour if no option given is @option{separate},
2310 indicating everything behaves normally.
2311 @option{srst_pulls_trst} states that the
2312 test logic is reset together with the reset of the system (e.g. Philips
2313 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
2314 the system is reset together with the test logic (only hypothetical, I
2315 haven't seen hardware with such a bug, and can be worked around).
2316 @option{combined} implies both @option{srst_pulls_trst} and
2317 @option{trst_pulls_srst}.
2318
2319 @item
2320 The @var{gates} tokens control flags that describe some cases where
2321 JTAG may be unvailable during reset.
2322 @option{srst_gates_jtag} (default)
2323 indicates that asserting SRST gates the
2324 JTAG clock. This means that no communication can happen on JTAG
2325 while SRST is asserted.
2326 Its converse is @option{srst_nogate}, indicating that JTAG commands
2327 can safely be issued while SRST is active.
2328 @end itemize
2329
2330 The optional @var{trst_type} and @var{srst_type} parameters allow the
2331 driver mode of each reset line to be specified. These values only affect
2332 JTAG interfaces with support for different driver modes, like the Amontec
2333 JTAGkey and JTAG Accelerator. Also, they are necessarily ignored if the
2334 relevant signal (TRST or SRST) is not connected.
2335
2336 @itemize
2337 @item
2338 Possible @var{trst_type} driver modes for the test reset signal (TRST)
2339 are the default @option{trst_push_pull}, and @option{trst_open_drain}.
2340 Most boards connect this signal to a pulldown, so the JTAG TAPs
2341 never leave reset unless they are hooked up to a JTAG adapter.
2342
2343 @item
2344 Possible @var{srst_type} driver modes for the system reset signal (SRST)
2345 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
2346 Most boards connect this signal to a pullup, and allow the
2347 signal to be pulled low by various events including system
2348 powerup and pressing a reset button.
2349 @end itemize
2350 @end deffn
2351
2352 @section Custom Reset Handling
2353 @cindex events
2354
2355 OpenOCD has several ways to help support the various reset
2356 mechanisms provided by chip and board vendors.
2357 The commands shown in the previous section give standard parameters.
2358 There are also @emph{event handlers} associated with TAPs or Targets.
2359 Those handlers are Tcl procedures you can provide, which are invoked
2360 at particular points in the reset sequence.
2361
2362 After configuring those mechanisms, you might still
2363 find your board doesn't start up or reset correctly.
2364 For example, maybe it needs a slightly different sequence
2365 of SRST and/or TRST manipulations, because of quirks that
2366 the @command{reset_config} mechanism doesn't address;
2367 or asserting both might trigger a stronger reset, which
2368 needs special attention.
2369
2370 Experiment with lower level operations, such as @command{jtag_reset}
2371 and the @command{jtag arp_*} operations shown here,
2372 to find a sequence of operations that works.
2373 @xref{JTAG Commands}.
2374 When you find a working sequence, it can be used to override
2375 @command{jtag_init}, which fires during OpenOCD startup
2376 (@pxref{Configuration Stage});
2377 or @command{init_reset}, which fires during reset processing.
2378
2379 You might also want to provide some project-specific reset
2380 schemes. For example, on a multi-target board the standard
2381 @command{reset} command would reset all targets, but you
2382 may need the ability to reset only one target at time and
2383 thus want to avoid using the board-wide SRST signal.
2384
2385 @deffn {Overridable Procedure} init_reset mode
2386 This is invoked near the beginning of the @command{reset} command,
2387 usually to provide as much of a cold (power-up) reset as practical.
2388 By default it is also invoked from @command{jtag_init} if
2389 the scan chain does not respond to pure JTAG operations.
2390 The @var{mode} parameter is the parameter given to the
2391 low level reset command (@option{halt},
2392 @option{init}, or @option{run}), @option{setup},
2393 or potentially some other value.
2394
2395 The default implementation just invokes @command{jtag arp_init-reset}.
2396 Replacements will normally build on low level JTAG
2397 operations such as @command{jtag_reset}.
2398 Operations here must not address individual TAPs
2399 (or their associated targets)
2400 until the JTAG scan chain has first been verified to work.
2401
2402 Implementations must have verified the JTAG scan chain before
2403 they return.
2404 This is done by calling @command{jtag arp_init}
2405 (or @command{jtag arp_init-reset}).
2406 @end deffn
2407
2408 @deffn Command {jtag arp_init}
2409 This validates the scan chain using just the four
2410 standard JTAG signals (TMS, TCK, TDI, TDO).
2411 It starts by issuing a JTAG-only reset.
2412 Then it performs checks to verify that the scan chain configuration
2413 matches the TAPs it can observe.
2414 Those checks include checking IDCODE values for each active TAP,
2415 and verifying the length of their instruction registers using
2416 TAP @code{-ircapture} and @code{-irmask} values.
2417 If these tests all pass, TAP @code{setup} events are
2418 issued to all TAPs with handlers for that event.
2419 @end deffn
2420
2421 @deffn Command {jtag arp_init-reset}
2422 This uses TRST and SRST to try resetting
2423 everything on the JTAG scan chain
2424 (and anything else connected to SRST).
2425 It then invokes the logic of @command{jtag arp_init}.
2426 @end deffn
2427
2428
2429 @node TAP Declaration
2430 @chapter TAP Declaration
2431 @cindex TAP declaration
2432 @cindex TAP configuration
2433
2434 @emph{Test Access Ports} (TAPs) are the core of JTAG.
2435 TAPs serve many roles, including:
2436
2437 @itemize @bullet
2438 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target
2439 @item @b{Flash Programing} Some chips program the flash directly via JTAG.
2440 Others do it indirectly, making a CPU do it.
2441 @item @b{Program Download} Using the same CPU support GDB uses,
2442 you can initialize a DRAM controller, download code to DRAM, and then
2443 start running that code.
2444 @item @b{Boundary Scan} Most chips support boundary scan, which
2445 helps test for board assembly problems like solder bridges
2446 and missing connections
2447 @end itemize
2448
2449 OpenOCD must know about the active TAPs on your board(s).
2450 Setting up the TAPs is the core task of your configuration files.
2451 Once those TAPs are set up, you can pass their names to code
2452 which sets up CPUs and exports them as GDB targets,
2453 probes flash memory, performs low-level JTAG operations, and more.
2454
2455 @section Scan Chains
2456 @cindex scan chain
2457
2458 TAPs are part of a hardware @dfn{scan chain},
2459 which is daisy chain of TAPs.
2460 They also need to be added to
2461 OpenOCD's software mirror of that hardware list,
2462 giving each member a name and associating other data with it.
2463 Simple scan chains, with a single TAP, are common in
2464 systems with a single microcontroller or microprocessor.
2465 More complex chips may have several TAPs internally.
2466 Very complex scan chains might have a dozen or more TAPs:
2467 several in one chip, more in the next, and connecting
2468 to other boards with their own chips and TAPs.
2469
2470 You can display the list with the @command{scan_chain} command.
2471 (Don't confuse this with the list displayed by the @command{targets}
2472 command, presented in the next chapter.
2473 That only displays TAPs for CPUs which are configured as
2474 debugging targets.)
2475 Here's what the scan chain might look like for a chip more than one TAP:
2476
2477 @verbatim
2478 TapName Enabled IdCode Expected IrLen IrCap IrMask Instr
2479 -- ------------------ ------- ---------- ---------- ----- ----- ------ -----
2480 0 omap5912.dsp Y 0x03df1d81 0x03df1d81 38 0 0 0x...
2481 1 omap5912.arm Y 0x0692602f 0x0692602f 4 0x1 0 0xc
2482 2 omap5912.unknown Y 0x00000000 0x00000000 8 0 0 0xff
2483 @end verbatim
2484
2485 Unfortunately those TAPs can't always be autoconfigured,
2486 because not all devices provide good support for that.
2487 JTAG doesn't require supporting IDCODE instructions, and
2488 chips with JTAG routers may not link TAPs into the chain
2489 until they are told to do so.
2490
2491 The configuration mechanism currently supported by OpenOCD
2492 requires explicit configuration of all TAP devices using
2493 @command{jtag newtap} commands, as detailed later in this chapter.
2494 A command like this would declare one tap and name it @code{chip1.cpu}:
2495
2496 @example
2497 jtag newtap chip1 cpu -irlen 4 -expected-id 0x3ba00477
2498 @end example
2499
2500 Each target configuration file lists the TAPs provided
2501 by a given chip.
2502 Board configuration files combine all the targets on a board,
2503 and so forth.
2504 Note that @emph{the order in which TAPs are declared is very important.}
2505 It must match the order in the JTAG scan chain, both inside
2506 a single chip and between them.
2507 @xref{FAQ TAP Order}.
2508
2509 For example, the ST Microsystems STR912 chip has
2510 three separate TAPs@footnote{See the ST
2511 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
2512 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
2513 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}}.
2514 To configure those taps, @file{target/str912.cfg}
2515 includes commands something like this:
2516
2517 @example
2518 jtag newtap str912 flash ... params ...
2519 jtag newtap str912 cpu ... params ...
2520 jtag newtap str912 bs ... params ...
2521 @end example
2522
2523 Actual config files use a variable instead of literals like
2524 @option{str912}, to support more than one chip of each type.
2525 @xref{Config File Guidelines}.
2526
2527 @deffn Command {jtag names}
2528 Returns the names of all current TAPs in the scan chain.
2529 Use @command{jtag cget} or @command{jtag tapisenabled}
2530 to examine attributes and state of each TAP.
2531 @example
2532 foreach t [jtag names] @{
2533 puts [format "TAP: %s\n" $t]
2534 @}
2535 @end example
2536 @end deffn
2537
2538 @deffn Command {scan_chain}
2539 Displays the TAPs in the scan chain configuration,
2540 and their status.
2541 The set of TAPs listed by this command is fixed by
2542 exiting the OpenOCD configuration stage,
2543 but systems with a JTAG router can
2544 enable or disable TAPs dynamically.
2545 In addition to the enable/disable status, the contents of
2546 each TAP's instruction register can also change.
2547 @end deffn
2548
2549 @c FIXME! "jtag cget" should be able to return all TAP
2550 @c attributes, like "$target_name cget" does for targets.
2551
2552 @c Probably want "jtag eventlist", and a "tap-reset" event
2553 @c (on entry to RESET state).
2554
2555 @section TAP Names
2556 @cindex dotted name
2557
2558 When TAP objects are declared with @command{jtag newtap},
2559 a @dfn{dotted.name} is created for the TAP, combining the
2560 name of a module (usually a chip) and a label for the TAP.
2561 For example: @code{xilinx.tap}, @code{str912.flash},
2562 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
2563 Many other commands use that dotted.name to manipulate or
2564 refer to the TAP. For example, CPU configuration uses the
2565 name, as does declaration of NAND or NOR flash banks.
2566
2567 The components of a dotted name should follow ``C'' symbol
2568 name rules: start with an alphabetic character, then numbers
2569 and underscores are OK; while others (including dots!) are not.
2570
2571 @quotation Tip
2572 In older code, JTAG TAPs were numbered from 0..N.
2573 This feature is still present.
2574 However its use is highly discouraged, and
2575 should not be relied on; it will be removed by mid-2010.
2576 Update all of your scripts to use TAP names rather than numbers,
2577 by paying attention to the runtime warnings they trigger.
2578 Using TAP numbers in target configuration scripts prevents
2579 reusing those scripts on boards with multiple targets.
2580 @end quotation
2581
2582 @section TAP Declaration Commands
2583
2584 @c shouldn't this be(come) a {Config Command}?
2585 @anchor{jtag newtap}
2586 @deffn Command {jtag newtap} chipname tapname configparams...
2587 Declares a new TAP with the dotted name @var{chipname}.@var{tapname},
2588 and configured according to the various @var{configparams}.
2589
2590 The @var{chipname} is a symbolic name for the chip.
2591 Conventionally target config files use @code{$_CHIPNAME},
2592 defaulting to the model name given by the chip vendor but
2593 overridable.
2594
2595 @cindex TAP naming convention
2596 The @var{tapname} reflects the role of that TAP,
2597 and should follow this convention:
2598
2599 @itemize @bullet
2600 @item @code{bs} -- For boundary scan if this is a seperate TAP;
2601 @item @code{cpu} -- The main CPU of the chip, alternatively
2602 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
2603 @code{arm1} and @code{arm2} on chips two ARMs, and so forth;
2604 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
2605 @item @code{flash} -- If the chip has a flash TAP, like the str912;
2606 @item @code{jrc} -- For JTAG route controller (example: the ICEpick modules
2607 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
2608 @item @code{tap} -- Should be used only FPGA or CPLD like devices
2609 with a single TAP;
2610 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
2611 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
2612 For example, the Freescale IMX31 has a SDMA (Smart DMA) with
2613 a JTAG TAP; that TAP should be named @code{sdma}.
2614 @end itemize
2615
2616 Every TAP requires at least the following @var{configparams}:
2617
2618 @itemize @bullet
2619 @item @code{-irlen} @var{NUMBER}
2620 @*The length in bits of the
2621 instruction register, such as 4 or 5 bits.
2622 @end itemize
2623
2624 A TAP may also provide optional @var{configparams}:
2625
2626 @itemize @bullet
2627 @item @code{-disable} (or @code{-enable})
2628 @*Use the @code{-disable} parameter to flag a TAP which is not
2629 linked in to the scan chain after a reset using either TRST
2630 or the JTAG state machine's @sc{reset} state.
2631 You may use @code{-enable} to highlight the default state
2632 (the TAP is linked in).
2633 @xref{Enabling and Disabling TAPs}.
2634 @item @code{-expected-id} @var{number}
2635 @*A non-zero @var{number} represents a 32-bit IDCODE
2636 which you expect to find when the scan chain is examined.
2637 These codes are not required by all JTAG devices.
2638 @emph{Repeat the option} as many times as required if more than one
2639 ID code could appear (for example, multiple versions).
2640 Specify @var{number} as zero to suppress warnings about IDCODE
2641 values that were found but not included in the list.
2642
2643 Provide this value if at all possible, since it lets OpenOCD
2644 tell when the scan chain it sees isn't right. These values
2645 are provided in vendors' chip documentation, usually a technical
2646 reference manual. Sometimes you may need to probe the JTAG
2647 hardware to find these values.
2648 @xref{Autoprobing}.
2649 @item @code{-ircapture} @var{NUMBER}
2650 @*The bit pattern loaded by the TAP into the JTAG shift register
2651 on entry to the @sc{ircapture} state, such as 0x01.
2652 JTAG requires the two LSBs of this value to be 01.
2653 By default, @code{-ircapture} and @code{-irmask} are set
2654 up to verify that two-bit value. You may provide
2655 additional bits, if you know them, or indicate that
2656 a TAP doesn't conform to the JTAG specification.
2657 @item @code{-irmask} @var{NUMBER}
2658 @*A mask used with @code{-ircapture}
2659 to verify that instruction scans work correctly.
2660 Such scans are not used by OpenOCD except to verify that
2661 there seems to be no problems with JTAG scan chain operations.
2662 @end itemize
2663 @end deffn
2664
2665 @section Other TAP commands
2666
2667 @deffn Command {jtag cget} dotted.name @option{-event} name
2668 @deffnx Command {jtag configure} dotted.name @option{-event} name string
2669 At this writing this TAP attribute
2670 mechanism is used only for event handling.
2671 (It is not a direct analogue of the @code{cget}/@code{configure}
2672 mechanism for debugger targets.)
2673 See the next section for information about the available events.
2674
2675 The @code{configure} subcommand assigns an event handler,
2676 a TCL string which is evaluated when the event is triggered.
2677 The @code{cget} subcommand returns that handler.
2678 @end deffn
2679
2680 @anchor{TAP Events}
2681 @section TAP Events
2682 @cindex events
2683 @cindex TAP events
2684
2685 OpenOCD includes two event mechanisms.
2686 The one presented here applies to all JTAG TAPs.
2687 The other applies to debugger targets,
2688 which are associated with certain TAPs.
2689
2690 The TAP events currently defined are:
2691
2692 @itemize @bullet
2693 @item @b{post-reset}
2694 @* The TAP has just completed a JTAG reset.
2695 The tap may still be in the JTAG @sc{reset} state.
2696 Handlers for these events might perform initialization sequences
2697 such as issuing TCK cycles, TMS sequences to ensure
2698 exit from the ARM SWD mode, and more.
2699
2700 Because the scan chain has not yet been verified, handlers for these events
2701 @emph{should not issue commands which scan the JTAG IR or DR registers}
2702 of any particular target.
2703 @b{NOTE:} As this is written (September 2009), nothing prevents such access.
2704 @item @b{setup}
2705 @* The scan chain has been reset and verified.
2706 This handler may enable TAPs as needed.
2707 @item @b{tap-disable}
2708 @* The TAP needs to be disabled. This handler should
2709 implement @command{jtag tapdisable}
2710 by issuing the relevant JTAG commands.
2711 @item @b{tap-enable}
2712 @* The TAP needs to be enabled. This handler should
2713 implement @command{jtag tapenable}
2714 by issuing the relevant JTAG commands.
2715 @end itemize
2716
2717 If you need some action after each JTAG reset, which isn't actually
2718 specific to any TAP (since you can't yet trust the scan chain's
2719 contents to be accurate), you might:
2720
2721 @example
2722 jtag configure CHIP.jrc -event post-reset @{
2723 echo "JTAG Reset done"
2724 ... non-scan jtag operations to be done after reset
2725 @}
2726 @end example
2727
2728
2729 @anchor{Enabling and Disabling TAPs}
2730 @section Enabling and Disabling TAPs
2731 @cindex JTAG Route Controller
2732 @cindex jrc
2733
2734 In some systems, a @dfn{JTAG Route Controller} (JRC)
2735 is used to enable and/or disable specific JTAG TAPs.
2736 Many ARM based chips from Texas Instruments include
2737 an ``ICEpick'' module, which is a JRC.
2738 Such chips include DaVinci and OMAP3 processors.
2739
2740 A given TAP may not be visible until the JRC has been
2741 told to link it into the scan chain; and if the JRC
2742 has been told to unlink that TAP, it will no longer
2743 be visible.
2744 Such routers address problems that JTAG ``bypass mode''
2745 ignores, such as:
2746
2747 @itemize
2748 @item The scan chain can only go as fast as its slowest TAP.
2749 @item Having many TAPs slows instruction scans, since all
2750 TAPs receive new instructions.
2751 @item TAPs in the scan chain must be powered up, which wastes
2752 power and prevents debugging some power management mechanisms.
2753 @end itemize
2754
2755 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
2756 as implied by the existence of JTAG routers.
2757 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
2758 does include a kind of JTAG router functionality.
2759
2760 @c (a) currently the event handlers don't seem to be able to
2761 @c fail in a way that could lead to no-change-of-state.
2762
2763 In OpenOCD, tap enabling/disabling is invoked by the Tcl commands
2764 shown below, and is implemented using TAP event handlers.
2765 So for example, when defining a TAP for a CPU connected to
2766 a JTAG router, your @file{target.cfg} file
2767 should define TAP event handlers using
2768 code that looks something like this:
2769
2770 @example
2771 jtag configure CHIP.cpu -event tap-enable @{
2772 ... jtag operations using CHIP.jrc
2773 @}
2774 jtag configure CHIP.cpu -event tap-disable @{
2775 ... jtag operations using CHIP.jrc
2776 @}
2777 @end example
2778
2779 Then you might want that CPU's TAP enabled almost all the time:
2780
2781 @example
2782 jtag configure $CHIP.jrc -event setup "jtag tapenable $CHIP.cpu"
2783 @end example
2784
2785 Note how that particular setup event handler declaration
2786 uses quotes to evaluate @code{$CHIP} when the event is configured.
2787 Using brackets @{ @} would cause it to be evaluated later,
2788 at runtime, when it might have a different value.
2789
2790 @deffn Command {jtag tapdisable} dotted.name
2791 If necessary, disables the tap
2792 by sending it a @option{tap-disable} event.
2793 Returns the string "1" if the tap
2794 specified by @var{dotted.name} is enabled,
2795 and "0" if it is disabled.
2796 @end deffn
2797
2798 @deffn Command {jtag tapenable} dotted.name
2799 If necessary, enables the tap
2800 by sending it a @option{tap-enable} event.
2801 Returns the string "1" if the tap
2802 specified by @var{dotted.name} is enabled,
2803 and "0" if it is disabled.
2804 @end deffn
2805
2806 @deffn Command {jtag tapisenabled} dotted.name
2807 Returns the string "1" if the tap
2808 specified by @var{dotted.name} is enabled,
2809 and "0" if it is disabled.
2810
2811 @quotation Note
2812 Humans will find the @command{scan_chain} command more helpful
2813 for querying the state of the JTAG taps.
2814 @end quotation
2815 @end deffn
2816
2817 @anchor{Autoprobing}
2818 @section Autoprobing
2819 @cindex autoprobe
2820 @cindex JTAG autoprobe
2821
2822 TAP configuration is the first thing that needs to be done
2823 after interface and reset configuration. Sometimes it's
2824 hard finding out what TAPs exist, or how they are identified.
2825 Vendor documentation is not always easy to find and use.
2826
2827 To help you get past such problems, OpenOCD has a limited
2828 @emph{autoprobing} ability to look at the scan chain, doing
2829 a @dfn{blind interrogation} and then reporting the TAPs it finds.
2830 To use this mechanism, start the OpenOCD server with only data
2831 that configures your JTAG interface, and arranges to come up
2832 with a slow clock (many devices don't support fast JTAG clocks
2833 right when they come out of reset).
2834
2835 For example, your @file{openocd.cfg} file might have:
2836
2837 @example
2838 source [find interface/olimex-arm-usb-tiny-h.cfg]
2839 reset_config trst_and_srst
2840 jtag_rclk 8
2841 @end example
2842
2843 When you start the server without any TAPs configured, it will
2844 attempt to autoconfigure the TAPs. There are two parts to this:
2845
2846 @enumerate
2847 @item @emph{TAP discovery} ...
2848 After a JTAG reset (sometimes a system reset may be needed too),
2849 each TAP's data registers will hold the contents of either the
2850 IDCODE or BYPASS register.
2851 If JTAG communication is working, OpenOCD will see each TAP,
2852 and report what @option{-expected-id} to use with it.
2853 @item @emph{IR Length discovery} ...
2854 Unfortunately JTAG does not provide a reliable way to find out
2855 the value of the @option{-irlen} parameter to use with a TAP
2856 that is discovered.
2857 If OpenOCD can discover the length of a TAP's instruction
2858 register, it will report it.
2859 Otherwise you may need to consult vendor documentation, such
2860 as chip data sheets or BSDL files.
2861 @end enumerate
2862
2863 In many cases your board will have a simple scan chain with just
2864 a single device. Here's what OpenOCD reported with one board
2865 that's a bit more complex:
2866
2867 @example
2868 clock speed 8 kHz
2869 There are no enabled taps. AUTO PROBING MIGHT NOT WORK!!
2870 AUTO auto0.tap - use "jtag newtap auto0 tap -expected-id 0x2b900f0f ..."
2871 AUTO auto1.tap - use "jtag newtap auto1 tap -expected-id 0x07926001 ..."
2872 AUTO auto2.tap - use "jtag newtap auto2 tap -expected-id 0x0b73b02f ..."
2873 AUTO auto0.tap - use "... -irlen 4"
2874 AUTO auto1.tap - use "... -irlen 4"
2875 AUTO auto2.tap - use "... -irlen 6"
2876 no gdb ports allocated as no target has been specified
2877 @end example
2878
2879 Given that information, you should be able to either find some existing
2880 config files to use, or create your own. If you create your own, you
2881 would configure from the bottom up: first a @file{target.cfg} file
2882 with these TAPs, any targets associated with them, and any on-chip
2883 resources; then a @file{board.cfg} with off-chip resources, clocking,
2884 and so forth.
2885
2886 @node CPU Configuration
2887 @chapter CPU Configuration
2888 @cindex GDB target
2889
2890 This chapter discusses how to set up GDB debug targets for CPUs.
2891 You can also access these targets without GDB
2892 (@pxref{Architecture and Core Commands},
2893 and @ref{Target State handling}) and
2894 through various kinds of NAND and NOR flash commands.
2895 If you have multiple CPUs you can have multiple such targets.
2896
2897 We'll start by looking at how to examine the targets you have,
2898 then look at how to add one more target and how to configure it.
2899
2900 @section Target List
2901 @cindex target, current
2902 @cindex target, list
2903
2904 All targets that have been set up are part of a list,
2905 where each member has a name.
2906 That name should normally be the same as the TAP name.
2907 You can display the list with the @command{targets}
2908 (plural!) command.
2909 This display often has only one CPU; here's what it might
2910 look like with more than one:
2911 @verbatim
2912 TargetName Type Endian TapName State
2913 -- ------------------ ---------- ------ ------------------ ------------
2914 0* at91rm9200.cpu arm920t little at91rm9200.cpu running
2915 1 MyTarget cortex_m3 little mychip.foo tap-disabled
2916 @end verbatim
2917
2918 One member of that list is the @dfn{current target}, which
2919 is implicitly referenced by many commands.
2920 It's the one marked with a @code{*} near the target name.
2921 In particular, memory addresses often refer to the address
2922 space seen by that current target.
2923 Commands like @command{mdw} (memory display words)
2924 and @command{flash erase_address} (erase NOR flash blocks)
2925 are examples; and there are many more.
2926
2927 Several commands let you examine the list of targets:
2928
2929 @deffn Command {target count}
2930 @emph{Note: target numbers are deprecated; don't use them.
2931 They will be removed shortly after August 2010, including this command.
2932 Iterate target using @command{target names}, not by counting.}
2933
2934 Returns the number of targets, @math{N}.
2935 The highest numbered target is @math{N - 1}.
2936 @example
2937 set c [target count]
2938 for @{ set x 0 @} @{ $x < $c @} @{ incr x @} @{
2939 # Assuming you have created this function
2940 print_target_details $x
2941 @}
2942 @end example
2943 @end deffn
2944
2945 @deffn Command {target current}
2946 Returns the name of the current target.
2947 @end deffn
2948
2949 @deffn Command {target names}
2950 Lists the names of all current targets in the list.
2951 @example
2952 foreach t [target names] @{
2953 puts [format "Target: %s\n" $t]
2954 @}
2955 @end example
2956 @end deffn
2957
2958 @deffn Command {target number} number
2959 @emph{Note: target numbers are deprecated; don't use them.
2960 They will be removed shortly after August 2010, including this command.}
2961
2962 The list of targets is numbered starting at zero.
2963 This command returns the name of the target at index @var{number}.
2964 @example
2965 set thename [target number $x]
2966 puts [format "Target %d is: %s\n" $x $thename]
2967 @end example
2968 @end deffn
2969
2970 @c yep, "target list" would have been better.
2971 @c plus maybe "target setdefault".
2972
2973 @deffn Command targets [name]
2974 @emph{Note: the name of this command is plural. Other target
2975 command names are singular.}
2976
2977 With no parameter, this command displays a table of all known
2978 targets in a user friendly form.
2979
2980 With a parameter, this command sets the current target to
2981 the given target with the given @var{name}; this is
2982 only relevant on boards which have more than one target.
2983 @end deffn
2984
2985 @section Target CPU Types and Variants
2986 @cindex target type
2987 @cindex CPU type
2988 @cindex CPU variant
2989
2990 Each target has a @dfn{CPU type}, as shown in the output of
2991 the @command{targets} command. You need to specify that type
2992 when calling @command{target create}.
2993 The CPU type indicates more than just the instruction set.
2994 It also indicates how that instruction set is implemented,
2995 what kind of debug support it integrates,
2996 whether it has an MMU (and if so, what kind),
2997 what core-specific commands may be available
2998 (@pxref{Architecture and Core Commands}),
2999 and more.
3000
3001 For some CPU types, OpenOCD also defines @dfn{variants} which
3002 indicate differences that affect their handling.
3003 For example, a particular implementation bug might need to be
3004 worked around in some chip versions.
3005
3006 It's easy to see what target types are supported,
3007 since there's a command to list them.
3008 However, there is currently no way to list what target variants
3009 are supported (other than by reading the OpenOCD source code).
3010
3011 @anchor{target types}
3012 @deffn Command {target types}
3013 Lists all supported target types.
3014 At this writing, the supported CPU types and variants are:
3015
3016 @itemize @bullet
3017 @item @code{arm11} -- this is a generation of ARMv6 cores
3018 @item @code{arm720t} -- this is an ARMv4 core with an MMU
3019 @item @code{arm7tdmi} -- this is an ARMv4 core
3020 @item @code{arm920t} -- this is an ARMv5 core with an MMU
3021 @item @code{arm926ejs} -- this is an ARMv5 core with an MMU
3022 @item @code{arm966e} -- this is an ARMv5 core
3023 @item @code{arm9tdmi} -- this is an ARMv4 core
3024 @item @code{avr} -- implements Atmel's 8-bit AVR instruction set.
3025 (Support for this is preliminary and incomplete.)
3026 @item @code{cortex_a8} -- this is an ARMv7 core with an MMU
3027 @item @code{cortex_m3} -- this is an ARMv7 core, supporting only the
3028 compact Thumb2 instruction set. It supports one variant:
3029 @itemize @minus
3030 @item @code{lm3s} ... Use this when debugging older Stellaris LM3S targets.
3031 This will cause OpenOCD to use a software reset rather than asserting
3032 SRST, to avoid a issue with clearing the debug registers.
3033 This is fixed in Fury Rev B, DustDevil Rev B, Tempest; these revisions will
3034 be detected and the normal reset behaviour used.
3035 @end itemize
3036 @item @code{dragonite} -- resembles arm966e
3037 @item @code{fa526} -- resembles arm920 (w/o Thumb)
3038 @item @code{feroceon} -- resembles arm926
3039 @item @code{mips_m4k} -- a MIPS core. This supports one variant:
3040 @itemize @minus
3041 @item @code{ejtag_srst} ... Use this when debugging targets that do not
3042 provide a functional SRST line on the EJTAG connector. This causes
3043 OpenOCD to instead use an EJTAG software reset command to reset the
3044 processor.
3045 You still need to enable @option{srst} on the @command{reset_config}
3046 command to enable OpenOCD hardware reset functionality.
3047 @end itemize
3048 @item @code{xscale} -- this is actually an architecture,
3049 not a CPU type. It is based on the ARMv5 architecture.
3050 There are several variants defined:
3051 @itemize @minus
3052 @item @code{ixp42x}, @code{ixp45x}, @code{ixp46x},
3053 @code{pxa27x} ... instruction register length is 7 bits
3054 @item @code{pxa250}, @code{pxa255},
3055 @code{pxa26x} ... instruction register length is 5 bits
3056 @end itemize
3057 @end itemize
3058 @end deffn
3059
3060 To avoid being confused by the variety of ARM based cores, remember
3061 this key point: @emph{ARM is a technology licencing company}.
3062 (See: @url{http://www.arm.com}.)
3063 The CPU name used by OpenOCD will reflect the CPU design that was
3064 licenced, not a vendor brand which incorporates that design.
3065 Name prefixes like arm7, arm9, arm11, and cortex
3066 reflect design generations;
3067 while names like ARMv4, ARMv5, ARMv6, and ARMv7
3068 reflect an architecture version implemented by a CPU design.
3069
3070 @anchor{Target Configuration}
3071 @section Target Configuration
3072
3073 Before creating a ``target'', you must have added its TAP to the scan chain.
3074 When you've added that TAP, you will have a @code{dotted.name}
3075 which is used to set up the CPU support.
3076 The chip-specific configuration file will normally configure its CPU(s)
3077 right after it adds all of the chip's TAPs to the scan chain.
3078
3079 Although you can set up a target in one step, it's often clearer if you
3080 use shorter commands and do it in two steps: create it, then configure
3081 optional parts.
3082 All operations on the target after it's created will use a new
3083 command, created as part of target creation.
3084
3085 The two main things to configure after target creation are
3086 a work area, which usually has target-specific defaults even
3087 if the board setup code overrides them later;
3088 and event handlers (@pxref{Target Events}), which tend
3089 to be much more board-specific.
3090 The key steps you use might look something like this
3091
3092 @example
3093 target create MyTarget cortex_m3 -chain-position mychip.cpu
3094 $MyTarget configure -work-area-phys 0x08000 -work-area-size 8096
3095 $MyTarget configure -event reset-deassert-pre @{ jtag_rclk 5 @}
3096 $MyTarget configure -event reset-init @{ myboard_reinit @}
3097 @end example
3098
3099 You should specify a working area if you can; typically it uses some
3100 on-chip SRAM.
3101 Such a working area can speed up many things, including bulk
3102 writes to target memory;
3103 flash operations like checking to see if memory needs to be erased;
3104 GDB memory checksumming;
3105 and more.
3106
3107 @quotation Warning
3108 On more complex chips, the work area can become
3109 inaccessible when application code
3110 (such as an operating system)
3111 enables or disables the MMU.
3112 For example, the particular MMU context used to acess the virtual
3113 address will probably matter ... and that context might not have
3114 easy access to other addresses needed.
3115 At this writing, OpenOCD doesn't have much MMU intelligence.
3116 @end quotation
3117
3118 It's often very useful to define a @code{reset-init} event handler.
3119 For systems that are normally used with a boot loader,
3120 common tasks include updating clocks and initializing memory
3121 controllers.
3122 That may be needed to let you write the boot loader into flash,
3123 in order to ``de-brick'' your board; or to load programs into
3124 external DDR memory without having run the boot loader.
3125
3126 @deffn Command {target create} target_name type configparams...
3127 This command creates a GDB debug target that refers to a specific JTAG tap.
3128 It enters that target into a list, and creates a new
3129 command (@command{@var{target_name}}) which is used for various
3130 purposes including additional configuration.
3131
3132 @itemize @bullet
3133 @item @var{target_name} ... is the name of the debug target.
3134 By convention this should be the same as the @emph{dotted.name}
3135 of the TAP associated with this target, which must be specified here
3136 using the @code{-chain-position @var{dotted.name}} configparam.
3137
3138 This name is also used to create the target object command,
3139 referred to here as @command{$target_name},
3140 and in other places the target needs to be identified.
3141 @item @var{type} ... specifies the target type. @xref{target types}.
3142 @item @var{configparams} ... all parameters accepted by
3143 @command{$target_name configure} are permitted.
3144 If the target is big-endian, set it here with @code{-endian big}.
3145 If the variant matters, set it here with @code{-variant}.
3146
3147 You @emph{must} set the @code{-chain-position @var{dotted.name}} here.
3148 @end itemize
3149 @end deffn
3150
3151 @deffn Command {$target_name configure} configparams...
3152 The options accepted by this command may also be
3153 specified as parameters to @command{target create}.
3154 Their values can later be queried one at a time by
3155 using the @command{$target_name cget} command.
3156
3157 @emph{Warning:} changing some of these after setup is dangerous.
3158 For example, moving a target from one TAP to another;
3159 and changing its endianness or variant.
3160
3161 @itemize @bullet
3162
3163 @item @code{-chain-position} @var{dotted.name} -- names the TAP
3164 used to access this target.
3165
3166 @item @code{-endian} (@option{big}|@option{little}) -- specifies
3167 whether the CPU uses big or little endian conventions
3168
3169 @item @code{-event} @var{event_name} @var{event_body} --
3170 @xref{Target Events}.
3171 Note that this updates a list of named event handlers.
3172 Calling this twice with two different event names assigns
3173 two different handlers, but calling it twice with the
3174 same event name assigns only one handler.
3175
3176 @item @code{-variant} @var{name} -- specifies a variant of the target,
3177 which OpenOCD needs to know about.
3178
3179 @item @code{-work-area-backup} (@option{0}|@option{1}) -- says
3180 whether the work area gets backed up; by default,
3181 @emph{it is not backed up.}
3182 When possible, use a working_area that doesn't need to be backed up,
3183 since performing a backup slows down operations.
3184 For example, the beginning of an SRAM block is likely to
3185 be used by most build systems, but the end is often unused.
3186
3187 @item @code{-work-area-size} @var{size} -- specify work are size,
3188 in bytes. The same size applies regardless of whether its physical
3189 or virtual address is being used.
3190
3191 @item @code{-work-area-phys} @var{address} -- set the work area
3192 base @var{address} to be used when no MMU is active.
3193
3194 @item @code{-work-area-virt} @var{address} -- set the work area
3195 base @var{address} to be used when an MMU is active.
3196 @emph{Do not specify a value for this except on targets with an MMU.}
3197 The value should normally correspond to a static mapping for the
3198 @code{-work-area-phys} address, set up by the current operating system.
3199
3200 @end itemize
3201 @end deffn
3202
3203 @section Other $target_name Commands
3204 @cindex object command
3205
3206 The Tcl/Tk language has the concept of object commands,
3207 and OpenOCD adopts that same model for targets.
3208
3209 A good Tk example is a on screen button.
3210 Once a button is created a button
3211 has a name (a path in Tk terms) and that name is useable as a first
3212 class command. For example in Tk, one can create a button and later
3213 configure it like this:
3214
3215 @example
3216 # Create
3217 button .foobar -background red -command @{ foo @}
3218 # Modify
3219 .foobar configure -foreground blue
3220 # Query
3221 set x [.foobar cget -background]
3222 # Report
3223 puts [format "The button is %s" $x]
3224 @end example
3225
3226 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
3227 button, and its object commands are invoked the same way.
3228
3229 @example
3230 str912.cpu mww 0x1234 0x42
3231 omap3530.cpu mww 0x5555 123
3232 @end example
3233
3234 The commands supported by OpenOCD target objects are:
3235
3236 @deffn Command {$target_name arp_examine}
3237 @deffnx Command {$target_name arp_halt}
3238 @deffnx Command {$target_name arp_poll}
3239 @deffnx Command {$target_name arp_reset}
3240 @deffnx Command {$target_name arp_waitstate}
3241 Internal OpenOCD scripts (most notably @file{startup.tcl})
3242 use these to deal with specific reset cases.
3243 They are not otherwise documented here.
3244 @end deffn
3245
3246 @deffn Command {$target_name array2mem} arrayname width address count
3247 @deffnx Command {$target_name mem2array} arrayname width address count
3248 These provide an efficient script-oriented interface to memory.
3249 The @code{array2mem} primitive writes bytes, halfwords, or words;
3250 while @code{mem2array} reads them.
3251 In both cases, the TCL side uses an array, and
3252 the target side uses raw memory.
3253
3254 The efficiency comes from enabling the use of
3255 bulk JTAG data transfer operations.
3256 The script orientation comes from working with data
3257 values that are packaged for use by TCL scripts;
3258 @command{mdw} type primitives only print data they retrieve,
3259 and neither store nor return those values.
3260
3261 @itemize
3262 @item @var{arrayname} ... is the name of an array variable
3263 @item @var{width} ... is 8/16/32 - indicating the memory access size
3264 @item @var{address} ... is the target memory address
3265 @item @var{count} ... is the number of elements to process
3266 @end itemize
3267 @end deffn
3268
3269 @deffn Command {$target_name cget} queryparm
3270 Each configuration parameter accepted by
3271 @command{$target_name configure}
3272 can be individually queried, to return its current value.
3273 The @var{queryparm} is a parameter name
3274 accepted by that command, such as @code{-work-area-phys}.
3275 There are a few special cases:
3276
3277 @itemize @bullet
3278 @item @code{-event} @var{event_name} -- returns the handler for the
3279 event named @var{event_name}.
3280 This is a special case because setting a handler requires
3281 two parameters.
3282 @item @code{-type} -- returns the target type.
3283 This is a special case because this is set using
3284 @command{target create} and can't be changed
3285 using @command{$target_name configure}.
3286 @end itemize
3287
3288 For example, if you wanted to summarize information about
3289 all the targets you might use something like this:
3290
3291 @example
3292 foreach name [target names] @{
3293 set y [$name cget -endian]
3294 set z [$name cget -type]
3295 puts [format "Chip %d is %s, Endian: %s, type: %s" \
3296 $x $name $y $z]
3297 @}
3298 @end example
3299 @end deffn
3300
3301 @anchor{target curstate}
3302 @deffn Command {$target_name curstate}
3303 Displays the current target state:
3304 @code{debug-running},
3305 @code{halted},
3306 @code{reset},
3307 @code{running}, or @code{unknown}.
3308 (Also, @pxref{Event Polling}.)
3309 @end deffn
3310
3311 @deffn Command {$target_name eventlist}
3312 Displays a table listing all event handlers
3313 currently associated with this target.
3314 @xref{Target Events}.
3315 @end deffn
3316
3317 @deffn Command {$target_name invoke-event} event_name
3318 Invokes the handler for the event named @var{event_name}.
3319 (This is primarily intended for use by OpenOCD framework
3320 code, for example by the reset code in @file{startup.tcl}.)
3321 @end deffn
3322
3323 @deffn Command {$target_name mdw} addr [count]
3324 @deffnx Command {$target_name mdh} addr [count]
3325 @deffnx Command {$target_name mdb} addr [count]
3326 Display contents of address @var{addr}, as
3327 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
3328 or 8-bit bytes (@command{mdb}).
3329 If @var{count} is specified, displays that many units.
3330 (If you want to manipulate the data instead of displaying it,
3331 see the @code{mem2array} primitives.)
3332 @end deffn
3333
3334 @deffn Command {$target_name mww} addr word
3335 @deffnx Command {$target_name mwh} addr halfword
3336 @deffnx Command {$target_name mwb} addr byte
3337 Writes the specified @var{word} (32 bits),
3338 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
3339 at the specified address @var{addr}.
3340 @end deffn
3341
3342 @anchor{Target Events}
3343 @section Target Events
3344 @cindex target events
3345 @cindex events
3346 At various times, certain things can happen, or you want them to happen.
3347 For example:
3348 @itemize @bullet
3349 @item What should happen when GDB connects? Should your target reset?
3350 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
3351 @item During reset, do you need to write to certain memory locations
3352 to set up system clocks or
3353 to reconfigure the SDRAM?
3354 @end itemize
3355
3356 All of the above items can be addressed by target event handlers.
3357 These are set up by @command{$target_name configure -event} or
3358 @command{target create ... -event}.
3359
3360 The programmer's model matches the @code{-command} option used in Tcl/Tk
3361 buttons and events. The two examples below act the same, but one creates
3362 and invokes a small procedure while the other inlines it.
3363
3364 @example
3365 proc my_attach_proc @{ @} @{
3366 echo "Reset..."
3367 reset halt
3368 @}
3369 mychip.cpu configure -event gdb-attach my_attach_proc
3370 mychip.cpu configure -event gdb-attach @{
3371 echo "Reset..."
3372 reset halt
3373 @}
3374 @end example
3375
3376 The following target events are defined:
3377
3378 @itemize @bullet
3379 @item @b{debug-halted}
3380 @* The target has halted for debug reasons (i.e.: breakpoint)
3381 @item @b{debug-resumed}
3382 @* The target has resumed (i.e.: gdb said run)
3383 @item @b{early-halted}
3384 @* Occurs early in the halt process
3385 @ignore
3386 @item @b{examine-end}
3387 @* Currently not used (goal: when JTAG examine completes)
3388 @item @b{examine-start}
3389 @* Currently not used (goal: when JTAG examine starts)
3390 @end ignore
3391 @item @b{gdb-attach}
3392 @* When GDB connects
3393 @item @b{gdb-detach}
3394 @* When GDB disconnects
3395 @item @b{gdb-end}
3396 @* When the target has halted and GDB is not doing anything (see early halt)
3397 @item @b{gdb-flash-erase-start}
3398 @* Before the GDB flash process tries to erase the flash
3399 @item @b{gdb-flash-erase-end}
3400 @* After the GDB flash process has finished erasing the flash
3401 @item @b{gdb-flash-write-start}
3402 @* Before GDB writes to the flash
3403 @item @b{gdb-flash-write-end}
3404 @* After GDB writes to the flash
3405 @item @b{gdb-start}
3406 @* Before the target steps, gdb is trying to start/resume the target
3407 @item @b{halted}
3408 @* The target has halted
3409 @ignore
3410 @item @b{old-gdb_program_config}
3411 @* DO NOT USE THIS: Used internally
3412 @item @b{old-pre_resume}
3413 @* DO NOT USE THIS: Used internally
3414 @end ignore
3415 @item @b{reset-assert-pre}
3416 @* Issued as part of @command{reset} processing
3417 after @command{reset_init} was triggered
3418 but before SRST alone is re-asserted on the tap.
3419 @item @b{reset-assert-post}
3420 @* Issued as part of @command{reset} processing
3421 when SRST is asserted on the tap.
3422 @item @b{reset-deassert-pre}
3423 @* Issued as part of @command{reset} processing
3424 when SRST is about to be released on the tap.
3425 @item @b{reset-deassert-post}
3426 @* Issued as part of @command{reset} processing
3427 when SRST has been released on the tap.
3428 @item @b{reset-end}
3429 @* Issued as the final step in @command{reset} processing.
3430 @ignore
3431 @item @b{reset-halt-post}
3432 @* Currently not used
3433 @item @b{reset-halt-pre}
3434 @* Currently not used
3435 @end ignore
3436 @item @b{reset-init}
3437 @* Used by @b{reset init} command for board-specific initialization.
3438 This event fires after @emph{reset-deassert-post}.
3439
3440 This is where you would configure PLLs and clocking, set up DRAM so
3441 you can download programs that don't fit in on-chip SRAM, set up pin
3442 multiplexing, and so on.
3443 (You may be able to switch to a fast JTAG clock rate here, after
3444 the target clocks are fully set up.)
3445 @item @b{reset-start}
3446 @* Issued as part of @command{reset} processing
3447 before @command{reset_init} is called.
3448
3449 This is the most robust place to use @command{jtag_rclk}
3450 or @command{jtag_khz} to switch to a low JTAG clock rate,
3451 when reset disables PLLs needed to use a fast clock.
3452 @ignore
3453 @item @b{reset-wait-pos}
3454 @* Currently not used
3455 @item @b{reset-wait-pre}
3456 @* Currently not used
3457 @end ignore
3458 @item @b{resume-start}
3459 @* Before any target is resumed
3460 @item @b{resume-end}
3461 @* After all targets have resumed
3462 @item @b{resume-ok}
3463 @* Success
3464 @item @b{resumed}
3465 @* Target has resumed
3466 @end itemize
3467
3468
3469 @node Flash Commands
3470 @chapter Flash Commands
3471
3472 OpenOCD has different commands for NOR and NAND flash;
3473 the ``flash'' command works with NOR flash, while
3474 the ``nand'' command works with NAND flash.
3475 This partially reflects different hardware technologies:
3476 NOR flash usually supports direct CPU instruction and data bus access,
3477 while data from a NAND flash must be copied to memory before it can be
3478 used. (SPI flash must also be copied to memory before use.)
3479 However, the documentation also uses ``flash'' as a generic term;
3480 for example, ``Put flash configuration in board-specific files''.
3481
3482 Flash Steps:
3483 @enumerate
3484 @item Configure via the command @command{flash bank}
3485 @* Do this in a board-specific configuration file,
3486 passing parameters as needed by the driver.
3487 @item Operate on the flash via @command{flash subcommand}
3488 @* Often commands to manipulate the flash are typed by a human, or run
3489 via a script in some automated way. Common tasks include writing a
3490 boot loader, operating system, or other data.
3491 @item GDB Flashing
3492 @* Flashing via GDB requires the flash be configured via ``flash
3493 bank'', and the GDB flash features be enabled.
3494 @xref{GDB Configuration}.
3495 @end enumerate
3496
3497 Many CPUs have the ablity to ``boot'' from the first flash bank.
3498 This means that misprogramming that bank can ``brick'' a system,
3499 so that it can't boot.
3500 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
3501 board by (re)installing working boot firmware.
3502
3503 @anchor{NOR Configuration}
3504 @section Flash Configuration Commands
3505 @cindex flash configuration
3506
3507 @deffn {Config Command} {flash bank} driver base size chip_width bus_width target [driver_options]
3508 Configures a flash bank which provides persistent storage
3509 for addresses from @math{base} to @math{base + size - 1}.
3510 These banks will often be visible to GDB through the target's memory map.
3511 In some cases, configuring a flash bank will activate extra commands;
3512 see the driver-specific documentation.
3513
3514 @itemize @bullet
3515 @item @var{driver} ... identifies the controller driver
3516 associated with the flash bank being declared.
3517 This is usually @code{cfi} for external flash, or else
3518 the name of a microcontroller with embedded flash memory.
3519 @xref{Flash Driver List}.
3520 @item @var{base} ... Base address of the flash chip.
3521 @item @var{size} ... Size of the chip, in bytes.
3522 For some drivers, this value is detected from the hardware.
3523 @item @var{chip_width} ... Width of the flash chip, in bytes;
3524 ignored for most microcontroller drivers.
3525 @item @var{bus_width} ... Width of the data bus used to access the
3526 chip, in bytes; ignored for most microcontroller drivers.
3527 @item @var{target} ... Names the target used to issue
3528 commands to the flash controller.
3529 @comment Actually, it's currently a controller-specific parameter...
3530 @item @var{driver_options} ... drivers may support, or require,
3531 additional parameters. See the driver-specific documentation
3532 for more information.
3533 @end itemize
3534 @quotation Note
3535 This command is not available after OpenOCD initialization has completed.
3536 Use it in board specific configuration files, not interactively.
3537 @end quotation
3538 @end deffn
3539
3540 @comment the REAL name for this command is "ocd_flash_banks"
3541 @comment less confusing would be: "flash list" (like "nand list")
3542 @deffn Command {flash banks}
3543 Prints a one-line summary of each device declared
3544 using @command{flash bank}, numbered from zero.
3545 Note that this is the @emph{plural} form;
3546 the @emph{singular} form is a very different command.
3547 @end deffn
3548
3549 @deffn Command {flash probe} num
3550 Identify the flash, or validate the parameters of the configured flash. Operation
3551 depends on the flash type.
3552 The @var{num} parameter is a value shown by @command{flash banks}.
3553 Most flash commands will implicitly @emph{autoprobe} the bank;
3554 flash drivers can distinguish between probing and autoprobing,
3555 but most don't bother.
3556 @end deffn
3557
3558 @section Erasing, Reading, Writing to Flash
3559 @cindex flash erasing
3560 @cindex flash reading
3561 @cindex flash writing
3562 @cindex flash programming
3563
3564 One feature distinguishing NOR flash from NAND or serial flash technologies
3565 is that for read access, it acts exactly like any other addressible memory.
3566 This means you can use normal memory read commands like @command{mdw} or
3567 @command{dump_image} with it, with no special @command{flash} subcommands.
3568 @xref{Memory access}, and @ref{Image access}.
3569
3570 Write access works differently. Flash memory normally needs to be erased
3571 before it's written. Erasing a sector turns all of its bits to ones, and
3572 writing can turn ones into zeroes. This is why there are special commands
3573 for interactive erasing and writing, and why GDB needs to know which parts
3574 of the address space hold NOR flash memory.
3575
3576 @quotation Note
3577 Most of these erase and write commands leverage the fact that NOR flash
3578 chips consume target address space. They implicitly refer to the current
3579 JTAG target, and map from an address in that target's address space
3580 back to a flash bank.
3581 @comment In May 2009, those mappings may fail if any bank associated
3582 @comment with that target doesn't succesfuly autoprobe ... bug worth fixing?
3583 A few commands use abstract addressing based on bank and sector numbers,
3584 and don't depend on searching the current target and its address space.
3585 Avoid confusing the two command models.
3586 @end quotation
3587
3588 Some flash chips implement software protection against accidental writes,
3589 since such buggy writes could in some cases ``brick'' a system.
3590 For such systems, erasing and writing may require sector protection to be
3591 disabled first.
3592 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
3593 and AT91SAM7 on-chip flash.
3594 @xref{flash protect}.
3595
3596 @anchor{flash erase_sector}
3597 @deffn Command {flash erase_sector} num first last
3598 Erase sectors in bank @var{num}, starting at sector @var{first}
3599 up to and including @var{last}.
3600 Sector numbering starts at 0.
3601 Providing a @var{last} sector of @option{last}
3602 specifies "to the end of the flash bank".
3603 The @var{num} parameter is a value shown by @command{flash banks}.
3604 @end deffn
3605
3606 @deffn Command {flash erase_address} address length
3607 Erase sectors starting at @var{address} for @var{length} bytes.
3608 The flash bank to use is inferred from the @var{address}, and
3609 the specified length must stay within that bank.
3610 As a special case, when @var{length} is zero and @var{address} is
3611 the start of the bank, the whole flash is erased.
3612 @end deffn
3613
3614 @deffn Command {flash fillw} address word length
3615 @deffnx Command {flash fillh} address halfword length
3616 @deffnx Command {flash fillb} address byte length
3617 Fills flash memory with the specified @var{word} (32 bits),
3618 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
3619 starting at @var{address} and continuing
3620 for @var{length} units (word/halfword/byte).
3621 No erasure is done before writing; when needed, that must be done
3622 before issuing this command.
3623 Writes are done in blocks of up to 1024 bytes, and each write is
3624 verified by reading back the data and comparing it to what was written.
3625 The flash bank to use is inferred from the @var{address} of
3626 each block, and the specified length must stay within that bank.
3627 @end deffn
3628 @comment no current checks for errors if fill blocks touch multiple banks!
3629
3630 @anchor{flash write_bank}
3631 @deffn Command {flash write_bank} num filename offset
3632 Write the binary @file{filename} to flash bank @var{num},
3633 starting at @var{offset} bytes from the beginning of the bank.
3634 The @var{num} parameter is a value shown by @command{flash banks}.
3635 @end deffn
3636
3637 @anchor{flash write_image}
3638 @deffn Command {flash write_image} [erase] [unlock] filename [offset] [type]
3639 Write the image @file{filename} to the current target's flash bank(s).
3640 A relocation @var{offset} may be specified, in which case it is added
3641 to the base address for each section in the image.
3642 The file [@var{type}] can be specified
3643 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
3644 @option{elf} (ELF file), @option{s19} (Motorola s19).
3645 @option{mem}, or @option{builder}.
3646 The relevant flash sectors will be erased prior to programming
3647 if the @option{erase} parameter is given. If @option{unlock} is
3648 provided, then the flash banks are unlocked before erase and
3649 program. The flash bank to use is inferred from the @var{address} of
3650 each image segment.
3651 @end deffn
3652
3653 @section Other Flash commands
3654 @cindex flash protection
3655
3656 @deffn Command {flash erase_check} num
3657 Check erase state of sectors in flash bank @var{num},
3658 and display that status.
3659 The @var{num} parameter is a value shown by @command{flash banks}.
3660 This is the only operation that
3661 updates the erase state information displayed by @option{flash info}. That means you have
3662 to issue a @command{flash erase_check} command after erasing or programming the device
3663 to get updated information.
3664 (Code execution may have invalidated any state records kept by OpenOCD.)
3665 @end deffn
3666
3667 @deffn Command {flash info} num
3668 Print info about flash bank @var{num}
3669 The @var{num} parameter is a value shown by @command{flash banks}.
3670 The information includes per-sector protect status.
3671 @end deffn
3672
3673 @anchor{flash protect}
3674 @deffn Command {flash protect} num first last (@option{on}|@option{off})
3675 Enable (@option{on}) or disable (@option{off}) protection of flash sectors
3676 in flash bank @var{num}, starting at sector @var{first}
3677 and continuing up to and including @var{last}.
3678 Providing a @var{last} sector of @option{last}
3679 specifies "to the end of the flash bank".
3680 The @var{num} parameter is a value shown by @command{flash banks}.
3681 @end deffn
3682
3683 @deffn Command {flash protect_check} num
3684 Check protection state of sectors in flash bank @var{num}.
3685 The @var{num} parameter is a value shown by @command{flash banks}.
3686 @comment @option{flash erase_sector} using the same syntax.
3687 @end deffn
3688
3689 @anchor{Flash Driver List}
3690 @section Flash Driver List
3691 As noted above, the @command{flash bank} command requires a driver name,
3692 and allows driver-specific options and behaviors.
3693 Some drivers also activate driver-specific commands.
3694
3695 @subsection External Flash
3696
3697 @deffn {Flash Driver} cfi
3698 @cindex Common Flash Interface
3699 @cindex CFI
3700 The ``Common Flash Interface'' (CFI) is the main standard for
3701 external NOR flash chips, each of which connects to a
3702 specific external chip select on the CPU.
3703 Frequently the first such chip is used to boot the system.
3704 Your board's @code{reset-init} handler might need to
3705 configure additional chip selects using other commands (like: @command{mww} to
3706 configure a bus and its timings), or
3707 perhaps configure a GPIO pin that controls the ``write protect'' pin
3708 on the flash chip.
3709 The CFI driver can use a target-specific working area to significantly
3710 speed up operation.
3711
3712 The CFI driver can accept the following optional parameters, in any order:
3713
3714 @itemize
3715 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
3716 like AM29LV010 and similar types.
3717 @item @var{x16_as_x8} ... when a 16-bit flash is hooked up to an 8-bit bus.
3718 @end itemize
3719
3720 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
3721 wide on a sixteen bit bus:
3722
3723 @example
3724 flash bank cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
3725 flash bank cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
3726 @end example
3727
3728 To configure one bank of 32 MBytes
3729 built from two sixteen bit (two byte) wide parts wired in parallel
3730 to create a thirty-two bit (four byte) bus with doubled throughput:
3731
3732 @example
3733 flash bank cfi 0x00000000 0x02000000 2 4 $_TARGETNAME
3734 @end example
3735
3736 @c "cfi part_id" disabled
3737 @end deffn
3738
3739 @subsection Internal Flash (Microcontrollers)
3740
3741 @deffn {Flash Driver} aduc702x
3742 The ADUC702x analog microcontrollers from Analog Devices
3743 include internal flash and use ARM7TDMI cores.
3744 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
3745 The setup command only requires the @var{target} argument
3746 since all devices in this family have the same memory layout.
3747
3748 @example
3749 flash bank aduc702x 0 0 0 0 $_TARGETNAME
3750 @end example
3751 @end deffn
3752
3753 @deffn {Flash Driver} at91sam3
3754 @cindex at91sam3
3755 All members of the AT91SAM3 microcontroller family from
3756 Atmel include internal flash and use ARM's Cortex-M3 core. The driver
3757 currently (6/22/09) recognizes the AT91SAM3U[1/2/4][C/E] chips. Note
3758 that the driver was orginaly developed and tested using the
3759 AT91SAM3U4E, using a SAM3U-EK eval board. Support for other chips in
3760 the family was cribbed from the data sheet. @emph{Note to future
3761 readers/updaters: Please remove this worrysome comment after other
3762 chips are confirmed.}
3763
3764 The AT91SAM3U4[E/C] (256K) chips have two flash banks; most other chips
3765 have one flash bank. In all cases the flash banks are at
3766 the following fixed locations:
3767
3768 @example
3769 # Flash bank 0 - all chips
3770 flash bank at91sam3 0x00080000 0 1 1 $_TARGETNAME
3771 # Flash bank 1 - only 256K chips
3772 flash bank at91sam3 0x00100000 0 1 1 $_TARGETNAME
3773 @end example
3774
3775 Internally, the AT91SAM3 flash memory is organized as follows.
3776 Unlike the AT91SAM7 chips, these are not used as parameters
3777 to the @command{flash bank} command:
3778
3779 @itemize
3780 @item @emph{N-Banks:} 256K chips have 2 banks, others have 1 bank.
3781 @item @emph{Bank Size:} 128K/64K Per flash bank
3782 @item @emph{Sectors:} 16 or 8 per bank
3783 @item @emph{SectorSize:} 8K Per Sector
3784 @item @emph{PageSize:} 256 bytes per page. Note that OpenOCD operates on 'sector' sizes, not page sizes.
3785 @end itemize
3786
3787 The AT91SAM3 driver adds some additional commands:
3788
3789 @deffn Command {at91sam3 gpnvm}
3790 @deffnx Command {at91sam3 gpnvm clear} number
3791 @deffnx Command {at91sam3 gpnvm set} number
3792 @deffnx Command {at91sam3 gpnvm show} [@option{all}|number]
3793 With no parameters, @command{show} or @command{show all},
3794 shows the status of all GPNVM bits.
3795 With @command{show} @var{number}, displays that bit.
3796
3797 With @command{set} @var{number} or @command{clear} @var{number},
3798 modifies that GPNVM bit.
3799 @end deffn
3800
3801 @deffn Command {at91sam3 info}
3802 This command attempts to display information about the AT91SAM3
3803 chip. @emph{First} it read the @code{CHIPID_CIDR} [address 0x400e0740, see
3804 Section 28.2.1, page 505 of the AT91SAM3U 29/may/2009 datasheet,
3805 document id: doc6430A] and decodes the values. @emph{Second} it reads the
3806 various clock configuration registers and attempts to display how it
3807 believes the chip is configured. By default, the SLOWCLK is assumed to
3808 be 32768 Hz, see the command @command{at91sam3 slowclk}.
3809 @end deffn
3810
3811 @deffn Command {at91sam3 slowclk} [value]
3812 This command shows/sets the slow clock frequency used in the
3813 @command{at91sam3 info} command calculations above.
3814 @end deffn
3815 @end deffn
3816
3817 @deffn {Flash Driver} at91sam7
3818 All members of the AT91SAM7 microcontroller family from Atmel include
3819 internal flash and use ARM7TDMI cores. The driver automatically
3820 recognizes a number of these chips using the chip identification
3821 register, and autoconfigures itself.
3822
3823 @example
3824 flash bank at91sam7 0 0 0 0 $_TARGETNAME
3825 @end example
3826
3827 For chips which are not recognized by the controller driver, you must
3828 provide additional parameters in the following order:
3829
3830 @itemize
3831 @item @var{chip_model} ... label used with @command{flash info}
3832 @item @var{banks}
3833 @item @var{sectors_per_bank}
3834 @item @var{pages_per_sector}
3835 @item @var{pages_size}
3836 @item @var{num_nvm_bits}
3837 @item @var{freq_khz} ... required if an external clock is provided,
3838 optional (but recommended) when the oscillator frequency is known
3839 @end itemize
3840
3841 It is recommended that you provide zeroes for all of those values
3842 except the clock frequency, so that everything except that frequency
3843 will be autoconfigured.
3844 Knowing the frequency helps ensure correct timings for flash access.
3845
3846 The flash controller handles erases automatically on a page (128/256 byte)
3847 basis, so explicit erase commands are not necessary for flash programming.
3848 However, there is an ``EraseAll`` command that can erase an entire flash
3849 plane (of up to 256KB), and it will be used automatically when you issue
3850 @command{flash erase_sector} or @command{flash erase_address} commands.
3851
3852 @deffn Command {at91sam7 gpnvm} bitnum (@option{set}|@option{clear})
3853 Set or clear a ``General Purpose Non-Volatle Memory'' (GPNVM)
3854 bit for the processor. Each processor has a number of such bits,
3855 used for controlling features such as brownout detection (so they
3856 are not truly general purpose).
3857 @quotation Note
3858 This assumes that the first flash bank (number 0) is associated with
3859 the appropriate at91sam7 target.
3860 @end quotation
3861 @end deffn
3862 @end deffn
3863
3864 @deffn {Flash Driver} avr
3865 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
3866 @emph{The current implementation is incomplete.}
3867 @comment - defines mass_erase ... pointless given flash_erase_address
3868 @end deffn
3869
3870 @deffn {Flash Driver} ecosflash
3871 @emph{No idea what this is...}
3872 The @var{ecosflash} driver defines one mandatory parameter,
3873 the name of a modules of target code which is downloaded
3874 and executed.
3875 @end deffn
3876
3877 @deffn {Flash Driver} lpc2000
3878 Most members of the LPC1700 and LPC2000 microcontroller families from NXP
3879 include internal flash and use Cortex-M3 (LPC1700) or ARM7TDMI (LPC2000) cores.
3880
3881 @quotation Note
3882 There are LPC2000 devices which are not supported by the @var{lpc2000}
3883 driver:
3884 The LPC2888 is supported by the @var{lpc288x} driver.
3885 The LPC29xx family is supported by the @var{lpc2900} driver.
3886 @end quotation
3887
3888 The @var{lpc2000} driver defines two mandatory and one optional parameters,
3889 which must appear in the following order:
3890
3891 @itemize
3892 @item @var{variant} ... required, may be
3893 @var{lpc2000_v1} (older LPC21xx and LPC22xx)
3894 @var{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
3895 or @var{lpc1700} (LPC175x and LPC176x)
3896 @item @var{clock_kHz} ... the frequency, in kiloHertz,
3897 at which the core is running
3898 @item @var{calc_checksum} ... optional (but you probably want to provide this!),
3899 telling the driver to calculate a valid checksum for the exception vector table.
3900 @end itemize
3901
3902 LPC flashes don't require the chip and bus width to be specified.
3903
3904 @example
3905 flash bank lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
3906 lpc2000_v2 14765 calc_checksum
3907 @end example
3908
3909 @deffn {Command} {lpc2000 part_id} bank
3910 Displays the four byte part identifier associated with
3911 the specified flash @var{bank}.
3912 @end deffn
3913 @end deffn
3914
3915 @deffn {Flash Driver} lpc288x
3916 The LPC2888 microcontroller from NXP needs slightly different flash
3917 support from its lpc2000 siblings.
3918 The @var{lpc288x} driver defines one mandatory parameter,
3919 the programming clock rate in Hz.
3920 LPC flashes don't require the chip and bus width to be specified.
3921
3922 @example
3923 flash bank lpc288x 0 0 0 0 $_TARGETNAME 12000000
3924 @end example
3925 @end deffn
3926
3927 @deffn {Flash Driver} lpc2900
3928 This driver supports the LPC29xx ARM968E based microcontroller family
3929 from NXP.
3930
3931 The predefined parameters @var{base}, @var{size}, @var{chip_width} and
3932 @var{bus_width} of the @code{flash bank} command are ignored. Flash size and
3933 sector layout are auto-configured by the driver.
3934 The driver has one additional mandatory parameter: The CPU clock rate
3935 (in kHz) at the time the flash operations will take place. Most of the time this
3936 will not be the crystal frequency, but a higher PLL frequency. The
3937 @code{reset-init} event handler in the board script is usually the place where
3938 you start the PLL.
3939
3940 The driver rejects flashless devices (currently the LPC2930).
3941
3942 The EEPROM in LPC2900 devices is not mapped directly into the address space.
3943 It must be handled much more like NAND flash memory, and will therefore be
3944 handled by a separate @code{lpc2900_eeprom} driver (not yet available).
3945
3946 Sector protection in terms of the LPC2900 is handled transparently. Every time a
3947 sector needs to be erased or programmed, it is automatically unprotected.
3948 What is shown as protection status in the @code{flash info} command, is
3949 actually the LPC2900 @emph{sector security}. This is a mechanism to prevent a
3950 sector from ever being erased or programmed again. As this is an irreversible
3951 mechanism, it is handled by a special command (@code{lpc2900 secure_sector}),
3952 and not by the standard @code{flash protect} command.
3953
3954 Example for a 125 MHz clock frequency:
3955 @example
3956 flash bank lpc2900 0 0 0 0 $_TARGETNAME 125000
3957 @end example
3958
3959 Some @code{lpc2900}-specific commands are defined. In the following command list,
3960 the @var{bank} parameter is the bank number as obtained by the
3961 @code{flash banks} command.
3962
3963 @deffn Command {lpc2900 signature} bank
3964 Calculates a 128-bit hash value, the @emph{signature}, from the whole flash
3965 content. This is a hardware feature of the flash block, hence the calculation is
3966 very fast. You may use this to verify the content of a programmed device against
3967 a known signature.
3968 Example:
3969 @example
3970 lpc2900 signature 0
3971 signature: 0x5f40cdc8:0xc64e592e:0x10490f89:0x32a0f317
3972 @end example
3973 @end deffn
3974
3975 @deffn Command {lpc2900 read_custom} bank filename
3976 Reads the 912 bytes of customer information from the flash index sector, and
3977 saves it to a file in binary format.
3978 Example:
3979 @example
3980 lpc2900 read_custom 0 /path_to/customer_info.bin
3981 @end example
3982 @end deffn
3983
3984 The index sector of the flash is a @emph{write-only} sector. It cannot be
3985 erased! In order to guard against unintentional write access, all following
3986 commands need to be preceeded by a successful call to the @code{password}
3987 command:
3988
3989 @deffn Command {lpc2900 password} bank password
3990 You need to use this command right before each of the following commands:
3991 @code{lpc2900 write_custom}, @code{lpc2900 secure_sector},
3992 @code{lpc2900 secure_jtag}.
3993
3994 The password string is fixed to "I_know_what_I_am_doing".
3995 Example:
3996 @example
3997 lpc2900 password 0 I_know_what_I_am_doing
3998 Potentially dangerous operation allowed in next command!
3999 @end example
4000 @end deffn
4001
4002 @deffn Command {lpc2900 write_custom} bank filename type
4003 Writes the content of the file into the customer info space of the flash index
4004 sector. The filetype can be specified with the @var{type} field. Possible values
4005 for @var{type} are: @var{bin} (binary), @var{ihex} (Intel hex format),
4006 @var{elf} (ELF binary) or @var{s19} (Motorola S-records). The file must
4007 contain a single section, and the contained data length must be exactly
4008 912 bytes.
4009 @quotation Attention
4010 This cannot be reverted! Be careful!
4011 @end quotation
4012 Example:
4013 @example
4014 lpc2900 write_custom 0 /path_to/customer_info.bin bin
4015 @end example
4016 @end deffn
4017
4018 @deffn Command {lpc2900 secure_sector} bank first last
4019 Secures the sector range from @var{first} to @var{last} (including) against
4020 further program and erase operations. The sector security will be effective
4021 after the next power cycle.
4022 @quotation Attention
4023 This cannot be reverted! Be careful!
4024 @end quotation
4025 Secured sectors appear as @emph{protected} in the @code{flash info} command.
4026 Example:
4027 @example
4028 lpc2900 secure_sector 0 1 1
4029 flash info 0
4030 #0 : lpc2900 at 0x20000000, size 0x000c0000, (...)
4031 # 0: 0x00000000 (0x2000 8kB) not protected
4032 # 1: 0x00002000 (0x2000 8kB) protected
4033 # 2: 0x00004000 (0x2000 8kB) not protected
4034 @end example
4035 @end deffn
4036
4037 @deffn Command {lpc2900 secure_jtag} bank
4038 Irreversibly disable the JTAG port. The new JTAG security setting will be
4039 effective after the next power cycle.
4040 @quotation Attention
4041 This cannot be reverted! Be careful!
4042 @end quotation
4043 Examples:
4044 @example
4045 lpc2900 secure_jtag 0
4046 @end example
4047 @end deffn
4048 @end deffn
4049
4050 @deffn {Flash Driver} ocl
4051 @emph{No idea what this is, other than using some arm7/arm9 core.}
4052
4053 @example
4054 flash bank ocl 0 0 0 0 $_TARGETNAME
4055 @end example
4056 @end deffn
4057
4058 @deffn {Flash Driver} pic32mx
4059 The PIC32MX microcontrollers are based on the MIPS 4K cores,
4060 and integrate flash memory.
4061 @emph{The current implementation is incomplete.}
4062
4063 @example
4064 flash bank pix32mx 0 0 0 0 $_TARGETNAME
4065 @end example
4066
4067 @comment numerous *disabled* commands are defined:
4068 @comment - chip_erase ... pointless given flash_erase_address
4069 @comment - lock, unlock ... pointless given protect on/off (yes?)
4070 @comment - pgm_word ... shouldn't bank be deduced from address??
4071 Some pic32mx-specific commands are defined:
4072 @deffn Command {pic32mx pgm_word} address value bank
4073 Programs the specified 32-bit @var{value} at the given @var{address}
4074 in the specified chip @var{bank}.
4075 @end deffn
4076 @end deffn
4077
4078 @deffn {Flash Driver} stellaris
4079 All members of the Stellaris LM3Sxxx microcontroller family from
4080 Texas Instruments
4081 include internal flash and use ARM Cortex M3 cores.
4082 The driver automatically recognizes a number of these chips using
4083 the chip identification register, and autoconfigures itself.
4084 @footnote{Currently there is a @command{stellaris mass_erase} command.
4085 That seems pointless since the same effect can be had using the
4086 standard @command{flash erase_address} command.}
4087
4088 @example
4089 flash bank stellaris 0 0 0 0 $_TARGETNAME
4090 @end example
4091 @end deffn
4092
4093 @deffn {Flash Driver} stm32x
4094 All members of the STM32 microcontroller family from ST Microelectronics
4095 include internal flash and use ARM Cortex M3 cores.
4096 The driver automatically recognizes a number of these chips using
4097 the chip identification register, and autoconfigures itself.
4098
4099 @example
4100 flash bank stm32x 0 0 0 0 $_TARGETNAME
4101 @end example
4102
4103 Some stm32x-specific commands
4104 @footnote{Currently there is a @command{stm32x mass_erase} command.
4105 That seems pointless since the same effect can be had using the
4106 standard @command{flash erase_address} command.}
4107 are defined:
4108
4109 @deffn Command {stm32x lock} num
4110 Locks the entire stm32 device.
4111 The @var{num} parameter is a value shown by @command{flash banks}.
4112 @end deffn
4113
4114 @deffn Command {stm32x unlock} num
4115 Unlocks the entire stm32 device.
4116 The @var{num} parameter is a value shown by @command{flash banks}.
4117 @end deffn
4118
4119 @deffn Command {stm32x options_read} num
4120 Read and display the stm32 option bytes written by
4121 the @command{stm32x options_write} command.
4122 The @var{num} parameter is a value shown by @command{flash banks}.
4123 @end deffn
4124
4125 @deffn Command {stm32x options_write} num (@option{SWWDG}|@option{HWWDG}) (@option{RSTSTNDBY}|@option{NORSTSTNDBY}) (@option{RSTSTOP}|@option{NORSTSTOP})
4126 Writes the stm32 option byte with the specified values.
4127 The @var{num} parameter is a value shown by @command{flash banks}.
4128 @end deffn
4129 @end deffn
4130
4131 @deffn {Flash Driver} str7x
4132 All members of the STR7 microcontroller family from ST Microelectronics
4133 include internal flash and use ARM7TDMI cores.
4134 The @var{str7x} driver defines one mandatory parameter, @var{variant},
4135 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
4136
4137 @example
4138 flash bank str7x 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
4139 @end example
4140
4141 @deffn Command {str7x disable_jtag} bank
4142 Activate the Debug/Readout protection mechanism
4143 for the specified flash bank.
4144 @end deffn
4145 @end deffn
4146
4147 @deffn {Flash Driver} str9x
4148 Most members of the STR9 microcontroller family from ST Microelectronics
4149 include internal flash and use ARM966E cores.
4150 The str9 needs the flash controller to be configured using
4151 the @command{str9x flash_config} command prior to Flash programming.
4152
4153 @example
4154 flash bank str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
4155 str9x flash_config 0 4 2 0 0x80000
4156 @end example
4157
4158 @deffn Command {str9x flash_config} num bbsr nbbsr bbadr nbbadr
4159 Configures the str9 flash controller.
4160 The @var{num} parameter is a value shown by @command{flash banks}.
4161
4162 @itemize @bullet
4163 @item @var{bbsr} - Boot Bank Size register
4164 @item @var{nbbsr} - Non Boot Bank Size register
4165 @item @var{bbadr} - Boot Bank Start Address register
4166 @item @var{nbbadr} - Boot Bank Start Address register
4167 @end itemize
4168 @end deffn
4169
4170 @end deffn
4171
4172 @deffn {Flash Driver} tms470
4173 Most members of the TMS470 microcontroller family from Texas Instruments
4174 include internal flash and use ARM7TDMI cores.
4175 This driver doesn't require the chip and bus width to be specified.
4176
4177 Some tms470-specific commands are defined:
4178
4179 @deffn Command {tms470 flash_keyset} key0 key1 key2 key3
4180 Saves programming keys in a register, to enable flash erase and write commands.
4181 @end deffn
4182
4183 @deffn Command {tms470 osc_mhz} clock_mhz
4184 Reports the clock speed, which is used to calculate timings.
4185 @end deffn
4186
4187 @deffn Command {tms470 plldis} (0|1)
4188 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
4189 the flash clock.
4190 @end deffn
4191 @end deffn
4192
4193 @subsection str9xpec driver
4194 @cindex str9xpec
4195
4196 Here is some background info to help
4197 you better understand how this driver works. OpenOCD has two flash drivers for
4198 the str9:
4199 @enumerate
4200 @item
4201 Standard driver @option{str9x} programmed via the str9 core. Normally used for
4202 flash programming as it is faster than the @option{str9xpec} driver.
4203 @item
4204 Direct programming @option{str9xpec} using the flash controller. This is an
4205 ISC compilant (IEEE 1532) tap connected in series with the str9 core. The str9
4206 core does not need to be running to program using this flash driver. Typical use
4207 for this driver is locking/unlocking the target and programming the option bytes.
4208 @end enumerate
4209
4210 Before we run any commands using the @option{str9xpec} driver we must first disable
4211 the str9 core. This example assumes the @option{str9xpec} driver has been
4212 configured for flash bank 0.
4213 @example
4214 # assert srst, we do not want core running
4215 # while accessing str9xpec flash driver
4216 jtag_reset 0 1
4217 # turn off target polling
4218 poll off
4219 # disable str9 core
4220 str9xpec enable_turbo 0
4221 # read option bytes
4222 str9xpec options_read 0
4223 # re-enable str9 core
4224 str9xpec disable_turbo 0
4225 poll on
4226 reset halt
4227 @end example
4228 The above example will read the str9 option bytes.
4229 When performing a unlock remember that you will not be able to halt the str9 - it
4230 has been locked. Halting the core is not required for the @option{str9xpec} driver
4231 as mentioned above, just issue the commands above manually or from a telnet prompt.
4232
4233 @deffn {Flash Driver} str9xpec
4234 Only use this driver for locking/unlocking the device or configuring the option bytes.
4235 Use the standard str9 driver for programming.
4236 Before using the flash commands the turbo mode must be enabled using the
4237 @command{str9xpec enable_turbo} command.
4238
4239 Several str9xpec-specific commands are defined:
4240
4241 @deffn Command {str9xpec disable_turbo} num
4242 Restore the str9 into JTAG chain.
4243 @end deffn
4244
4245 @deffn Command {str9xpec enable_turbo} num
4246 Enable turbo mode, will simply remove the str9 from the chain and talk
4247 directly to the embedded flash controller.
4248 @end deffn
4249
4250 @deffn Command {str9xpec lock} num
4251 Lock str9 device. The str9 will only respond to an unlock command that will
4252 erase the device.
4253 @end deffn
4254
4255 @deffn Command {str9xpec part_id} num
4256 Prints the part identifier for bank @var{num}.
4257 @end deffn
4258
4259 @deffn Command {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
4260 Configure str9 boot bank.
4261 @end deffn
4262
4263 @deffn Command {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
4264 Configure str9 lvd source.
4265 @end deffn
4266
4267 @deffn Command {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
4268 Configure str9 lvd threshold.
4269 @end deffn
4270
4271 @deffn Command {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
4272 Configure str9 lvd reset warning source.
4273 @end deffn
4274
4275 @deffn Command {str9xpec options_read} num
4276 Read str9 option bytes.
4277 @end deffn
4278
4279 @deffn Command {str9xpec options_write} num
4280 Write str9 option bytes.
4281 @end deffn
4282
4283 @deffn Command {str9xpec unlock} num
4284 unlock str9 device.
4285 @end deffn
4286
4287 @end deffn
4288
4289
4290 @section mFlash
4291
4292 @subsection mFlash Configuration
4293 @cindex mFlash Configuration
4294
4295 @deffn {Config Command} {mflash bank} soc base RST_pin target
4296 Configures a mflash for @var{soc} host bank at
4297 address @var{base}.
4298 The pin number format depends on the host GPIO naming convention.
4299 Currently, the mflash driver supports s3c2440 and pxa270.
4300
4301 Example for s3c2440 mflash where @var{RST pin} is GPIO B1:
4302
4303 @example
4304 mflash bank s3c2440 0x10000000 1b 0
4305 @end example
4306
4307 Example for pxa270 mflash where @var{RST pin} is GPIO 43:
4308
4309 @example
4310 mflash bank pxa270 0x08000000 43 0
4311 @end example
4312 @end deffn
4313
4314 @subsection mFlash commands
4315 @cindex mFlash commands
4316
4317 @deffn Command {mflash config pll} frequency
4318 Configure mflash PLL.
4319 The @var{frequency} is the mflash input frequency, in Hz.
4320 Issuing this command will erase mflash's whole internal nand and write new pll.
4321 After this command, mflash needs power-on-reset for normal operation.
4322 If pll was newly configured, storage and boot(optional) info also need to be update.
4323 @end deffn
4324
4325 @deffn Command {mflash config boot}
4326 Configure bootable option.
4327 If bootable option is set, mflash offer the first 8 sectors
4328 (4kB) for boot.
4329 @end deffn
4330
4331 @deffn Command {mflash config storage}
4332 Configure storage information.
4333 For the normal storage operation, this information must be
4334 written.
4335 @end deffn
4336
4337 @deffn Command {mflash dump} num filename offset size
4338 Dump @var{size} bytes, starting at @var{offset} bytes from the
4339 beginning of the bank @var{num}, to the file named @var{filename}.
4340 @end deffn
4341
4342 @deffn Command {mflash probe}
4343 Probe mflash.
4344 @end deffn
4345
4346 @deffn Command {mflash write} num filename offset
4347 Write the binary file @var{filename} to mflash bank @var{num}, starting at
4348 @var{offset} bytes from the beginning of the bank.
4349 @end deffn
4350
4351 @node NAND Flash Commands
4352 @chapter NAND Flash Commands
4353 @cindex NAND
4354
4355 Compared to NOR or SPI flash, NAND devices are inexpensive
4356 and high density. Today's NAND chips, and multi-chip modules,
4357 commonly hold multiple GigaBytes of data.
4358
4359 NAND chips consist of a number of ``erase blocks'' of a given
4360 size (such as 128 KBytes), each of which is divided into a
4361 number of pages (of perhaps 512 or 2048 bytes each). Each
4362 page of a NAND flash has an ``out of band'' (OOB) area to hold
4363 Error Correcting Code (ECC) and other metadata, usually 16 bytes
4364 of OOB for every 512 bytes of page data.
4365
4366 One key characteristic of NAND flash is that its error rate
4367 is higher than that of NOR flash. In normal operation, that
4368 ECC is used to correct and detect errors. However, NAND
4369 blocks can also wear out and become unusable; those blocks
4370 are then marked "bad". NAND chips are even shipped from the
4371 manufacturer with a few bad blocks. The highest density chips
4372 use a technology (MLC) that wears out more quickly, so ECC
4373 support is increasingly important as a way to detect blocks
4374 that have begun to fail, and help to preserve data integrity
4375 with techniques such as wear leveling.
4376
4377 Software is used to manage the ECC. Some controllers don't
4378 support ECC directly; in those cases, software ECC is used.
4379 Other controllers speed up the ECC calculations with hardware.
4380 Single-bit error correction hardware is routine. Controllers
4381 geared for newer MLC chips may correct 4 or more errors for
4382 every 512 bytes of data.
4383
4384 You will need to make sure that any data you write using
4385 OpenOCD includes the apppropriate kind of ECC. For example,
4386 that may mean passing the @code{oob_softecc} flag when
4387 writing NAND data, or ensuring that the correct hardware
4388 ECC mode is used.
4389
4390 The basic steps for using NAND devices include:
4391 @enumerate
4392 @item Declare via the command @command{nand device}
4393 @* Do this in a board-specific configuration file,
4394 passing parameters as needed by the controller.
4395 @item Configure each device using @command{nand probe}.
4396 @* Do this only after the associated target is set up,
4397 such as in its reset-init script or in procures defined
4398 to access that device.
4399 @item Operate on the flash via @command{nand subcommand}
4400 @* Often commands to manipulate the flash are typed by a human, or run
4401 via a script in some automated way. Common task include writing a
4402 boot loader, operating system, or other data needed to initialize or
4403 de-brick a board.
4404 @end enumerate
4405
4406 @b{NOTE:} At the time this text was written, the largest NAND
4407 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
4408 This is because the variables used to hold offsets and lengths
4409 are only 32 bits wide.
4410 (Larger chips may work in some cases, unless an offset or length
4411 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
4412 Some larger devices will work, since they are actually multi-chip
4413 modules with two smaller chips and individual chipselect lines.
4414
4415 @anchor{NAND Configuration}
4416 @section NAND Configuration Commands
4417 @cindex NAND configuration
4418
4419 NAND chips must be declared in configuration scripts,
4420 plus some additional configuration that's done after
4421 OpenOCD has initialized.
4422
4423 @deffn {Config Command} {nand device} controller target [configparams...]
4424 Declares a NAND device, which can be read and written to
4425 after it has been configured through @command{nand probe}.
4426 In OpenOCD, devices are single chips; this is unlike some
4427 operating systems, which may manage multiple chips as if
4428 they were a single (larger) device.
4429 In some cases, configuring a device will activate extra
4430 commands; see the controller-specific documentation.
4431
4432 @b{NOTE:} This command is not available after OpenOCD
4433 initialization has completed. Use it in board specific
4434 configuration files, not interactively.
4435
4436 @itemize @bullet
4437 @item @var{controller} ... identifies the controller driver
4438 associated with the NAND device being declared.
4439 @xref{NAND Driver List}.
4440 @item @var{target} ... names the target used when issuing
4441 commands to the NAND controller.
4442 @comment Actually, it's currently a controller-specific parameter...
4443 @item @var{configparams} ... controllers may support, or require,
4444 additional parameters. See the controller-specific documentation
4445 for more information.
4446 @end itemize
4447 @end deffn
4448
4449 @deffn Command {nand list}
4450 Prints a summary of each device declared
4451 using @command{nand device}, numbered from zero.
4452 Note that un-probed devices show no details.
4453 @example
4454 > nand list
4455 #0: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
4456 blocksize: 131072, blocks: 8192
4457 #1: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
4458 blocksize: 131072, blocks: 8192
4459 >
4460 @end example
4461 @end deffn
4462
4463 @deffn Command {nand probe} num
4464 Probes the specified device to determine key characteristics
4465 like its page and block sizes, and how many blocks it has.
4466 The @var{num} parameter is the value shown by @command{nand list}.
4467 You must (successfully) probe a device before you can use
4468 it with most other NAND commands.
4469 @end deffn
4470
4471 @section Erasing, Reading, Writing to NAND Flash
4472
4473 @deffn Command {nand dump} num filename offset length [oob_option]
4474 @cindex NAND reading
4475 Reads binary data from the NAND device and writes it to the file,
4476 starting at the specified offset.
4477 The @var{num} parameter is the value shown by @command{nand list}.
4478
4479 Use a complete path name for @var{filename}, so you don't depend
4480 on the directory used to start the OpenOCD server.
4481
4482 The @var{offset} and @var{length} must be exact multiples of the
4483 device's page size. They describe a data region; the OOB data
4484 associated with each such page may also be accessed.
4485
4486 @b{NOTE:} At the time this text was written, no error correction
4487 was done on the data that's read, unless raw access was disabled
4488 and the underlying NAND controller driver had a @code{read_page}
4489 method which handled that error correction.
4490
4491 By default, only page data is saved to the specified file.
4492 Use an @var{oob_option} parameter to save OOB data:
4493 @itemize @bullet
4494 @item no oob_* parameter
4495 @*Output file holds only page data; OOB is discarded.
4496 @item @code{oob_raw}
4497 @*Output file interleaves page data and OOB data;
4498 the file will be longer than "length" by the size of the
4499 spare areas associated with each data page.
4500 Note that this kind of "raw" access is different from
4501 what's implied by @command{nand raw_access}, which just
4502 controls whether a hardware-aware access method is used.
4503 @item @code{oob_only}
4504 @*Output file has only raw OOB data, and will
4505 be smaller than "length" since it will contain only the
4506 spare areas associated with each data page.
4507 @end itemize
4508 @end deffn
4509
4510 @deffn Command {nand erase} num [offset length]
4511 @cindex NAND erasing
4512 @cindex NAND programming
4513 Erases blocks on the specified NAND device, starting at the
4514 specified @var{offset} and continuing for @var{length} bytes.
4515 Both of those values must be exact multiples of the device's
4516 block size, and the region they specify must fit entirely in the chip.
4517 If those parameters are not specified,
4518 the whole NAND chip will be erased.
4519 The @var{num} parameter is the value shown by @command{nand list}.
4520
4521 @b{NOTE:} This command will try to erase bad blocks, when told
4522 to do so, which will probably invalidate the manufacturer's bad
4523 block marker.
4524 For the remainder of the current server session, @command{nand info}
4525 will still report that the block ``is'' bad.
4526 @end deffn
4527
4528 @deffn Command {nand write} num filename offset [option...]
4529 @cindex NAND writing
4530 @cindex NAND programming
4531 Writes binary data from the file into the specified NAND device,
4532 starting at the specified offset. Those pages should already
4533 have been erased; you can't change zero bits to one bits.
4534 The @var{num} parameter is the value shown by @command{nand list}.
4535
4536 Use a complete path name for @var{filename}, so you don't depend
4537 on the directory used to start the OpenOCD server.
4538
4539 The @var{offset} must be an exact multiple of the device's page size.
4540 All data in the file will be written, assuming it doesn't run
4541 past the end of the device.
4542 Only full pages are written, and any extra space in the last
4543 page will be filled with 0xff bytes. (That includes OOB data,
4544 if that's being written.)
4545
4546 @b{NOTE:} At the time this text was written, bad blocks are
4547 ignored. That is, this routine will not skip bad blocks,
4548 but will instead try to write them. This can cause problems.
4549
4550 Provide at most one @var{option} parameter. With some
4551 NAND drivers, the meanings of these parameters may change
4552 if @command{nand raw_access} was used to disable hardware ECC.
4553 @itemize @bullet
4554 @item no oob_* parameter
4555 @*File has only page data, which is written.
4556 If raw acccess is in use, the OOB area will not be written.
4557 Otherwise, if the underlying NAND controller driver has
4558 a @code{write_page} routine, that routine may write the OOB
4559 with hardware-computed ECC data.
4560 @item @code{oob_only}
4561 @*File has only raw OOB data, which is written to the OOB area.
4562 Each page's data area stays untouched. @i{This can be a dangerous
4563 option}, since it can invalidate the ECC data.
4564 You may need to force raw access to use this mode.
4565 @item @code{oob_raw}
4566 @*File interleaves data and OOB data, both of which are written
4567 If raw access is enabled, the data is written first, then the
4568 un-altered OOB.
4569 Otherwise, if the underlying NAND controller driver has
4570 a @code{write_page} routine, that routine may modify the OOB
4571 before it's written, to include hardware-computed ECC data.
4572 @item @code{oob_softecc}
4573 @*File has only page data, which is written.
4574 The OOB area is filled with 0xff, except for a standard 1-bit
4575 software ECC code stored in conventional locations.
4576 You might need to force raw access to use this mode, to prevent
4577 the underlying driver from applying hardware ECC.
4578 @item @code{oob_softecc_kw}
4579 @*File has only page data, which is written.
4580 The OOB area is filled with 0xff, except for a 4-bit software ECC
4581 specific to the boot ROM in Marvell Kirkwood SoCs.
4582 You might need to force raw access to use this mode, to prevent
4583 the underlying driver from applying hardware ECC.
4584 @end itemize
4585 @end deffn
4586
4587 @section Other NAND commands
4588 @cindex NAND other commands
4589
4590 @deffn Command {nand check_bad_blocks} [offset length]
4591 Checks for manufacturer bad block markers on the specified NAND
4592 device. If no parameters are provided, checks the whole
4593 device; otherwise, starts at the specified @var{offset} and
4594 continues for @var{length} bytes.
4595 Both of those values must be exact multiples of the device's
4596 block size, and the region they specify must fit entirely in the chip.
4597 The @var{num} parameter is the value shown by @command{nand list}.
4598
4599 @b{NOTE:} Before using this command you should force raw access
4600 with @command{nand raw_access enable} to ensure that the underlying
4601 driver will not try to apply hardware ECC.
4602 @end deffn
4603
4604 @deffn Command {nand info} num
4605 The @var{num} parameter is the value shown by @command{nand list}.
4606 This prints the one-line summary from "nand list", plus for
4607 devices which have been probed this also prints any known
4608 status for each block.
4609 @end deffn
4610
4611 @deffn Command {nand raw_access} num (@option{enable}|@option{disable})
4612 Sets or clears an flag affecting how page I/O is done.
4613 The @var{num} parameter is the value shown by @command{nand list}.
4614
4615 This flag is cleared (disabled) by default, but changing that
4616 value won't affect all NAND devices. The key factor is whether
4617 the underlying driver provides @code{read_page} or @code{write_page}
4618 methods. If it doesn't provide those methods, the setting of
4619 this flag is irrelevant; all access is effectively ``raw''.
4620
4621 When those methods exist, they are normally used when reading
4622 data (@command{nand dump} or reading bad block markers) or
4623 writing it (@command{nand write}). However, enabling
4624 raw access (setting the flag) prevents use of those methods,
4625 bypassing hardware ECC logic.
4626 @i{This can be a dangerous option}, since writing blocks
4627 with the wrong ECC data can cause them to be marked as bad.
4628 @end deffn
4629
4630 @anchor{NAND Driver List}
4631 @section NAND Driver List
4632 As noted above, the @command{nand device} command allows
4633 driver-specific options and behaviors.
4634 Some controllers also activate controller-specific commands.
4635
4636 @deffn {NAND Driver} davinci
4637 This driver handles the NAND controllers found on DaVinci family
4638 chips from Texas Instruments.
4639 It takes three extra parameters:
4640 address of the NAND chip;
4641 hardware ECC mode to use (@option{hwecc1},
4642 @option{hwecc4}, @option{hwecc4_infix});
4643 address of the AEMIF controller on this processor.
4644 @example
4645 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
4646 @end example
4647 All DaVinci processors support the single-bit ECC hardware,
4648 and newer ones also support the four-bit ECC hardware.
4649 The @code{write_page} and @code{read_page} methods are used
4650 to implement those ECC modes, unless they are disabled using
4651 the @command{nand raw_access} command.
4652 @end deffn
4653
4654 @deffn {NAND Driver} lpc3180
4655 These controllers require an extra @command{nand device}
4656 parameter: the clock rate used by the controller.
4657 @deffn Command {lpc3180 select} num [mlc|slc]
4658 Configures use of the MLC or SLC controller mode.
4659 MLC implies use of hardware ECC.
4660 The @var{num} parameter is the value shown by @command{nand list}.
4661 @end deffn
4662
4663 At this writing, this driver includes @code{write_page}
4664 and @code{read_page} methods. Using @command{nand raw_access}
4665 to disable those methods will prevent use of hardware ECC
4666 in the MLC controller mode, but won't change SLC behavior.
4667 @end deffn
4668 @comment current lpc3180 code won't issue 5-byte address cycles
4669
4670 @deffn {NAND Driver} orion
4671 These controllers require an extra @command{nand device}
4672 parameter: the address of the controller.
4673 @example
4674 nand device orion 0xd8000000
4675 @end example
4676 These controllers don't define any specialized commands.
4677 At this writing, their drivers don't include @code{write_page}
4678 or @code{read_page} methods, so @command{nand raw_access} won't
4679 change any behavior.
4680 @end deffn
4681
4682 @deffn {NAND Driver} s3c2410
4683 @deffnx {NAND Driver} s3c2412
4684 @deffnx {NAND Driver} s3c2440
4685 @deffnx {NAND Driver} s3c2443
4686 These S3C24xx family controllers don't have any special
4687 @command{nand device} options, and don't define any
4688 specialized commands.
4689 At this writing, their drivers don't include @code{write_page}
4690 or @code{read_page} methods, so @command{nand raw_access} won't
4691 change any behavior.
4692 @end deffn
4693
4694 @node PLD/FPGA Commands
4695 @chapter PLD/FPGA Commands
4696 @cindex PLD
4697 @cindex FPGA
4698
4699 Programmable Logic Devices (PLDs) and the more flexible
4700 Field Programmable Gate Arrays (FPGAs) are both types of programmable hardware.
4701 OpenOCD can support programming them.
4702 Although PLDs are generally restrictive (cells are less functional, and
4703 there are no special purpose cells for memory or computational tasks),
4704 they share the same OpenOCD infrastructure.
4705 Accordingly, both are called PLDs here.
4706
4707 @section PLD/FPGA Configuration and Commands
4708
4709 As it does for JTAG TAPs, debug targets, and flash chips (both NOR and NAND),
4710 OpenOCD maintains a list of PLDs available for use in various commands.
4711 Also, each such PLD requires a driver.
4712
4713 They are referenced by the number shown by the @command{pld devices} command,
4714 and new PLDs are defined by @command{pld device driver_name}.
4715
4716 @deffn {Config Command} {pld device} driver_name tap_name [driver_options]
4717 Defines a new PLD device, supported by driver @var{driver_name},
4718 using the TAP named @var{tap_name}.
4719 The driver may make use of any @var{driver_options} to configure its
4720 behavior.
4721 @end deffn
4722
4723 @deffn {Command} {pld devices}
4724 Lists the PLDs and their numbers.
4725 @end deffn
4726
4727 @deffn {Command} {pld load} num filename
4728 Loads the file @file{filename} into the PLD identified by @var{num}.
4729 The file format must be inferred by the driver.
4730 @end deffn
4731
4732 @section PLD/FPGA Drivers, Options, and Commands
4733
4734 Drivers may support PLD-specific options to the @command{pld device}
4735 definition command, and may also define commands usable only with
4736 that particular type of PLD.
4737
4738 @deffn {FPGA Driver} virtex2
4739 Virtex-II is a family of FPGAs sold by Xilinx.
4740 It supports the IEEE 1532 standard for In-System Configuration (ISC).
4741 No driver-specific PLD definition options are used,
4742 and one driver-specific command is defined.
4743
4744 @deffn {Command} {virtex2 read_stat} num
4745 Reads and displays the Virtex-II status register (STAT)
4746 for FPGA @var{num}.
4747 @end deffn
4748 @end deffn
4749
4750 @node General Commands
4751 @chapter General Commands
4752 @cindex commands
4753
4754 The commands documented in this chapter here are common commands that
4755 you, as a human, may want to type and see the output of. Configuration type
4756 commands are documented elsewhere.
4757
4758 Intent:
4759 @itemize @bullet
4760 @item @b{Source Of Commands}
4761 @* OpenOCD commands can occur in a configuration script (discussed
4762 elsewhere) or typed manually by a human or supplied programatically,
4763 or via one of several TCP/IP Ports.
4764
4765 @item @b{From the human}
4766 @* A human should interact with the telnet interface (default port: 4444)
4767 or via GDB (default port 3333).
4768
4769 To issue commands from within a GDB session, use the @option{monitor}
4770 command, e.g. use @option{monitor poll} to issue the @option{poll}
4771 command. All output is relayed through the GDB session.
4772
4773 @item @b{Machine Interface}
4774 The Tcl interface's intent is to be a machine interface. The default Tcl
4775 port is 5555.
4776 @end itemize
4777
4778
4779 @section Daemon Commands
4780
4781 @deffn {Command} exit
4782 Exits the current telnet session.
4783 @end deffn
4784
4785 @c note EXTREMELY ANNOYING word wrap at column 75
4786 @c even when lines are e.g. 100+ columns ...
4787 @c coded in startup.tcl
4788 @deffn {Command} help [string]
4789 With no parameters, prints help text for all commands.
4790 Otherwise, prints each helptext containing @var{string}.
4791 Not every command provides helptext.
4792 @end deffn
4793
4794 @deffn Command sleep msec [@option{busy}]
4795 Wait for at least @var{msec} milliseconds before resuming.
4796 If @option{busy} is passed, busy-wait instead of sleeping.
4797 (This option is strongly discouraged.)
4798 Useful in connection with script files
4799 (@command{script} command and @command{target_name} configuration).
4800 @end deffn
4801
4802 @deffn Command shutdown
4803 Close the OpenOCD daemon, disconnecting all clients (GDB, telnet, other).
4804 @end deffn
4805
4806 @anchor{debug_level}
4807 @deffn Command debug_level [n]
4808 @cindex message level
4809 Display debug level.
4810 If @var{n} (from 0..3) is provided, then set it to that level.
4811 This affects the kind of messages sent to the server log.
4812 Level 0 is error messages only;
4813 level 1 adds warnings;
4814 level 2 adds informational messages;
4815 and level 3 adds debugging messages.
4816 The default is level 2, but that can be overridden on
4817 the command line along with the location of that log
4818 file (which is normally the server's standard output).
4819 @xref{Running}.
4820 @end deffn
4821
4822 @deffn Command fast (@option{enable}|@option{disable})
4823 Default disabled.
4824 Set default behaviour of OpenOCD to be "fast and dangerous".
4825
4826 At this writing, this only affects the defaults for two ARM7/ARM9 parameters:
4827 fast memory access, and DCC downloads. Those parameters may still be
4828 individually overridden.
4829
4830 The target specific "dangerous" optimisation tweaking options may come and go
4831 as more robust and user friendly ways are found to ensure maximum throughput
4832 and robustness with a minimum of configuration.
4833
4834 Typically the "fast enable" is specified first on the command line:
4835
4836 @example
4837 openocd -c "fast enable" -c "interface dummy" -f target/str710.cfg
4838 @end example
4839 @end deffn
4840
4841 @deffn Command echo message
4842 Logs a message at "user" priority.
4843 Output @var{message} to stdout.
4844 @example
4845 echo "Downloading kernel -- please wait"
4846 @end example
4847 @end deffn
4848
4849 @deffn Command log_output [filename]
4850 Redirect logging to @var{filename};
4851 the initial log output channel is stderr.
4852 @end deffn
4853
4854 @anchor{Target State handling}
4855 @section Target State handling
4856 @cindex reset
4857 @cindex halt
4858 @cindex target initialization
4859
4860 In this section ``target'' refers to a CPU configured as
4861 shown earlier (@pxref{CPU Configuration}).
4862 These commands, like many, implicitly refer to
4863 a current target which is used to perform the
4864 various operations. The current target may be changed
4865 by using @command{targets} command with the name of the
4866 target which should become current.
4867
4868 @deffn Command reg [(number|name) [value]]
4869 Access a single register by @var{number} or by its @var{name}.
4870
4871 @emph{With no arguments}:
4872 list all available registers for the current target,
4873 showing number, name, size, value, and cache status.
4874
4875 @emph{With number/name}: display that register's value.
4876
4877 @emph{With both number/name and value}: set register's value.
4878
4879 Cores may have surprisingly many registers in their
4880 Debug and trace infrastructure:
4881
4882 @example
4883 > reg
4884 (0) r0 (/32): 0x0000D3C2 (dirty: 1, valid: 1)
4885 (1) r1 (/32): 0xFD61F31C (dirty: 0, valid: 1)
4886 (2) r2 (/32): 0x00022551 (dirty: 0, valid: 1)
4887 ...
4888 (164) ETM_CONTEXTID_COMPARATOR_MASK (/32): \
4889 0x00000000 (dirty: 0, valid: 0)
4890 >
4891 @end example
4892 @end deffn
4893
4894 @deffn Command halt [ms]
4895 @deffnx Command wait_halt [ms]
4896 The @command{halt} command first sends a halt request to the target,
4897 which @command{wait_halt} doesn't.
4898 Otherwise these behave the same: wait up to @var{ms} milliseconds,
4899 or 5 seconds if there is no parameter, for the target to halt
4900 (and enter debug mode).
4901 Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
4902
4903 @quotation Warning
4904 On ARM cores, software using the @emph{wait for interrupt} operation
4905 often blocks the JTAG access needed by a @command{halt} command.
4906 This is because that operation also puts the core into a low
4907 power mode by gating the core clock;
4908 but the core clock is needed to detect JTAG clock transitions.
4909
4910 One partial workaround uses adaptive clocking: when the core is
4911 interrupted the operation completes, then JTAG clocks are accepted
4912 at least until the interrupt handler completes.
4913 However, this workaround is often unusable since the processor, board,
4914 and JTAG adapter must all support adaptive JTAG clocking.
4915 Also, it can't work until an interrupt is issued.
4916
4917 A more complete workaround is to not use that operation while you
4918 work with a JTAG debugger.
4919 Tasking environments generaly have idle loops where the body is the
4920 @emph{wait for interrupt} operation.
4921 (On older cores, it is a coprocessor action;
4922 newer cores have a @option{wfi} instruction.)
4923 Such loops can just remove that operation, at the cost of higher
4924 power consumption (because the CPU is needlessly clocked).
4925 @end quotation
4926
4927 @end deffn
4928
4929 @deffn Command resume [address]
4930 Resume the target at its current code position,
4931 or the optional @var{address} if it is provided.
4932 OpenOCD will wait 5 seconds for the target to resume.
4933 @end deffn
4934
4935 @deffn Command step [address]
4936 Single-step the target at its current code position,
4937 or the optional @var{address} if it is provided.
4938 @end deffn
4939
4940 @anchor{Reset Command}
4941 @deffn Command reset
4942 @deffnx Command {reset run}
4943 @deffnx Command {reset halt}
4944 @deffnx Command {reset init}
4945 Perform as hard a reset as possible, using SRST if possible.
4946 @emph{All defined targets will be reset, and target
4947 events will fire during the reset sequence.}
4948
4949 The optional parameter specifies what should
4950 happen after the reset.
4951 If there is no parameter, a @command{reset run} is executed.
4952 The other options will not work on all systems.
4953 @xref{Reset Configuration}.
4954
4955 @itemize @minus
4956 @item @b{run} Let the target run
4957 @item @b{halt} Immediately halt the target
4958 @item @b{init} Immediately halt the target, and execute the reset-init script
4959 @end itemize
4960 @end deffn
4961
4962 @deffn Command soft_reset_halt
4963 Requesting target halt and executing a soft reset. This is often used
4964 when a target cannot be reset and halted. The target, after reset is
4965 released begins to execute code. OpenOCD attempts to stop the CPU and
4966 then sets the program counter back to the reset vector. Unfortunately
4967 the code that was executed may have left the hardware in an unknown
4968 state.
4969 @end deffn
4970
4971 @section I/O Utilities
4972
4973 These commands are available when
4974 OpenOCD is built with @option{--enable-ioutil}.
4975 They are mainly useful on embedded targets,
4976 notably the ZY1000.
4977 Hosts with operating systems have complementary tools.
4978
4979 @emph{Note:} there are several more such commands.
4980
4981 @deffn Command append_file filename [string]*
4982 Appends the @var{string} parameters to
4983 the text file @file{filename}.
4984 Each string except the last one is followed by one space.
4985 The last string is followed by a newline.
4986 @end deffn
4987
4988 @deffn Command cat filename
4989 Reads and displays the text file @file{filename}.
4990 @end deffn
4991
4992 @deffn Command cp src_filename dest_filename
4993 Copies contents from the file @file{src_filename}
4994 into @file{dest_filename}.
4995 @end deffn
4996
4997 @deffn Command ip
4998 @emph{No description provided.}
4999 @end deffn
5000
5001 @deffn Command ls
5002 @emph{No description provided.}
5003 @end deffn
5004
5005 @deffn Command mac
5006 @emph{No description provided.}
5007 @end deffn
5008
5009 @deffn Command meminfo
5010 Display available RAM memory on OpenOCD host.
5011 Used in OpenOCD regression testing scripts.
5012 @end deffn
5013
5014 @deffn Command peek
5015 @emph{No description provided.}
5016 @end deffn
5017
5018 @deffn Command poke
5019 @emph{No description provided.}
5020 @end deffn
5021
5022 @deffn Command rm filename
5023 @c "rm" has both normal and Jim-level versions??
5024 Unlinks the file @file{filename}.
5025 @end deffn
5026
5027 @deffn Command trunc filename
5028 Removes all data in the file @file{filename}.
5029 @end deffn
5030
5031 @anchor{Memory access}
5032 @section Memory access commands
5033 @cindex memory access
5034
5035 These commands allow accesses of a specific size to the memory
5036 system. Often these are used to configure the current target in some
5037 special way. For example - one may need to write certain values to the
5038 SDRAM controller to enable SDRAM.
5039
5040 @enumerate
5041 @item Use the @command{targets} (plural) command
5042 to change the current target.
5043 @item In system level scripts these commands are deprecated.
5044 Please use their TARGET object siblings to avoid making assumptions
5045 about what TAP is the current target, or about MMU configuration.
5046 @end enumerate
5047
5048 @deffn Command mdw [phys] addr [count]
5049 @deffnx Command mdh [phys] addr [count]
5050 @deffnx Command mdb [phys] addr [count]
5051 Display contents of address @var{addr}, as
5052 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
5053 or 8-bit bytes (@command{mdb}).
5054 If @var{count} is specified, displays that many units.
5055 @var{phys} is an optional flag to indicate to use
5056 physical address and bypass MMU
5057 (If you want to manipulate the data instead of displaying it,
5058 see the @code{mem2array} primitives.)
5059 @end deffn
5060
5061 @deffn Command mww [phys] addr word
5062 @deffnx Command mwh [phys] addr halfword
5063 @deffnx Command mwb [phys] addr byte
5064 Writes the specified @var{word} (32 bits),
5065 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
5066 at the specified address @var{addr}.
5067 @var{phys} is an optional flag to indicate to use
5068 physical address and bypass MMU
5069 @end deffn
5070
5071
5072 @anchor{Image access}
5073 @section Image loading commands
5074 @cindex image loading
5075 @cindex image dumping
5076
5077 @anchor{dump_image}
5078 @deffn Command {dump_image} filename address size
5079 Dump @var{size} bytes of target memory starting at @var{address} to the
5080 binary file named @var{filename}.
5081 @end deffn
5082
5083 @deffn Command {fast_load}
5084 Loads an image stored in memory by @command{fast_load_image} to the
5085 current target. Must be preceeded by fast_load_image.
5086 @end deffn
5087
5088 @deffn Command {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
5089 Normally you should be using @command{load_image} or GDB load. However, for
5090 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
5091 host), storing the image in memory and uploading the image to the target
5092 can be a way to upload e.g. multiple debug sessions when the binary does not change.
5093 Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
5094 memory, i.e. does not affect target. This approach is also useful when profiling
5095 target programming performance as I/O and target programming can easily be profiled
5096 separately.
5097 @end deffn
5098
5099 @anchor{load_image}
5100 @deffn Command {load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
5101 Load image from file @var{filename} to target memory at @var{address}.
5102 The file format may optionally be specified
5103 (@option{bin}, @option{ihex}, or @option{elf})
5104 @end deffn
5105
5106 @deffn Command {test_image} filename [address [@option{bin}|@option{ihex}|@option{elf}]]
5107 Displays image section sizes and addresses
5108 as if @var{filename} were loaded into target memory
5109 starting at @var{address} (defaults to zero).
5110 The file format may optionally be specified
5111 (@option{bin}, @option{ihex}, or @option{elf})
5112 @end deffn
5113
5114 @deffn Command {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
5115 Verify @var{filename} against target memory starting at @var{address}.
5116 The file format may optionally be specified
5117 (@option{bin}, @option{ihex}, or @option{elf})
5118 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
5119 @end deffn
5120
5121
5122 @section Breakpoint and Watchpoint commands
5123 @cindex breakpoint
5124 @cindex watchpoint
5125
5126 CPUs often make debug modules accessible through JTAG, with
5127 hardware support for a handful of code breakpoints and data
5128 watchpoints.
5129 In addition, CPUs almost always support software breakpoints.
5130
5131 @deffn Command {bp} [address len [@option{hw}]]
5132 With no parameters, lists all active breakpoints.
5133 Else sets a breakpoint on code execution starting
5134 at @var{address} for @var{length} bytes.
5135 This is a software breakpoint, unless @option{hw} is specified
5136 in which case it will be a hardware breakpoint.
5137
5138 (@xref{arm9 vector_catch}, or @pxref{xscale vector_catch},
5139 for similar mechanisms that do not consume hardware breakpoints.)
5140 @end deffn
5141
5142 @deffn Command {rbp} address
5143 Remove the breakpoint at @var{address}.
5144 @end deffn
5145
5146 @deffn Command {rwp} address
5147 Remove data watchpoint on @var{address}
5148 @end deffn
5149
5150 @deffn Command {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]]
5151 With no parameters, lists all active watchpoints.
5152 Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
5153 The watch point is an "access" watchpoint unless
5154 the @option{r} or @option{w} parameter is provided,
5155 defining it as respectively a read or write watchpoint.
5156 If a @var{value} is provided, that value is used when determining if
5157 the watchpoint should trigger. The value may be first be masked
5158 using @var{mask} to mark ``don't care'' fields.
5159 @end deffn
5160
5161 @section Misc Commands
5162
5163 @cindex profiling
5164 @deffn Command {profile} seconds filename
5165 Profiling samples the CPU's program counter as quickly as possible,
5166 which is useful for non-intrusive stochastic profiling.
5167 Saves up to 10000 sampines in @file{filename} using ``gmon.out'' format.
5168 @end deffn
5169
5170 @deffn Command {version}
5171 Displays a string identifying the version of this OpenOCD server.
5172 @end deffn
5173
5174 @deffn Command {virt2phys} virtual_address
5175 Requests the current target to map the specified @var{virtual_address}
5176 to its corresponding physical address, and displays the result.
5177 @end deffn
5178
5179 @node Architecture and Core Commands
5180 @chapter Architecture and Core Commands
5181 @cindex Architecture Specific Commands
5182 @cindex Core Specific Commands
5183
5184 Most CPUs have specialized JTAG operations to support debugging.
5185 OpenOCD packages most such operations in its standard command framework.
5186 Some of those operations don't fit well in that framework, so they are
5187 exposed here as architecture or implementation (core) specific commands.
5188
5189 @anchor{ARM Hardware Tracing}
5190 @section ARM Hardware Tracing
5191 @cindex tracing
5192 @cindex ETM
5193 @cindex ETB
5194
5195 CPUs based on ARM cores may include standard tracing interfaces,
5196 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
5197 address and data bus trace records to a ``Trace Port''.
5198
5199 @itemize
5200 @item
5201 Development-oriented boards will sometimes provide a high speed
5202 trace connector for collecting that data, when the particular CPU
5203 supports such an interface.
5204 (The standard connector is a 38-pin Mictor, with both JTAG
5205 and trace port support.)
5206 Those trace connectors are supported by higher end JTAG adapters
5207 and some logic analyzer modules; frequently those modules can
5208 buffer several megabytes of trace data.
5209 Configuring an ETM coupled to such an external trace port belongs
5210 in the board-specific configuration file.
5211 @item
5212 If the CPU doesn't provide an external interface, it probably
5213 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
5214 dedicated SRAM. 4KBytes is one common ETB size.
5215 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
5216 (target) configuration file, since it works the same on all boards.
5217 @end itemize
5218
5219 ETM support in OpenOCD doesn't seem to be widely used yet.
5220
5221 @quotation Issues
5222 ETM support may be buggy, and at least some @command{etm config}
5223 parameters should be detected by asking the ETM for them.
5224
5225 ETM trigger events could also implement a kind of complex
5226 hardware breakpoint, much more powerful than the simple
5227 watchpoint hardware exported by EmbeddedICE modules.
5228 @emph{Such breakpoints can be triggered even when using the
5229 dummy trace port driver}.
5230
5231 It seems like a GDB hookup should be possible,
5232 as well as tracing only during specific states
5233 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
5234
5235 There should be GUI tools to manipulate saved trace data and help
5236 analyse it in conjunction with the source code.
5237 It's unclear how much of a common interface is shared
5238 with the current XScale trace support, or should be
5239 shared with eventual Nexus-style trace module support.
5240
5241 At this writing (September 2009) only ARM7 and ARM9 support
5242 for ETM modules is available. The code should be able to
5243 work with some newer cores; but not all of them support
5244 this original style of JTAG access.
5245 @end quotation
5246
5247 @subsection ETM Configuration
5248 ETM setup is coupled with the trace port driver configuration.
5249
5250 @deffn {Config Command} {etm config} target width mode clocking driver
5251 Declares the ETM associated with @var{target}, and associates it
5252 with a given trace port @var{driver}. @xref{Trace Port Drivers}.
5253
5254 Several of the parameters must reflect the trace port capabilities,
5255 which are a function of silicon capabilties (exposed later
5256 using @command{etm info}) and of what hardware is connected to
5257 that port (such as an external pod, or ETB).
5258 The @var{width} must be either 4, 8, or 16.
5259 The @var{mode} must be @option{normal}, @option{multiplexted},
5260 or @option{demultiplexted}.
5261 The @var{clocking} must be @option{half} or @option{full}.
5262
5263 @quotation Note
5264 You can see the ETM registers using the @command{reg} command.
5265 Not all possible registers are present in every ETM.
5266 Most of the registers are write-only, and are used to configure
5267 what CPU activities are traced.
5268 @end quotation
5269 @end deffn
5270
5271 @deffn Command {etm info}
5272 Displays information about the current target's ETM.
5273 This includes resource counts from the @code{ETM_CONFIG} register,
5274 as well as silicon capabilities (except on rather old modules).
5275 from the @code{ETM_SYS_CONFIG} register.
5276 @end deffn
5277
5278 @deffn Command {etm status}
5279 Displays status of the current target's ETM and trace port driver:
5280 is the ETM idle, or is it collecting data?
5281 Did trace data overflow?
5282 Was it triggered?
5283 @end deffn
5284
5285 @deffn Command {etm tracemode} [type context_id_bits cycle_accurate branch_output]
5286 Displays what data that ETM will collect.
5287 If arguments are provided, first configures that data.
5288 When the configuration changes, tracing is stopped
5289 and any buffered trace data is invalidated.
5290
5291 @itemize
5292 @item @var{type} ... describing how data accesses are traced,
5293 when they pass any ViewData filtering that that was set up.
5294 The value is one of
5295 @option{none} (save nothing),
5296 @option{data} (save data),
5297 @option{address} (save addresses),
5298 @option{all} (save data and addresses)
5299 @item @var{context_id_bits} ... 0, 8, 16, or 32
5300 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
5301 cycle-accurate instruction tracing.
5302 Before ETMv3, enabling this causes much extra data to be recorded.
5303 @item @var{branch_output} ... @option{enable} or @option{disable}.
5304 Disable this unless you need to try reconstructing the instruction
5305 trace stream without an image of the code.
5306 @end itemize
5307 @end deffn
5308
5309 @deffn Command {etm trigger_percent} [percent]
5310 This displays, or optionally changes, the trace port driver's
5311 behavior after the ETM's configured @emph{trigger} event fires.
5312 It controls how much more trace data is saved after the (single)
5313 trace trigger becomes active.
5314
5315 @itemize
5316 @item The default corresponds to @emph{trace around} usage,
5317 recording 50 percent data before the event and the rest
5318 afterwards.
5319 @item The minimum value of @var{percent} is 2 percent,
5320 recording almost exclusively data before the trigger.
5321 Such extreme @emph{trace before} usage can help figure out
5322 what caused that event to happen.
5323 @item The maximum value of @var{percent} is 100 percent,
5324 recording data almost exclusively after the event.
5325 This extreme @emph{trace after} usage might help sort out
5326 how the event caused trouble.
5327 @end itemize
5328 @c REVISIT allow "break" too -- enter debug mode.
5329 @end deffn
5330
5331 @subsection ETM Trace Operation
5332
5333 After setting up the ETM, you can use it to collect data.
5334 That data can be exported to files for later analysis.
5335 It can also be parsed with OpenOCD, for basic sanity checking.
5336
5337 To configure what is being traced, you will need to write
5338 various trace registers using @command{reg ETM_*} commands.
5339 For the definitions of these registers, read ARM publication
5340 @emph{IHI 0014, ``Embedded Trace Macrocell, Architecture Specification''}.
5341 Be aware that most of the relevant registers are write-only,
5342 and that ETM resources are limited. There are only a handful
5343 of address comparators, data comparators, counters, and so on.
5344
5345 Examples of scenarios you might arrange to trace include:
5346
5347 @itemize
5348 @item Code flow within a function, @emph{excluding} subroutines
5349 it calls. Use address range comparators to enable tracing
5350 for instruction access within that function's body.
5351 @item Code flow within a function, @emph{including} subroutines
5352 it calls. Use the sequencer and address comparators to activate
5353 tracing on an ``entered function'' state, then deactivate it by
5354 exiting that state when the function's exit code is invoked.
5355 @item Code flow starting at the fifth invocation of a function,
5356 combining one of the above models with a counter.
5357 @item CPU data accesses to the registers for a particular device,
5358 using address range comparators and the ViewData logic.
5359 @item Such data accesses only during IRQ handling, combining the above
5360 model with sequencer triggers which on entry and exit to the IRQ handler.
5361 @item @emph{... more}
5362 @end itemize
5363
5364 At this writing, September 2009, there are no Tcl utility
5365 procedures to help set up any common tracing scenarios.
5366
5367 @deffn Command {etm analyze}
5368 Reads trace data into memory, if it wasn't already present.
5369 Decodes and prints the data that was collected.
5370 @end deffn
5371
5372 @deffn Command {etm dump} filename
5373 Stores the captured trace data in @file{filename}.
5374 @end deffn
5375
5376 @deffn Command {etm image} filename [base_address] [type]
5377 Opens an image file.
5378 @end deffn
5379
5380 @deffn Command {etm load} filename
5381 Loads captured trace data from @file{filename}.
5382 @end deffn
5383
5384 @deffn Command {etm start}
5385 Starts trace data collection.
5386 @end deffn
5387
5388 @deffn Command {etm stop}
5389 Stops trace data collection.
5390 @end deffn
5391
5392 @anchor{Trace Port Drivers}
5393 @subsection Trace Port Drivers
5394
5395 To use an ETM trace port it must be associated with a driver.
5396
5397 @deffn {Trace Port Driver} dummy
5398 Use the @option{dummy} driver if you are configuring an ETM that's
5399 not connected to anything (on-chip ETB or off-chip trace connector).
5400 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
5401 any trace data collection.}
5402 @deffn {Config Command} {etm_dummy config} target
5403 Associates the ETM for @var{target} with a dummy driver.
5404 @end deffn
5405 @end deffn
5406
5407 @deffn {Trace Port Driver} etb
5408 Use the @option{etb} driver if you are configuring an ETM
5409 to use on-chip ETB memory.
5410 @deffn {Config Command} {etb config} target etb_tap
5411 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
5412 You can see the ETB registers using the @command{reg} command.
5413 @end deffn
5414 @end deffn
5415
5416 @deffn {Trace Port Driver} oocd_trace
5417 This driver isn't available unless OpenOCD was explicitly configured
5418 with the @option{--enable-oocd_trace} option. You probably don't want
5419 to configure it unless you've built the appropriate prototype hardware;
5420 it's @emph{proof-of-concept} software.
5421
5422 Use the @option{oocd_trace} driver if you are configuring an ETM that's
5423 connected to an off-chip trace connector.
5424
5425 @deffn {Config Command} {oocd_trace config} target tty
5426 Associates the ETM for @var{target} with a trace driver which
5427 collects data through the serial port @var{tty}.
5428 @end deffn
5429
5430 @deffn Command {oocd_trace resync}
5431 Re-synchronizes with the capture clock.
5432 @end deffn
5433
5434 @deffn Command {oocd_trace status}
5435 Reports whether the capture clock is locked or not.
5436 @end deffn
5437 @end deffn
5438
5439
5440 @section ARMv4 and ARMv5 Architecture
5441 @cindex ARMv4
5442 @cindex ARMv5
5443
5444 These commands are specific to ARM architecture v4 and v5,
5445 including all ARM7 or ARM9 systems and Intel XScale.
5446 They are available in addition to other core-specific
5447 commands that may be available.
5448
5449 @deffn Command {armv4_5 core_state} [@option{arm}|@option{thumb}]
5450 Displays the core_state, optionally changing it to process
5451 either @option{arm} or @option{thumb} instructions.
5452 The target may later be resumed in the currently set core_state.
5453 (Processors may also support the Jazelle state, but
5454 that is not currently supported in OpenOCD.)
5455 @end deffn
5456
5457 @deffn Command {armv4_5 disassemble} address [count [@option{thumb}]]
5458 @cindex disassemble
5459 Disassembles @var{count} instructions starting at @var{address}.
5460 If @var{count} is not specified, a single instruction is disassembled.
5461 If @option{thumb} is specified, or the low bit of the address is set,
5462 Thumb (16-bit) instructions are used;
5463 else ARM (32-bit) instructions are used.
5464 (Processors may also support the Jazelle state, but
5465 those instructions are not currently understood by OpenOCD.)
5466 @end deffn
5467
5468 @deffn Command {armv4_5 reg}
5469 Display a table of all banked core registers, fetching the current value from every
5470 core mode if necessary. OpenOCD versions before rev. 60 didn't fetch the current
5471 register value.
5472 @end deffn
5473
5474 @subsection ARM7 and ARM9 specific commands
5475 @cindex ARM7
5476 @cindex ARM9
5477
5478 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
5479 ARM9TDMI, ARM920T or ARM926EJ-S.
5480 They are available in addition to the ARMv4/5 commands,
5481 and any other core-specific commands that may be available.
5482
5483 @deffn Command {arm7_9 dbgrq} (@option{enable}|@option{disable})
5484 Control use of the EmbeddedIce DBGRQ signal to force entry into debug mode,
5485 instead of breakpoints. This should be
5486 safe for all but ARM7TDMI--S cores (like Philips LPC).
5487 This feature is enabled by default on most ARM9 cores,
5488 including ARM9TDMI, ARM920T, and ARM926EJ-S.
5489 @end deffn
5490
5491 @deffn Command {arm7_9 dcc_downloads} (@option{enable}|@option{disable})
5492 @cindex DCC
5493 Control the use of the debug communications channel (DCC) to write larger (>128 byte)
5494 amounts of memory. DCC downloads offer a huge speed increase, but might be
5495 unsafe, especially with targets running at very low speeds. This command was introduced
5496 with OpenOCD rev. 60, and requires a few bytes of working area.
5497 @end deffn
5498
5499 @anchor{arm7_9 fast_memory_access}
5500 @deffn Command {arm7_9 fast_memory_access} (@option{enable}|@option{disable})
5501 Enable or disable memory writes and reads that don't check completion of
5502 the operation. This provides a huge speed increase, especially with USB JTAG
5503 cables (FT2232), but might be unsafe if used with targets running at very low
5504 speeds, like the 32kHz startup clock of an AT91RM9200.
5505 @end deffn
5506
5507 @deffn {Debug Command} {arm7_9 write_core_reg} num mode word
5508 @emph{This is intended for use while debugging OpenOCD; you probably
5509 shouldn't use it.}
5510
5511 Writes a 32-bit @var{word} to register @var{num} (from 0 to 16)
5512 as used in the specified @var{mode}
5513 (where e.g. mode 16 is "user" and mode 19 is "supervisor";
5514 the M4..M0 bits of the PSR).
5515 Registers 0..15 are the normal CPU registers such as r0(0), r1(1) ... pc(15).
5516 Register 16 is the mode-specific SPSR,
5517 unless the specified mode is 0xffffffff (32-bit all-ones)
5518 in which case register 16 is the CPSR.
5519 The write goes directly to the CPU, bypassing the register cache.
5520 @end deffn
5521
5522 @deffn {Debug Command} {arm7_9 write_xpsr} word (@option{0}|@option{1})
5523 @emph{This is intended for use while debugging OpenOCD; you probably
5524 shouldn't use it.}
5525
5526 If the second parameter is zero, writes @var{word} to the
5527 Current Program Status register (CPSR).
5528 Else writes @var{word} to the current mode's Saved PSR (SPSR).
5529 In both cases, this bypasses the register cache.
5530 @end deffn
5531
5532 @deffn {Debug Command} {arm7_9 write_xpsr_im8} byte rotate (@option{0}|@option{1})
5533 @emph{This is intended for use while debugging OpenOCD; you probably
5534 shouldn't use it.}
5535
5536 Writes eight bits to the CPSR or SPSR,
5537 first rotating them by @math{2*rotate} bits,
5538 and bypassing the register cache.
5539 This has lower JTAG overhead than writing the entire CPSR or SPSR
5540 with @command{arm7_9 write_xpsr}.
5541 @end deffn
5542
5543 @subsection ARM720T specific commands
5544 @cindex ARM720T
5545
5546 These commands are available to ARM720T based CPUs,
5547 which are implementations of the ARMv4T architecture
5548 based on the ARM7TDMI-S integer core.
5549 They are available in addition to the ARMv4/5 and ARM7/ARM9 commands.
5550
5551 @deffn Command {arm720t cp15} regnum [value]
5552 Display cp15 register @var{regnum};
5553 else if a @var{value} is provided, that value is written to that register.
5554 @end deffn
5555
5556 @subsection ARM9 specific commands
5557 @cindex ARM9
5558
5559 ARM9-family cores are built around ARM9TDMI or ARM9E (including ARM9EJS)
5560 integer processors.
5561 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
5562
5563 @c 9-june-2009: tried this on arm920t, it didn't work.
5564 @c no-params always lists nothing caught, and that's how it acts.
5565 @c 23-oct-2009: doesn't work _consistently_ ... as if the ICE
5566 @c versions have different rules about when they commit writes.
5567
5568 @anchor{arm9 vector_catch}
5569 @deffn Command {arm9 vector_catch} [@option{all}|@option{none}|list]
5570 @cindex vector_catch
5571 Vector Catch hardware provides a sort of dedicated breakpoint
5572 for hardware events such as reset, interrupt, and abort.
5573 You can use this to conserve normal breakpoint resources,
5574 so long as you're not concerned with code that branches directly
5575 to those hardware vectors.
5576
5577 This always finishes by listing the current configuration.
5578 If parameters are provided, it first reconfigures the
5579 vector catch hardware to intercept
5580 @option{all} of the hardware vectors,
5581 @option{none} of them,
5582 or a list with one or more of the following:
5583 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt}
5584 @option{irq} @option{fiq}.
5585 @end deffn
5586
5587 @subsection ARM920T specific commands
5588 @cindex ARM920T
5589
5590 These commands are available to ARM920T based CPUs,
5591 which are implementations of the ARMv4T architecture
5592 built using the ARM9TDMI integer core.
5593 They are available in addition to the ARMv4/5, ARM7/ARM9,
5594 and ARM9TDMI commands.
5595
5596 @deffn Command {arm920t cache_info}
5597 Print information about the caches found. This allows to see whether your target
5598 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
5599 @end deffn
5600
5601 @deffn Command {arm920t cp15} regnum [value]
5602 Display cp15 register @var{regnum};
5603 else if a @var{value} is provided, that value is written to that register.
5604 @end deffn
5605
5606 @deffn Command {arm920t cp15i} opcode [value [address]]
5607 Interpreted access using cp15 @var{opcode}.
5608 If no @var{value} is provided, the result is displayed.
5609 Else if that value is written using the specified @var{address},
5610 or using zero if no other address is not provided.
5611 @end deffn
5612
5613 @deffn Command {arm920t read_cache} filename
5614 Dump the content of ICache and DCache to a file named @file{filename}.
5615 @end deffn
5616
5617 @deffn Command {arm920t read_mmu} filename
5618 Dump the content of the ITLB and DTLB to a file named @file{filename}.
5619 @end deffn
5620
5621 @subsection ARM926ej-s specific commands
5622 @cindex ARM926ej-s
5623
5624 These commands are available to ARM926ej-s based CPUs,
5625 which are implementations of the ARMv5TEJ architecture
5626 based on the ARM9EJ-S integer core.
5627 They are available in addition to the ARMv4/5, ARM7/ARM9,
5628 and ARM9TDMI commands.
5629
5630 The Feroceon cores also support these commands, although
5631 they are not built from ARM926ej-s designs.
5632
5633 @deffn Command {arm926ejs cache_info}
5634 Print information about the caches found.
5635 @end deffn
5636
5637 @deffn Command {arm926ejs cp15} opcode1 opcode2 CRn CRm regnum [value]
5638 Accesses cp15 register @var{regnum} using
5639 @var{opcode1}, @var{opcode2}, @var{CRn}, and @var{CRm}.
5640 If a @var{value} is provided, that value is written to that register.
5641 Else that register is read and displayed.
5642 @end deffn
5643
5644 @subsection ARM966E specific commands
5645 @cindex ARM966E
5646
5647 These commands are available to ARM966 based CPUs,
5648 which are implementations of the ARMv5TE architecture.
5649 They are available in addition to the ARMv4/5, ARM7/ARM9,
5650 and ARM9TDMI commands.
5651
5652 @deffn Command {arm966e cp15} regnum [value]
5653 Display cp15 register @var{regnum};
5654 else if a @var{value} is provided, that value is written to that register.
5655 @end deffn
5656
5657 @subsection XScale specific commands
5658 @cindex XScale
5659
5660 Some notes about the debug implementation on the XScale CPUs:
5661
5662 The XScale CPU provides a special debug-only mini-instruction cache
5663 (mini-IC) in which exception vectors and target-resident debug handler
5664 code are placed by OpenOCD. In order to get access to the CPU, OpenOCD
5665 must point vector 0 (the reset vector) to the entry of the debug
5666 handler. However, this means that the complete first cacheline in the
5667 mini-IC is marked valid, which makes the CPU fetch all exception
5668 handlers from the mini-IC, ignoring the code in RAM.
5669
5670 OpenOCD currently does not sync the mini-IC entries with the RAM
5671 contents (which would fail anyway while the target is running), so
5672 the user must provide appropriate values using the @code{xscale
5673 vector_table} command.
5674
5675 It is recommended to place a pc-relative indirect branch in the vector
5676 table, and put the branch destination somewhere in memory. Doing so
5677 makes sure the code in the vector table stays constant regardless of
5678 code layout in memory:
5679 @example
5680 _vectors:
5681 ldr pc,[pc,#0x100-8]
5682 ldr pc,[pc,#0x100-8]
5683 ldr pc,[pc,#0x100-8]
5684 ldr pc,[pc,#0x100-8]
5685 ldr pc,[pc,#0x100-8]
5686 ldr pc,[pc,#0x100-8]
5687 ldr pc,[pc,#0x100-8]
5688 ldr pc,[pc,#0x100-8]
5689 .org 0x100
5690 .long real_reset_vector
5691 .long real_ui_handler
5692 .long real_swi_handler
5693 .long real_pf_abort
5694 .long real_data_abort
5695 .long 0 /* unused */
5696 .long real_irq_handler
5697 .long real_fiq_handler
5698 @end example
5699
5700 The debug handler must be placed somewhere in the address space using
5701 the @code{xscale debug_handler} command. The allowed locations for the
5702 debug handler are either (0x800 - 0x1fef800) or (0xfe000800 -
5703 0xfffff800). The default value is 0xfe000800.
5704
5705
5706 These commands are available to XScale based CPUs,
5707 which are implementations of the ARMv5TE architecture.
5708
5709 @deffn Command {xscale analyze_trace}
5710 Displays the contents of the trace buffer.
5711 @end deffn
5712
5713 @deffn Command {xscale cache_clean_address} address
5714 Changes the address used when cleaning the data cache.
5715 @end deffn
5716
5717 @deffn Command {xscale cache_info}
5718 Displays information about the CPU caches.
5719 @end deffn
5720
5721 @deffn Command {xscale cp15} regnum [value]
5722 Display cp15 register @var{regnum};
5723 else if a @var{value} is provided, that value is written to that register.
5724 @end deffn
5725
5726 @deffn Command {xscale debug_handler} target address
5727 Changes the address used for the specified target's debug handler.
5728 @end deffn
5729
5730 @deffn Command {xscale dcache} (@option{enable}|@option{disable})
5731 Enables or disable the CPU's data cache.
5732 @end deffn
5733
5734 @deffn Command {xscale dump_trace} filename
5735 Dumps the raw contents of the trace buffer to @file{filename}.
5736 @end deffn
5737
5738 @deffn Command {xscale icache} (@option{enable}|@option{disable})
5739 Enables or disable the CPU's instruction cache.
5740 @end deffn
5741
5742 @deffn Command {xscale mmu} (@option{enable}|@option{disable})
5743 Enables or disable the CPU's memory management unit.
5744 @end deffn
5745
5746 @deffn Command {xscale trace_buffer} (@option{enable}|@option{disable}) [@option{fill} [n] | @option{wrap}]
5747 Enables or disables the trace buffer,
5748 and controls how it is emptied.
5749 @end deffn
5750
5751 @deffn Command {xscale trace_image} filename [offset [type]]
5752 Opens a trace image from @file{filename}, optionally rebasing
5753 its segment addresses by @var{offset}.
5754 The image @var{type} may be one of
5755 @option{bin} (binary), @option{ihex} (Intel hex),
5756 @option{elf} (ELF file), @option{s19} (Motorola s19),
5757 @option{mem}, or @option{builder}.
5758 @end deffn
5759
5760 @anchor{xscale vector_catch}
5761 @deffn Command {xscale vector_catch} [mask]
5762 @cindex vector_catch
5763 Display a bitmask showing the hardware vectors to catch.
5764 If the optional parameter is provided, first set the bitmask to that value.
5765
5766 The mask bits correspond with bit 16..23 in the DCSR:
5767 @example
5768 0x01 Trap Reset
5769 0x02 Trap Undefined Instructions
5770 0x04 Trap Software Interrupt
5771 0x08 Trap Prefetch Abort
5772 0x10 Trap Data Abort
5773 0x20 reserved
5774 0x40 Trap IRQ
5775 0x80 Trap FIQ
5776 @end example
5777 @end deffn
5778
5779 @anchor{xscale vector_table}
5780 @deffn Command {xscale vector_table} [<low|high> <index> <value>]
5781 @cindex vector_table
5782
5783 Set an entry in the mini-IC vector table. There are two tables: one for
5784 low vectors (at 0x00000000), and one for high vectors (0xFFFF0000), each
5785 holding the 8 exception vectors. @var{index} can be 1-7, because vector 0
5786 points to the debug handler entry and can not be overwritten.
5787 @var{value} holds the 32-bit opcode that is placed in the mini-IC.
5788
5789 Without arguments, the current settings are displayed.
5790
5791 @end deffn
5792
5793 @section ARMv6 Architecture
5794 @cindex ARMv6
5795
5796 @subsection ARM11 specific commands
5797 @cindex ARM11
5798
5799 @deffn Command {arm11 memwrite burst} [value]
5800 Displays the value of the memwrite burst-enable flag,
5801 which is enabled by default. Burst writes are only used
5802 for memory writes larger than 1 word. Single word writes
5803 are likely to be from reset init scripts and those writes
5804 are often to non-memory locations which could easily have
5805 many wait states, which could easily break burst writes.
5806 If @var{value} is defined, first assigns that.
5807 @end deffn
5808
5809 @deffn Command {arm11 memwrite error_fatal} [value]
5810 Displays the value of the memwrite error_fatal flag,
5811 which is enabled by default.
5812 If @var{value} is defined, first assigns that.
5813 @end deffn
5814
5815 @deffn Command {arm11 step_irq_enable} [value]
5816 Displays the value of the flag controlling whether
5817 IRQs are enabled during single stepping;
5818 they are disabled by default.
5819 If @var{value} is defined, first assigns that.
5820 @end deffn
5821
5822 @deffn Command {arm11 vcr} [value]
5823 @cindex vector_catch
5824 Displays the value of the @emph{Vector Catch Register (VCR)},
5825 coprocessor 14 register 7.
5826 If @var{value} is defined, first assigns that.
5827
5828 Vector Catch hardware provides dedicated breakpoints
5829 for certain hardware events.
5830 The specific bit values are core-specific (as in fact is using
5831 coprocessor 14 register 7 itself) but all current ARM11
5832 cores @emph{except the ARM1176} use the same six bits.
5833 @end deffn
5834
5835 @section ARMv7 Architecture
5836 @cindex ARMv7
5837
5838 @subsection ARMv7 Debug Access Port (DAP) specific commands
5839 @cindex Debug Access Port
5840 @cindex DAP
5841 These commands are specific to ARM architecture v7 Debug Access Port (DAP),
5842 included on cortex-m3 and cortex-a8 systems.
5843 They are available in addition to other core-specific commands that may be available.
5844
5845 @deffn Command {dap info} [num]
5846 Displays dap info for ap @var{num}, defaulting to the currently selected AP.
5847 @end deffn
5848
5849 @deffn Command {dap apsel} [num]
5850 Select AP @var{num}, defaulting to 0.
5851 @end deffn
5852
5853 @deffn Command {dap apid} [num]
5854 Displays id register from AP @var{num},
5855 defaulting to the currently selected AP.
5856 @end deffn
5857
5858 @deffn Command {dap baseaddr} [num]
5859 Displays debug base address from AP @var{num},
5860 defaulting to the currently selected AP.
5861 @end deffn
5862
5863 @deffn Command {dap memaccess} [value]
5864 Displays the number of extra tck for mem-ap memory bus access [0-255].
5865 If @var{value} is defined, first assigns that.
5866 @end deffn
5867
5868 @subsection ARMv7-A specific commands
5869 @cindex ARMv7-A
5870
5871 @deffn Command {armv7a disassemble} address [count [@option{thumb}]]
5872 @cindex disassemble
5873 Disassembles @var{count} instructions starting at @var{address}.
5874 If @var{count} is not specified, a single instruction is disassembled.
5875 If @option{thumb} is specified, or the low bit of the address is set,
5876 Thumb2 (mixed 16/32-bit) instructions are used;
5877 else ARM (32-bit) instructions are used.
5878 With a handful of exceptions, ThumbEE instructions are the same as Thumb2;
5879 ThumbEE disassembly currently has no explicit support.
5880 (Processors may also support the Jazelle state, but
5881 those instructions are not currently understood by OpenOCD.)
5882 @end deffn
5883
5884
5885 @subsection Cortex-M3 specific commands
5886 @cindex Cortex-M3
5887
5888 @deffn Command {cortex_m3 disassemble} address [count]
5889 @cindex disassemble
5890 Disassembles @var{count} Thumb2 instructions starting at @var{address}.
5891 If @var{count} is not specified, a single instruction is disassembled.
5892 @end deffn
5893
5894 @deffn Command {cortex_m3 maskisr} (@option{on}|@option{off})
5895 Control masking (disabling) interrupts during target step/resume.
5896 @end deffn
5897
5898 @deffn Command {cortex_m3 vector_catch} [@option{all}|@option{none}|list]
5899 @cindex vector_catch
5900 Vector Catch hardware provides dedicated breakpoints
5901 for certain hardware events.
5902
5903 Parameters request interception of
5904 @option{all} of these hardware event vectors,
5905 @option{none} of them,
5906 or one or more of the following:
5907 @option{hard_err} for a HardFault exception;
5908 @option{mm_err} for a MemManage exception;
5909 @option{bus_err} for a BusFault exception;
5910 @option{irq_err},
5911 @option{state_err},
5912 @option{chk_err}, or
5913 @option{nocp_err} for various UsageFault exceptions; or
5914 @option{reset}.
5915 If NVIC setup code does not enable them,
5916 MemManage, BusFault, and UsageFault exceptions
5917 are mapped to HardFault.
5918 UsageFault checks for
5919 divide-by-zero and unaligned access
5920 must also be explicitly enabled.
5921
5922 This finishes by listing the current vector catch configuration.
5923 @end deffn
5924
5925 @anchor{Software Debug Messages and Tracing}
5926 @section Software Debug Messages and Tracing
5927 @cindex Linux-ARM DCC support
5928 @cindex tracing
5929 @cindex libdcc
5930 @cindex DCC
5931 OpenOCD can process certain requests from target software. Currently
5932 @command{target_request debugmsgs}
5933 is supported only for @option{arm7_9} and @option{cortex_m3} cores.
5934 These messages are received as part of target polling, so
5935 you need to have @command{poll on} active to receive them.
5936 They are intrusive in that they will affect program execution
5937 times. If that is a problem, @pxref{ARM Hardware Tracing}.
5938
5939 See @file{libdcc} in the contrib dir for more details.
5940 In addition to sending strings, characters, and
5941 arrays of various size integers from the target,
5942 @file{libdcc} also exports a software trace point mechanism.
5943 The target being debugged may
5944 issue trace messages which include a 24-bit @dfn{trace point} number.
5945 Trace point support includes two distinct mechanisms,
5946 each supported by a command:
5947
5948 @itemize
5949 @item @emph{History} ... A circular buffer of trace points
5950 can be set up, and then displayed at any time.
5951 This tracks where code has been, which can be invaluable in
5952 finding out how some fault was triggered.
5953
5954 The buffer may overflow, since it collects records continuously.
5955 It may be useful to use some of the 24 bits to represent a
5956 particular event, and other bits to hold data.
5957
5958 @item @emph{Counting} ... An array of counters can be set up,
5959 and then displayed at any time.
5960 This can help establish code coverage and identify hot spots.
5961
5962 The array of counters is directly indexed by the trace point
5963 number, so trace points with higher numbers are not counted.
5964 @end itemize
5965
5966 Linux-ARM kernels have a ``Kernel low-level debugging
5967 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
5968 depends on CONFIG_DEBUG_LL) which uses this mechanism to
5969 deliver messages before a serial console can be activated.
5970 This is not the same format used by @file{libdcc}.
5971 Other software, such as the U-Boot boot loader, sometimes
5972 does the same thing.
5973
5974 @deffn Command {target_request debugmsgs} [@option{enable}|@option{disable}|@option{charmsg}]
5975 Displays current handling of target DCC message requests.
5976 These messages may be sent to the debugger while the target is running.
5977 The optional @option{enable} and @option{charmsg} parameters
5978 both enable the messages, while @option{disable} disables them.
5979
5980 With @option{charmsg} the DCC words each contain one character,
5981 as used by Linux with CONFIG_DEBUG_ICEDCC;
5982 otherwise the libdcc format is used.
5983 @end deffn
5984
5985 @deffn Command {trace history} [@option{clear}|count]
5986 With no parameter, displays all the trace points that have triggered
5987 in the order they triggered.
5988 With the parameter @option{clear}, erases all current trace history records.
5989 With a @var{count} parameter, allocates space for that many
5990 history records.
5991 @end deffn
5992
5993 @deffn Command {trace point} [@option{clear}|identifier]
5994 With no parameter, displays all trace point identifiers and how many times
5995 they have been triggered.
5996 With the parameter @option{clear}, erases all current trace point counters.
5997 With a numeric @var{identifier} parameter, creates a new a trace point counter
5998 and associates it with that identifier.
5999
6000 @emph{Important:} The identifier and the trace point number
6001 are not related except by this command.
6002 These trace point numbers always start at zero (from server startup,
6003 or after @command{trace point clear}) and count up from there.
6004 @end deffn
6005
6006
6007 @node JTAG Commands
6008 @chapter JTAG Commands
6009 @cindex JTAG Commands
6010 Most general purpose JTAG commands have been presented earlier.
6011 (@xref{JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Declaration}.)
6012 Lower level JTAG commands, as presented here,
6013 may be needed to work with targets which require special
6014 attention during operations such as reset or initialization.
6015
6016 To use these commands you will need to understand some
6017 of the basics of JTAG, including:
6018
6019 @itemize @bullet
6020 @item A JTAG scan chain consists of a sequence of individual TAP
6021 devices such as a CPUs.
6022 @item Control operations involve moving each TAP through the same
6023 standard state machine (in parallel)
6024 using their shared TMS and clock signals.
6025 @item Data transfer involves shifting data through the chain of
6026 instruction or data registers of each TAP, writing new register values
6027 while the reading previous ones.
6028 @item Data register sizes are a function of the instruction active in
6029 a given TAP, while instruction register sizes are fixed for each TAP.
6030 All TAPs support a BYPASS instruction with a single bit data register.
6031 @item The way OpenOCD differentiates between TAP devices is by
6032 shifting different instructions into (and out of) their instruction
6033 registers.
6034 @end itemize
6035
6036 @section Low Level JTAG Commands
6037
6038 These commands are used by developers who need to access
6039 JTAG instruction or data registers, possibly controlling
6040 the order of TAP state transitions.
6041 If you're not debugging OpenOCD internals, or bringing up a
6042 new JTAG adapter or a new type of TAP device (like a CPU or
6043 JTAG router), you probably won't need to use these commands.
6044
6045 @deffn Command {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
6046 Loads the data register of @var{tap} with a series of bit fields
6047 that specify the entire register.
6048 Each field is @var{numbits} bits long with
6049 a numeric @var{value} (hexadecimal encouraged).
6050 The return value holds the original value of each
6051 of those fields.
6052
6053 For example, a 38 bit number might be specified as one
6054 field of 32 bits then one of 6 bits.
6055 @emph{For portability, never pass fields which are more
6056 than 32 bits long. Many OpenOCD implementations do not
6057 support 64-bit (or larger) integer values.}
6058
6059 All TAPs other than @var{tap} must be in BYPASS mode.
6060 The single bit in their data registers does not matter.
6061
6062 When @var{tap_state} is specified, the JTAG state machine is left
6063 in that state.
6064 For example @sc{drpause} might be specified, so that more
6065 instructions can be issued before re-entering the @sc{run/idle} state.
6066 If the end state is not specified, the @sc{run/idle} state is entered.
6067
6068 @quotation Warning
6069 OpenOCD does not record information about data register lengths,
6070 so @emph{it is important that you get the bit field lengths right}.
6071 Remember that different JTAG instructions refer to different
6072 data registers, which may have different lengths.
6073 Moreover, those lengths may not be fixed;
6074 the SCAN_N instruction can change the length of
6075 the register accessed by the INTEST instruction
6076 (by connecting a different scan chain).
6077 @end quotation
6078 @end deffn
6079
6080 @deffn Command {flush_count}
6081 Returns the number of times the JTAG queue has been flushed.
6082 This may be used for performance tuning.
6083
6084 For example, flushing a queue over USB involves a
6085 minimum latency, often several milliseconds, which does
6086 not change with the amount of data which is written.
6087 You may be able to identify performance problems by finding
6088 tasks which waste bandwidth by flushing small transfers too often,
6089 instead of batching them into larger operations.
6090 @end deffn
6091
6092 @deffn Command {irscan} [tap instruction]+ [@option{-endstate} tap_state]
6093 For each @var{tap} listed, loads the instruction register
6094 with its associated numeric @var{instruction}.
6095 (The number of bits in that instruction may be displayed
6096 using the @command{scan_chain} command.)
6097 For other TAPs, a BYPASS instruction is loaded.
6098
6099 When @var{tap_state} is specified, the JTAG state machine is left
6100 in that state.
6101 For example @sc{irpause} might be specified, so the data register
6102 can be loaded before re-entering the @sc{run/idle} state.
6103 If the end state is not specified, the @sc{run/idle} state is entered.
6104
6105 @quotation Note
6106 OpenOCD currently supports only a single field for instruction
6107 register values, unlike data register values.
6108 For TAPs where the instruction register length is more than 32 bits,
6109 portable scripts currently must issue only BYPASS instructions.
6110 @end quotation
6111 @end deffn
6112
6113 @deffn Command {jtag_reset} trst srst
6114 Set values of reset signals.
6115 The @var{trst} and @var{srst} parameter values may be
6116 @option{0}, indicating that reset is inactive (pulled or driven high),
6117 or @option{1}, indicating it is active (pulled or driven low).
6118 The @command{reset_config} command should already have been used
6119 to configure how the board and JTAG adapter treat these two
6120 signals, and to say if either signal is even present.
6121 @xref{Reset Configuration}.
6122
6123 Note that TRST is specially handled.
6124 It actually signifies JTAG's @sc{reset} state.
6125 So if the board doesn't support the optional TRST signal,
6126 or it doesn't support it along with the specified SRST value,
6127 JTAG reset is triggered with TMS and TCK signals
6128 instead of the TRST signal.
6129 And no matter how that JTAG reset is triggered, once
6130 the scan chain enters @sc{reset} with TRST inactive,
6131 TAP @code{post-reset} events are delivered to all TAPs
6132 with handlers for that event.
6133 @end deffn
6134
6135 @deffn Command {pathmove} start_state [next_state ...]
6136 Start by moving to @var{start_state}, which
6137 must be one of the @emph{stable} states.
6138 Unless it is the only state given, this will often be the
6139 current state, so that no TCK transitions are needed.
6140 Then, in a series of single state transitions
6141 (conforming to the JTAG state machine) shift to
6142 each @var{next_state} in sequence, one per TCK cycle.
6143 The final state must also be stable.
6144 @end deffn
6145
6146 @deffn Command {runtest} @var{num_cycles}
6147 Move to the @sc{run/idle} state, and execute at least
6148 @var{num_cycles} of the JTAG clock (TCK).
6149 Instructions often need some time
6150 to execute before they take effect.
6151 @end deffn
6152
6153 @c tms_sequence (short|long)
6154 @c ... temporary, debug-only, other than USBprog bug workaround...
6155
6156 @deffn Command {verify_ircapture} (@option{enable}|@option{disable})
6157 Verify values captured during @sc{ircapture} and returned
6158 during IR scans. Default is enabled, but this can be
6159 overridden by @command{verify_jtag}.
6160 This flag is ignored when validating JTAG chain configuration.
6161 @end deffn
6162
6163 @deffn Command {verify_jtag} (@option{enable}|@option{disable})
6164 Enables verification of DR and IR scans, to help detect
6165 programming errors. For IR scans, @command{verify_ircapture}
6166 must also be enabled.
6167 Default is enabled.
6168 @end deffn
6169
6170 @section TAP state names
6171 @cindex TAP state names
6172
6173 The @var{tap_state} names used by OpenOCD in the @command{drscan},
6174 @command{irscan}, and @command{pathmove} commands are the same
6175 as those used in SVF boundary scan documents, except that
6176 SVF uses @sc{idle} instead of @sc{run/idle}.
6177
6178 @itemize @bullet
6179 @item @b{RESET} ... @emph{stable} (with TMS high);
6180 acts as if TRST were pulsed
6181 @item @b{RUN/IDLE} ... @emph{stable}; don't assume this always means IDLE
6182 @item @b{DRSELECT}
6183 @item @b{DRCAPTURE}
6184 @item @b{DRSHIFT} ... @emph{stable}; TDI/TDO shifting
6185 through the data register
6186 @item @b{DREXIT1}
6187 @item @b{DRPAUSE} ... @emph{stable}; data register ready
6188 for update or more shifting
6189 @item @b{DREXIT2}
6190 @item @b{DRUPDATE}
6191 @item @b{IRSELECT}
6192 @item @b{IRCAPTURE}
6193 @item @b{IRSHIFT} ... @emph{stable}; TDI/TDO shifting
6194 through the instruction register
6195 @item @b{IREXIT1}
6196 @item @b{IRPAUSE} ... @emph{stable}; instruction register ready
6197 for update or more shifting
6198 @item @b{IREXIT2}
6199 @item @b{IRUPDATE}
6200 @end itemize
6201
6202 Note that only six of those states are fully ``stable'' in the
6203 face of TMS fixed (low except for @sc{reset})
6204 and a free-running JTAG clock. For all the
6205 others, the next TCK transition changes to a new state.
6206
6207 @itemize @bullet
6208 @item From @sc{drshift} and @sc{irshift}, clock transitions will
6209 produce side effects by changing register contents. The values
6210 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
6211 may not be as expected.
6212 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
6213 choices after @command{drscan} or @command{irscan} commands,
6214 since they are free of JTAG side effects.
6215 @item @sc{run/idle} may have side effects that appear at non-JTAG
6216 levels, such as advancing the ARM9E-S instruction pipeline.
6217 Consult the documentation for the TAP(s) you are working with.
6218 @end itemize
6219
6220 @node Boundary Scan Commands
6221 @chapter Boundary Scan Commands
6222
6223 One of the original purposes of JTAG was to support
6224 boundary scan based hardware testing.
6225 Although its primary focus is to support On-Chip Debugging,
6226 OpenOCD also includes some boundary scan commands.
6227
6228 @section SVF: Serial Vector Format
6229 @cindex Serial Vector Format
6230 @cindex SVF
6231
6232 The Serial Vector Format, better known as @dfn{SVF}, is a
6233 way to represent JTAG test patterns in text files.
6234 OpenOCD supports running such test files.
6235
6236 @deffn Command {svf} filename [@option{quiet}]
6237 This issues a JTAG reset (Test-Logic-Reset) and then
6238 runs the SVF script from @file{filename}.
6239 Unless the @option{quiet} option is specified,
6240 each command is logged before it is executed.
6241 @end deffn
6242
6243 @section XSVF: Xilinx Serial Vector Format
6244 @cindex Xilinx Serial Vector Format
6245 @cindex XSVF
6246
6247 The Xilinx Serial Vector Format, better known as @dfn{XSVF}, is a
6248 binary representation of SVF which is optimized for use with
6249 Xilinx devices.
6250 OpenOCD supports running such test files.
6251
6252 @quotation Important
6253 Not all XSVF commands are supported.
6254 @end quotation
6255
6256 @deffn Command {xsvf} (tapname|@option{plain}) filename [@option{virt2}] [@option{quiet}]
6257 This issues a JTAG reset (Test-Logic-Reset) and then
6258 runs the XSVF script from @file{filename}.
6259 When a @var{tapname} is specified, the commands are directed at
6260 that TAP.
6261 When @option{virt2} is specified, the @sc{xruntest} command counts
6262 are interpreted as TCK cycles instead of microseconds.
6263 Unless the @option{quiet} option is specified,
6264 messages are logged for comments and some retries.
6265 @end deffn
6266
6267 The OpenOCD sources also include two utility scripts
6268 for working with XSVF; they are not currently installed
6269 after building the software.
6270 You may find them useful:
6271
6272 @itemize
6273 @item @emph{svf2xsvf} ... converts SVF files into the extended XSVF
6274 syntax understood by the @command{xsvf} command; see notes below.
6275 @item @emph{xsvfdump} ... converts XSVF files into a text output format;
6276 understands the OpenOCD extensions.
6277 @end itemize
6278
6279 The input format accepts a handful of non-standard extensions.
6280 These include three opcodes corresponding to SVF extensions
6281 from Lattice Semiconductor (LCOUNT, LDELAY, LDSR), and
6282 two opcodes supporting a more accurate translation of SVF
6283 (XTRST, XWAITSTATE).
6284 If @emph{xsvfdump} shows a file is using those opcodes, it
6285 probably will not be usable with other XSVF tools.
6286
6287
6288 @node TFTP
6289 @chapter TFTP
6290 @cindex TFTP
6291 If OpenOCD runs on an embedded host(as ZY1000 does), then TFTP can
6292 be used to access files on PCs (either the developer's PC or some other PC).
6293
6294 The way this works on the ZY1000 is to prefix a filename by
6295 "/tftp/ip/" and append the TFTP path on the TFTP
6296 server (tftpd). For example,
6297
6298 @example
6299 load_image /tftp/10.0.0.96/c:\temp\abc.elf
6300 @end example
6301
6302 will load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
6303 if the file was hosted on the embedded host.
6304
6305 In order to achieve decent performance, you must choose a TFTP server
6306 that supports a packet size bigger than the default packet size (512 bytes). There
6307 are numerous TFTP servers out there (free and commercial) and you will have to do
6308 a bit of googling to find something that fits your requirements.
6309
6310 @node GDB and OpenOCD
6311 @chapter GDB and OpenOCD
6312 @cindex GDB
6313 OpenOCD complies with the remote gdbserver protocol, and as such can be used
6314 to debug remote targets.
6315
6316 @anchor{Connecting to GDB}
6317 @section Connecting to GDB
6318 @cindex Connecting to GDB
6319 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
6320 instance GDB 6.3 has a known bug that produces bogus memory access
6321 errors, which has since been fixed: look up 1836 in
6322 @url{http://sourceware.org/cgi-bin/gnatsweb.pl?database=gdb}
6323
6324 OpenOCD can communicate with GDB in two ways:
6325
6326 @enumerate
6327 @item
6328 A socket (TCP/IP) connection is typically started as follows:
6329 @example
6330 target remote localhost:3333
6331 @end example
6332 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
6333 @item
6334 A pipe connection is typically started as follows:
6335 @example
6336 target remote | openocd --pipe
6337 @end example
6338 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
6339 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
6340 session.
6341 @end enumerate
6342
6343 To list the available OpenOCD commands type @command{monitor help} on the
6344 GDB command line.
6345
6346 OpenOCD supports the gdb @option{qSupported} packet, this enables information
6347 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
6348 packet size and the device's memory map.
6349
6350 Previous versions of OpenOCD required the following GDB options to increase
6351 the packet size and speed up GDB communication:
6352 @example
6353 set remote memory-write-packet-size 1024
6354 set remote memory-write-packet-size fixed
6355 set remote memory-read-packet-size 1024
6356 set remote memory-read-packet-size fixed
6357 @end example
6358 This is now handled in the @option{qSupported} PacketSize and should not be required.
6359
6360 @section Programming using GDB
6361 @cindex Programming using GDB
6362
6363 By default the target memory map is sent to GDB. This can be disabled by
6364 the following OpenOCD configuration option:
6365 @example
6366 gdb_memory_map disable
6367 @end example
6368 For this to function correctly a valid flash configuration must also be set
6369 in OpenOCD. For faster performance you should also configure a valid
6370 working area.
6371
6372 Informing GDB of the memory map of the target will enable GDB to protect any
6373 flash areas of the target and use hardware breakpoints by default. This means
6374 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
6375 using a memory map. @xref{gdb_breakpoint_override}.
6376
6377 To view the configured memory map in GDB, use the GDB command @option{info mem}
6378 All other unassigned addresses within GDB are treated as RAM.
6379
6380 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
6381 This can be changed to the old behaviour by using the following GDB command
6382 @example
6383 set mem inaccessible-by-default off
6384 @end example
6385
6386 If @command{gdb_flash_program enable} is also used, GDB will be able to
6387 program any flash memory using the vFlash interface.
6388
6389 GDB will look at the target memory map when a load command is given, if any
6390 areas to be programmed lie within the target flash area the vFlash packets
6391 will be used.
6392
6393 If the target needs configuring before GDB programming, an event
6394 script can be executed:
6395 @example
6396 $_TARGETNAME configure -event EVENTNAME BODY
6397 @end example
6398
6399 To verify any flash programming the GDB command @option{compare-sections}
6400 can be used.
6401
6402 @node Tcl Scripting API
6403 @chapter Tcl Scripting API
6404 @cindex Tcl Scripting API
6405 @cindex Tcl scripts
6406 @section API rules
6407
6408 The commands are stateless. E.g. the telnet command line has a concept
6409 of currently active target, the Tcl API proc's take this sort of state
6410 information as an argument to each proc.
6411
6412 There are three main types of return values: single value, name value
6413 pair list and lists.
6414
6415 Name value pair. The proc 'foo' below returns a name/value pair
6416 list.
6417
6418 @verbatim
6419
6420 > set foo(me) Duane
6421 > set foo(you) Oyvind
6422 > set foo(mouse) Micky
6423 > set foo(duck) Donald
6424
6425 If one does this:
6426
6427 > set foo
6428
6429 The result is:
6430
6431 me Duane you Oyvind mouse Micky duck Donald
6432
6433 Thus, to get the names of the associative array is easy:
6434
6435 foreach { name value } [set foo] {
6436 puts "Name: $name, Value: $value"
6437 }
6438 @end verbatim
6439
6440 Lists returned must be relatively small. Otherwise a range
6441 should be passed in to the proc in question.
6442
6443 @section Internal low-level Commands
6444
6445 By low-level, the intent is a human would not directly use these commands.
6446
6447 Low-level commands are (should be) prefixed with "ocd_", e.g.
6448 @command{ocd_flash_banks}
6449 is the low level API upon which @command{flash banks} is implemented.
6450
6451 @itemize @bullet
6452 @item @b{ocd_mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
6453
6454 Read memory and return as a Tcl array for script processing
6455 @item @b{ocd_array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
6456
6457 Convert a Tcl array to memory locations and write the values
6458 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
6459
6460 Return information about the flash banks
6461 @end itemize
6462
6463 OpenOCD commands can consist of two words, e.g. "flash banks". The
6464 @file{startup.tcl} "unknown" proc will translate this into a Tcl proc
6465 called "flash_banks".
6466
6467 @section OpenOCD specific Global Variables
6468
6469 Real Tcl has ::tcl_platform(), and platform::identify, and many other
6470 variables. JimTCL, as implemented in OpenOCD creates $ocd_HOSTOS which
6471 holds one of the following values:
6472
6473 @itemize @bullet
6474 @item @b{winxx} Built using Microsoft Visual Studio
6475 @item @b{linux} Linux is the underlying operating sytem
6476 @item @b{darwin} Darwin (mac-os) is the underlying operating sytem.
6477 @item @b{cygwin} Running under Cygwin
6478 @item @b{mingw32} Running under MingW32
6479 @item @b{other} Unknown, none of the above.
6480 @end itemize
6481
6482 Note: 'winxx' was choosen because today (March-2009) no distinction is made between Win32 and Win64.
6483
6484 @quotation Note
6485 We should add support for a variable like Tcl variable
6486 @code{tcl_platform(platform)}, it should be called
6487 @code{jim_platform} (because it
6488 is jim, not real tcl).
6489 @end quotation
6490
6491 @node FAQ
6492 @chapter FAQ
6493 @cindex faq
6494 @enumerate
6495 @anchor{FAQ RTCK}
6496 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
6497 @cindex RTCK
6498 @cindex adaptive clocking
6499 @*
6500
6501 In digital circuit design it is often refered to as ``clock
6502 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
6503 operating at some speed, your target is operating at another. The two
6504 clocks are not synchronised, they are ``asynchronous''
6505
6506 In order for the two to work together they must be synchronised. Otherwise
6507 the two systems will get out of sync with each other and nothing will
6508 work. There are 2 basic options:
6509 @enumerate
6510 @item
6511 Use a special circuit.
6512 @item
6513 One clock must be some multiple slower than the other.
6514 @end enumerate
6515
6516 @b{Does this really matter?} For some chips and some situations, this
6517 is a non-issue (i.e.: A 500MHz ARM926) but for others - for example some
6518 Atmel SAM7 and SAM9 chips start operation from reset at 32kHz -
6519 program/enable the oscillators and eventually the main clock. It is in
6520 those critical times you must slow the JTAG clock to sometimes 1 to
6521 4kHz.
6522
6523 Imagine debugging a 500MHz ARM926 hand held battery powered device
6524 that ``deep sleeps'' at 32kHz between every keystroke. It can be
6525 painful.
6526
6527 @b{Solution #1 - A special circuit}
6528
6529 In order to make use of this, your JTAG dongle must support the RTCK
6530 feature. Not all dongles support this - keep reading!
6531
6532 The RTCK signal often found in some ARM chips is used to help with
6533 this problem. ARM has a good description of the problem described at
6534 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
6535 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
6536 work? / how does adaptive clocking work?''.
6537
6538 The nice thing about adaptive clocking is that ``battery powered hand
6539 held device example'' - the adaptiveness works perfectly all the
6540 time. One can set a break point or halt the system in the deep power
6541 down code, slow step out until the system speeds up.
6542
6543 Note that adaptive clocking may also need to work at the board level,
6544 when a board-level scan chain has multiple chips.
6545 Parallel clock voting schemes are good way to implement this,
6546 both within and between chips, and can easily be implemented
6547 with a CPLD.
6548 It's not difficult to have logic fan a module's input TCK signal out
6549 to each TAP in the scan chain, and then wait until each TAP's RTCK comes
6550 back with the right polarity before changing the output RTCK signal.
6551 Texas Instruments makes some clock voting logic available
6552 for free (with no support) in VHDL form; see
6553 @url{http://tiexpressdsp.com/index.php/Adaptive_Clocking}
6554
6555 @b{Solution #2 - Always works - but may be slower}
6556
6557 Often this is a perfectly acceptable solution.
6558
6559 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
6560 the target clock speed. But what that ``magic division'' is varies
6561 depending on the chips on your board.
6562 @b{ARM rule of thumb} Most ARM based systems require an 6:1 division;
6563 ARM11 cores use an 8:1 division.
6564 @b{Xilinx rule of thumb} is 1/12 the clock speed.
6565
6566 Note: Many FTDI2232C based JTAG dongles are limited to 6MHz.
6567
6568 You can still debug the 'low power' situations - you just need to
6569 manually adjust the clock speed at every step. While painful and
6570 tedious, it is not always practical.
6571
6572 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
6573 have a special debug mode in your application that does a ``high power
6574 sleep''. If you are careful - 98% of your problems can be debugged
6575 this way.
6576
6577 Note that on ARM you may need to avoid using the @emph{wait for interrupt}
6578 operation in your idle loops even if you don't otherwise change the CPU
6579 clock rate.
6580 That operation gates the CPU clock, and thus the JTAG clock; which
6581 prevents JTAG access. One consequence is not being able to @command{halt}
6582 cores which are executing that @emph{wait for interrupt} operation.
6583
6584 To set the JTAG frequency use the command:
6585
6586 @example
6587 # Example: 1.234MHz
6588 jtag_khz 1234
6589 @end example
6590
6591
6592 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
6593
6594 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
6595 around Windows filenames.
6596
6597 @example
6598 > echo \a
6599
6600 > echo @{\a@}
6601 \a
6602 > echo "\a"
6603
6604 >
6605 @end example
6606
6607
6608 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
6609
6610 Make sure you have Cygwin installed, or at least a version of OpenOCD that
6611 claims to come with all the necessary DLLs. When using Cygwin, try launching
6612 OpenOCD from the Cygwin shell.
6613
6614 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a frontend like Insight or
6615 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
6616 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
6617
6618 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
6619 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
6620 software breakpoints consume one of the two available hardware breakpoints.
6621
6622 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
6623
6624 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
6625 clock at the time you're programming the flash. If you've specified the crystal's
6626 frequency, make sure the PLL is disabled. If you've specified the full core speed
6627 (e.g. 60MHz), make sure the PLL is enabled.
6628
6629 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
6630 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
6631 out while waiting for end of scan, rtck was disabled".
6632
6633 Make sure your PC's parallel port operates in EPP mode. You might have to try several
6634 settings in your PC BIOS (ECP, EPP, and different versions of those).
6635
6636 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
6637 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
6638 memory read caused data abort".
6639
6640 The errors are non-fatal, and are the result of GDB trying to trace stack frames
6641 beyond the last valid frame. It might be possible to prevent this by setting up
6642 a proper "initial" stack frame, if you happen to know what exactly has to
6643 be done, feel free to add this here.
6644
6645 @b{Simple:} In your startup code - push 8 registers of zeros onto the
6646 stack before calling main(). What GDB is doing is ``climbing'' the run
6647 time stack by reading various values on the stack using the standard
6648 call frame for the target. GDB keeps going - until one of 2 things
6649 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
6650 stackframes have been processed. By pushing zeros on the stack, GDB
6651 gracefully stops.
6652
6653 @b{Debugging Interrupt Service Routines} - In your ISR before you call
6654 your C code, do the same - artifically push some zeros onto the stack,
6655 remember to pop them off when the ISR is done.
6656
6657 @b{Also note:} If you have a multi-threaded operating system, they
6658 often do not @b{in the intrest of saving memory} waste these few
6659 bytes. Painful...
6660
6661
6662 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
6663 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
6664
6665 This warning doesn't indicate any serious problem, as long as you don't want to
6666 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
6667 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
6668 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
6669 independently. With this setup, it's not possible to halt the core right out of
6670 reset, everything else should work fine.
6671
6672 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
6673 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
6674 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
6675 quit with an error message. Is there a stability issue with OpenOCD?
6676
6677 No, this is not a stability issue concerning OpenOCD. Most users have solved
6678 this issue by simply using a self-powered USB hub, which they connect their
6679 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
6680 supply stable enough for the Amontec JTAGkey to be operated.
6681
6682 @b{Laptops running on battery have this problem too...}
6683
6684 @item @b{USB Power} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
6685 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
6686 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
6687 What does that mean and what might be the reason for this?
6688
6689 First of all, the reason might be the USB power supply. Try using a self-powered
6690 hub instead of a direct connection to your computer. Secondly, the error code 4
6691 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
6692 chip ran into some sort of error - this points us to a USB problem.
6693
6694 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
6695 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
6696 What does that mean and what might be the reason for this?
6697
6698 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
6699 has closed the connection to OpenOCD. This might be a GDB issue.
6700
6701 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
6702 are described, there is a parameter for specifying the clock frequency
6703 for LPC2000 internal flash devices (e.g. @option{flash bank lpc2000
6704 0x0 0x40000 0 0 0 lpc2000_v1 14746 calc_checksum}), which must be
6705 specified in kilohertz. However, I do have a quartz crystal of a
6706 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
6707 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
6708 clock frequency?
6709
6710 No. The clock frequency specified here must be given as an integral number.
6711 However, this clock frequency is used by the In-Application-Programming (IAP)
6712 routines of the LPC2000 family only, which seems to be very tolerant concerning
6713 the given clock frequency, so a slight difference between the specified clock
6714 frequency and the actual clock frequency will not cause any trouble.
6715
6716 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
6717
6718 Well, yes and no. Commands can be given in arbitrary order, yet the
6719 devices listed for the JTAG scan chain must be given in the right
6720 order (jtag newdevice), with the device closest to the TDO-Pin being
6721 listed first. In general, whenever objects of the same type exist
6722 which require an index number, then these objects must be given in the
6723 right order (jtag newtap, targets and flash banks - a target
6724 references a jtag newtap and a flash bank references a target).
6725
6726 You can use the ``scan_chain'' command to verify and display the tap order.
6727
6728 Also, some commands can't execute until after @command{init} has been
6729 processed. Such commands include @command{nand probe} and everything
6730 else that needs to write to controller registers, perhaps for setting
6731 up DRAM and loading it with code.
6732
6733 @anchor{FAQ TAP Order}
6734 @item @b{JTAG TAP Order} Do I have to declare the TAPS in some
6735 particular order?
6736
6737 Yes; whenever you have more than one, you must declare them in
6738 the same order used by the hardware.
6739
6740 Many newer devices have multiple JTAG TAPs. For example: ST
6741 Microsystems STM32 chips have two TAPs, a ``boundary scan TAP'' and
6742 ``Cortex-M3'' TAP. Example: The STM32 reference manual, Document ID:
6743 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
6744 connected to the boundary scan TAP, which then connects to the
6745 Cortex-M3 TAP, which then connects to the TDO pin.
6746
6747 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
6748 (2) The boundary scan TAP. If your board includes an additional JTAG
6749 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
6750 place it before or after the STM32 chip in the chain. For example:
6751
6752 @itemize @bullet
6753 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
6754 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
6755 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
6756 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
6757 @item Xilinx TDO Pin -> OpenOCD TDO (input)
6758 @end itemize
6759
6760 The ``jtag device'' commands would thus be in the order shown below. Note:
6761
6762 @itemize @bullet
6763 @item jtag newtap Xilinx tap -irlen ...
6764 @item jtag newtap stm32 cpu -irlen ...
6765 @item jtag newtap stm32 bs -irlen ...
6766 @item # Create the debug target and say where it is
6767 @item target create stm32.cpu -chain-position stm32.cpu ...
6768 @end itemize
6769
6770
6771 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
6772 log file, I can see these error messages: Error: arm7_9_common.c:561
6773 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
6774
6775 TODO.
6776
6777 @end enumerate
6778
6779 @node Tcl Crash Course
6780 @chapter Tcl Crash Course
6781 @cindex Tcl
6782
6783 Not everyone knows Tcl - this is not intended to be a replacement for
6784 learning Tcl, the intent of this chapter is to give you some idea of
6785 how the Tcl scripts work.
6786
6787 This chapter is written with two audiences in mind. (1) OpenOCD users
6788 who need to understand a bit more of how JIM-Tcl works so they can do
6789 something useful, and (2) those that want to add a new command to
6790 OpenOCD.
6791
6792 @section Tcl Rule #1
6793 There is a famous joke, it goes like this:
6794 @enumerate
6795 @item Rule #1: The wife is always correct
6796 @item Rule #2: If you think otherwise, See Rule #1
6797 @end enumerate
6798
6799 The Tcl equal is this:
6800
6801 @enumerate
6802 @item Rule #1: Everything is a string
6803 @item Rule #2: If you think otherwise, See Rule #1
6804 @end enumerate
6805
6806 As in the famous joke, the consequences of Rule #1 are profound. Once
6807 you understand Rule #1, you will understand Tcl.
6808
6809 @section Tcl Rule #1b
6810 There is a second pair of rules.
6811 @enumerate
6812 @item Rule #1: Control flow does not exist. Only commands
6813 @* For example: the classic FOR loop or IF statement is not a control
6814 flow item, they are commands, there is no such thing as control flow
6815 in Tcl.
6816 @item Rule #2: If you think otherwise, See Rule #1
6817 @* Actually what happens is this: There are commands that by
6818 convention, act like control flow key words in other languages. One of
6819 those commands is the word ``for'', another command is ``if''.
6820 @end enumerate
6821
6822 @section Per Rule #1 - All Results are strings
6823 Every Tcl command results in a string. The word ``result'' is used
6824 deliberatly. No result is just an empty string. Remember: @i{Rule #1 -
6825 Everything is a string}
6826
6827 @section Tcl Quoting Operators
6828 In life of a Tcl script, there are two important periods of time, the
6829 difference is subtle.
6830 @enumerate
6831 @item Parse Time
6832 @item Evaluation Time
6833 @end enumerate
6834
6835 The two key items here are how ``quoted things'' work in Tcl. Tcl has
6836 three primary quoting constructs, the [square-brackets] the
6837 @{curly-braces@} and ``double-quotes''
6838
6839 By now you should know $VARIABLES always start with a $DOLLAR
6840 sign. BTW: To set a variable, you actually use the command ``set'', as
6841 in ``set VARNAME VALUE'' much like the ancient BASIC langauge ``let x
6842 = 1'' statement, but without the equal sign.
6843
6844 @itemize @bullet
6845 @item @b{[square-brackets]}
6846 @* @b{[square-brackets]} are command substitutions. It operates much
6847 like Unix Shell `back-ticks`. The result of a [square-bracket]
6848 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
6849 string}. These two statements are roughly identical:
6850 @example
6851 # bash example
6852 X=`date`
6853 echo "The Date is: $X"
6854 # Tcl example
6855 set X [date]
6856 puts "The Date is: $X"
6857 @end example
6858 @item @b{``double-quoted-things''}
6859 @* @b{``double-quoted-things''} are just simply quoted
6860 text. $VARIABLES and [square-brackets] are expanded in place - the
6861 result however is exactly 1 string. @i{Remember Rule #1 - Everything
6862 is a string}
6863 @example
6864 set x "Dinner"
6865 puts "It is now \"[date]\", $x is in 1 hour"
6866 @end example
6867 @item @b{@{Curly-Braces@}}
6868 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
6869 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
6870 'single-quote' operators in BASH shell scripts, with the added
6871 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
6872 nested 3 times@}@}@} NOTE: [date] is a bad example;
6873 at this writing, Jim/OpenOCD does not have a date command.
6874 @end itemize
6875
6876 @section Consequences of Rule 1/2/3/4
6877
6878 The consequences of Rule 1 are profound.
6879
6880 @subsection Tokenisation & Execution.
6881
6882 Of course, whitespace, blank lines and #comment lines are handled in
6883 the normal way.
6884
6885 As a script is parsed, each (multi) line in the script file is
6886 tokenised and according to the quoting rules. After tokenisation, that
6887 line is immedatly executed.
6888
6889 Multi line statements end with one or more ``still-open''
6890 @{curly-braces@} which - eventually - closes a few lines later.
6891
6892 @subsection Command Execution
6893
6894 Remember earlier: There are no ``control flow''
6895 statements in Tcl. Instead there are COMMANDS that simply act like
6896 control flow operators.
6897
6898 Commands are executed like this:
6899
6900 @enumerate
6901 @item Parse the next line into (argc) and (argv[]).
6902 @item Look up (argv[0]) in a table and call its function.
6903 @item Repeat until End Of File.
6904 @end enumerate
6905
6906 It sort of works like this:
6907 @example
6908 for(;;)@{
6909 ReadAndParse( &argc, &argv );
6910
6911 cmdPtr = LookupCommand( argv[0] );
6912
6913 (*cmdPtr->Execute)( argc, argv );
6914 @}
6915 @end example
6916
6917 When the command ``proc'' is parsed (which creates a procedure
6918 function) it gets 3 parameters on the command line. @b{1} the name of
6919 the proc (function), @b{2} the list of parameters, and @b{3} the body
6920 of the function. Not the choice of words: LIST and BODY. The PROC
6921 command stores these items in a table somewhere so it can be found by
6922 ``LookupCommand()''
6923
6924 @subsection The FOR command
6925
6926 The most interesting command to look at is the FOR command. In Tcl,
6927 the FOR command is normally implemented in C. Remember, FOR is a
6928 command just like any other command.
6929
6930 When the ascii text containing the FOR command is parsed, the parser
6931 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
6932 are:
6933
6934 @enumerate 0
6935 @item The ascii text 'for'
6936 @item The start text
6937 @item The test expression
6938 @item The next text
6939 @item The body text
6940 @end enumerate
6941
6942 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
6943 Remember @i{Rule #1 - Everything is a string.} The key point is this:
6944 Often many of those parameters are in @{curly-braces@} - thus the
6945 variables inside are not expanded or replaced until later.
6946
6947 Remember that every Tcl command looks like the classic ``main( argc,
6948 argv )'' function in C. In JimTCL - they actually look like this:
6949
6950 @example
6951 int
6952 MyCommand( Jim_Interp *interp,
6953 int *argc,
6954 Jim_Obj * const *argvs );
6955 @end example
6956
6957 Real Tcl is nearly identical. Although the newer versions have
6958 introduced a byte-code parser and intepreter, but at the core, it
6959 still operates in the same basic way.
6960
6961 @subsection FOR command implementation
6962
6963 To understand Tcl it is perhaps most helpful to see the FOR
6964 command. Remember, it is a COMMAND not a control flow structure.
6965
6966 In Tcl there are two underlying C helper functions.
6967
6968 Remember Rule #1 - You are a string.
6969
6970 The @b{first} helper parses and executes commands found in an ascii
6971 string. Commands can be seperated by semicolons, or newlines. While
6972 parsing, variables are expanded via the quoting rules.
6973
6974 The @b{second} helper evaluates an ascii string as a numerical
6975 expression and returns a value.
6976
6977 Here is an example of how the @b{FOR} command could be
6978 implemented. The pseudo code below does not show error handling.
6979 @example
6980 void Execute_AsciiString( void *interp, const char *string );
6981
6982 int Evaluate_AsciiExpression( void *interp, const char *string );
6983
6984 int
6985 MyForCommand( void *interp,
6986 int argc,
6987 char **argv )
6988 @{
6989 if( argc != 5 )@{
6990 SetResult( interp, "WRONG number of parameters");
6991 return ERROR;
6992 @}
6993
6994 // argv[0] = the ascii string just like C
6995
6996 // Execute the start statement.
6997 Execute_AsciiString( interp, argv[1] );
6998
6999 // Top of loop test
7000 for(;;)@{
7001 i = Evaluate_AsciiExpression(interp, argv[2]);
7002 if( i == 0 )
7003 break;
7004
7005 // Execute the body
7006 Execute_AsciiString( interp, argv[3] );
7007
7008 // Execute the LOOP part
7009 Execute_AsciiString( interp, argv[4] );
7010 @}
7011
7012 // Return no error
7013 SetResult( interp, "" );
7014 return SUCCESS;
7015 @}
7016 @end example
7017
7018 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
7019 in the same basic way.
7020
7021 @section OpenOCD Tcl Usage
7022
7023 @subsection source and find commands
7024 @b{Where:} In many configuration files
7025 @* Example: @b{ source [find FILENAME] }
7026 @*Remember the parsing rules
7027 @enumerate
7028 @item The FIND command is in square brackets.
7029 @* The FIND command is executed with the parameter FILENAME. It should
7030 find the full path to the named file. The RESULT is a string, which is
7031 substituted on the orginal command line.
7032 @item The command source is executed with the resulting filename.
7033 @* SOURCE reads a file and executes as a script.
7034 @end enumerate
7035 @subsection format command
7036 @b{Where:} Generally occurs in numerous places.
7037 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
7038 @b{sprintf()}.
7039 @b{Example}
7040 @example
7041 set x 6
7042 set y 7
7043 puts [format "The answer: %d" [expr $x * $y]]
7044 @end example
7045 @enumerate
7046 @item The SET command creates 2 variables, X and Y.
7047 @item The double [nested] EXPR command performs math
7048 @* The EXPR command produces numerical result as a string.
7049 @* Refer to Rule #1
7050 @item The format command is executed, producing a single string
7051 @* Refer to Rule #1.
7052 @item The PUTS command outputs the text.
7053 @end enumerate
7054 @subsection Body or Inlined Text
7055 @b{Where:} Various TARGET scripts.
7056 @example
7057 #1 Good
7058 proc someproc @{@} @{
7059 ... multiple lines of stuff ...
7060 @}
7061 $_TARGETNAME configure -event FOO someproc
7062 #2 Good - no variables
7063 $_TARGETNAME confgure -event foo "this ; that;"
7064 #3 Good Curly Braces
7065 $_TARGETNAME configure -event FOO @{
7066 puts "Time: [date]"
7067 @}
7068 #4 DANGER DANGER DANGER
7069 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
7070 @end example
7071 @enumerate
7072 @item The $_TARGETNAME is an OpenOCD variable convention.
7073 @*@b{$_TARGETNAME} represents the last target created, the value changes
7074 each time a new target is created. Remember the parsing rules. When
7075 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
7076 the name of the target which happens to be a TARGET (object)
7077 command.
7078 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
7079 @*There are 4 examples:
7080 @enumerate
7081 @item The TCLBODY is a simple string that happens to be a proc name
7082 @item The TCLBODY is several simple commands seperated by semicolons
7083 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
7084 @item The TCLBODY is a string with variables that get expanded.
7085 @end enumerate
7086
7087 In the end, when the target event FOO occurs the TCLBODY is
7088 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
7089 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
7090
7091 Remember the parsing rules. In case #3, @{curly-braces@} mean the
7092 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
7093 and the text is evaluated. In case #4, they are replaced before the
7094 ``Target Object Command'' is executed. This occurs at the same time
7095 $_TARGETNAME is replaced. In case #4 the date will never
7096 change. @{BTW: [date] is a bad example; at this writing,
7097 Jim/OpenOCD does not have a date command@}
7098 @end enumerate
7099 @subsection Global Variables
7100 @b{Where:} You might discover this when writing your own procs @* In
7101 simple terms: Inside a PROC, if you need to access a global variable
7102 you must say so. See also ``upvar''. Example:
7103 @example
7104 proc myproc @{ @} @{
7105 set y 0 #Local variable Y
7106 global x #Global variable X
7107 puts [format "X=%d, Y=%d" $x $y]
7108 @}
7109 @end example
7110 @section Other Tcl Hacks
7111 @b{Dynamic variable creation}
7112 @example
7113 # Dynamically create a bunch of variables.
7114 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
7115 # Create var name
7116 set vn [format "BIT%d" $x]
7117 # Make it a global
7118 global $vn
7119 # Set it.
7120 set $vn [expr (1 << $x)]
7121 @}
7122 @end example
7123 @b{Dynamic proc/command creation}
7124 @example
7125 # One "X" function - 5 uart functions.
7126 foreach who @{A B C D E@}
7127 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
7128 @}
7129 @end example
7130
7131 @include fdl.texi
7132
7133 @node OpenOCD Concept Index
7134 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
7135 @comment case issue with ``Index.html'' and ``index.html''
7136 @comment Occurs when creating ``--html --no-split'' output
7137 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
7138 @unnumbered OpenOCD Concept Index
7139
7140 @printindex cp
7141
7142 @node Command and Driver Index
7143 @unnumbered Command and Driver Index
7144 @printindex fn
7145
7146 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)