- renamed x7926 driver to aduc702x to match other flash drivers
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle Open On-Chip Debugger (OpenOCD)
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). Open On-Chip Debugger.
8 @end direntry
9 @c %**end of header
10
11 @include version.texi
12
13 @copying
14 Copyright @copyright{} 2007-2008 Spen @email{spen@@spen-soft.co.uk}
15 Copyright @copyright{} 2008 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
16 @quotation
17 Permission is granted to copy, distribute and/or modify this document
18 under the terms of the GNU Free Documentation License, Version 1.2 or
19 any later version published by the Free Software Foundation; with no
20 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
21 Texts. A copy of the license is included in the section entitled ``GNU
22 Free Documentation License''.
23 @end quotation
24 @end copying
25
26 @titlepage
27 @title Open On-Chip Debugger (OpenOCD)
28 @subtitle Edition @value{EDITION} for OpenOCD version @value{VERSION}
29 @subtitle @value{UPDATED}
30 @page
31 @vskip 0pt plus 1filll
32 @insertcopying
33 @end titlepage
34
35 @contents
36
37 @node Top, About, , (dir)
38 @top OpenOCD
39
40 This manual documents edition @value{EDITION} of the Open On-Chip Debugger
41 (OpenOCD) version @value{VERSION}, @value{UPDATED}.
42
43 @insertcopying
44
45 @menu
46 * About:: About OpenOCD.
47 * Developers:: OpenOCD developers
48 * Building:: Building OpenOCD
49 * Running:: Running OpenOCD
50 * Configuration:: OpenOCD Configuration.
51 * Target library:: Target library
52 * Commands:: OpenOCD Commands
53 * Sample Scripts:: Sample Target Scripts
54 * GDB and OpenOCD:: Using GDB and OpenOCD
55 * TCL and OpenOCD:: Using TCL and OpenOCD
56 * TCL scripting API:: Tcl scripting API
57 * Upgrading:: Deprecated/Removed Commands
58 * FAQ:: Frequently Asked Questions
59 * License:: GNU Free Documentation License
60 * Index:: Main index.
61 @end menu
62
63 @node About
64 @unnumbered About
65 @cindex about
66
67 The Open On-Chip Debugger (OpenOCD) aims to provide debugging, in-system programming
68 and boundary-scan testing for embedded target devices. The targets are interfaced
69 using JTAG (IEEE 1149.1) compliant hardware, but this may be extended to other
70 connection types in the future.
71
72 OpenOCD currently supports Wiggler (clones), FTDI FT2232 based JTAG interfaces, the
73 Amontec JTAG Accelerator, and the Gateworks GW1602. It allows ARM7 (ARM7TDMI and ARM720t),
74 ARM9 (ARM920t, ARM922t, ARM926ej--s, ARM966e--s), XScale (PXA25x, IXP42x) and
75 Cortex-M3 (Luminary Stellaris LM3 and ST STM32) based cores to be debugged.
76
77 Flash writing is supported for external CFI compatible flashes (Intel and AMD/Spansion
78 command set) and several internal flashes (LPC2000, AT91SAM7, STR7x, STR9x, LM3
79 and STM32x). Preliminary support for using the LPC3180's NAND flash controller is included.
80
81 @node Developers
82 @chapter Developers
83 @cindex developers
84
85 OpenOCD was created by Dominic Rath as part of a diploma thesis written at the
86 University of Applied Sciences Augsburg (@uref{http://www.fh-augsburg.de}).
87 Others interested in improving the state of free and open debug and testing technology
88 are welcome to participate.
89
90 Other developers have contributed support for additional targets and flashes as well
91 as numerous bugfixes and enhancements. See the AUTHORS file for regular contributors.
92
93 The main OpenOCD web site is available at @uref{http://openocd.berlios.de/web/}
94
95 @node Building
96 @chapter Building
97 @cindex building OpenOCD
98
99 You can download the current SVN version with SVN client of your choice from the
100 following repositories:
101
102 (@uref{svn://svn.berlios.de/openocd/trunk})
103
104 or
105
106 (@uref{http://svn.berlios.de/svnroot/repos/openocd/trunk})
107
108 Using the SVN command line client, you can use the following command to fetch the
109 latest version (make sure there is no (non-svn) directory called "openocd" in the
110 current directory):
111
112 @smallexample
113 svn checkout svn://svn.berlios.de/openocd/trunk openocd
114 @end smallexample
115
116 Building OpenOCD requires a recent version of the GNU autotools.
117 On my build system, I'm using autoconf 2.13 and automake 1.9. For building on Windows,
118 you have to use Cygwin. Make sure that your @env{PATH} environment variable contains no
119 other locations with Unix utils (like UnxUtils) - these can't handle the Cygwin
120 paths, resulting in obscure dependency errors (This is an observation I've gathered
121 from the logs of one user - correct me if I'm wrong).
122
123 You further need the appropriate driver files, if you want to build support for
124 a FTDI FT2232 based interface:
125 @itemize @bullet
126 @item @b{ftdi2232} libftdi (@uref{http://www.intra2net.com/opensource/ftdi/})
127 @item @b{ftd2xx} libftd2xx (@uref{http://www.ftdichip.com/Drivers/D2XX.htm})
128 @item When using the Amontec JTAGkey, you have to get the drivers from the Amontec
129 homepage (@uref{www.amontec.com}), as the JTAGkey uses a non-standard VID/PID.
130 @end itemize
131
132 libftdi is supported under windows. Versions earlier than 0.13 will require patching.
133 see contrib/libftdi for more details.
134
135 In general, the D2XX driver provides superior performance (several times as fast),
136 but has the draw-back of being binary-only - though that isn't that bad, as it isn't
137 a kernel module, only a user space library.
138
139 To build OpenOCD (on both Linux and Cygwin), use the following commands:
140 @smallexample
141 ./bootstrap
142 @end smallexample
143 Bootstrap generates the configure script, and prepares building on your system.
144 @smallexample
145 ./configure
146 @end smallexample
147 Configure generates the Makefiles used to build OpenOCD.
148 @smallexample
149 make
150 @end smallexample
151 Make builds OpenOCD, and places the final executable in ./src/.
152
153 The configure script takes several options, specifying which JTAG interfaces
154 should be included:
155
156 @itemize @bullet
157 @item
158 @option{--enable-parport}
159 @item
160 @option{--enable-parport_ppdev}
161 @item
162 @option{--enable-parport_giveio}
163 @item
164 @option{--enable-amtjtagaccel}
165 @item
166 @option{--enable-ft2232_ftd2xx}
167 @footnote{Using the latest D2XX drivers from FTDI and following their installation
168 instructions, I had to use @option{--enable-ft2232_libftd2xx} for OpenOCD to
169 build properly.}
170 @item
171 @option{--enable-ft2232_libftdi}
172 @item
173 @option{--with-ftd2xx=/path/to/d2xx/}
174 @item
175 @option{--enable-gw16012}
176 @item
177 @option{--enable-usbprog}
178 @item
179 @option{--enable-presto_libftdi}
180 @item
181 @option{--enable-presto_ftd2xx}
182 @item
183 @option{--enable-jlink}
184 @end itemize
185
186 If you want to access the parallel port using the PPDEV interface you have to specify
187 both the @option{--enable-parport} AND the @option{--enable-parport_ppdev} option since
188 the @option{--enable-parport_ppdev} option actually is an option to the parport driver
189 (see @uref{http://forum.sparkfun.com/viewtopic.php?t=3795} for more info).
190
191 Cygwin users have to specify the location of the FTDI D2XX package. This should be an
192 absolute path containing no spaces.
193
194 Linux users should copy the various parts of the D2XX package to the appropriate
195 locations, i.e. /usr/include, /usr/lib.
196
197 Miscellaneous configure options
198
199 @itemize @bullet
200 @item
201 @option{--enable-gccwarnings} - enable extra gcc warnings during build
202 @end itemize
203
204 @node Running
205 @chapter Running
206 @cindex running OpenOCD
207 @cindex --configfile
208 @cindex --debug_level
209 @cindex --logfile
210 @cindex --search
211 OpenOCD runs as a daemon, waiting for connections from clients (Telnet, GDB, Other).
212 Run with @option{--help} or @option{-h} to view the available command line switches.
213
214 It reads its configuration by default from the file openocd.cfg located in the current
215 working directory. This may be overwritten with the @option{-f <configfile>} command line
216 switch. The @option{-f} command line switch can be specified multiple times, in which case the config files
217 are executed in order.
218
219 Also it is possible to interleave commands w/config scripts using the @option{-c} command line switch.
220
221 To enable debug output (when reporting problems or working on OpenOCD itself), use
222 the @option{-d} command line switch. This sets the debug_level to "3", outputting
223 the most information, including debug messages. The default setting is "2", outputting
224 only informational messages, warnings and errors. You can also change this setting
225 from within a telnet or gdb session (@option{debug_level <n>}).
226
227 You can redirect all output from the daemon to a file using the @option{-l <logfile>} switch.
228
229 Search paths for config/script files can be added to OpenOCD by using
230 the @option{-s <search>} switch. The current directory and the OpenOCD target library
231 is in the search path by default.
232
233 Note! OpenOCD will launch the GDB & telnet server even if it can not establish a connection
234 with the target. In general, it is possible for the JTAG controller to be unresponsive until
235 the target is set up correctly via e.g. GDB monitor commands in a GDB init script.
236
237 @node Configuration
238 @chapter Configuration
239 @cindex configuration
240 OpenOCD runs as a daemon, and reads it current configuration
241 by default from the file openocd.cfg in the current directory. A different configuration
242 file can be specified with the @option{-f <conf.file>} command line switch specified when starting OpenOCD.
243
244 The configuration file is used to specify on which ports the daemon listens for new
245 connections, the JTAG interface used to connect to the target, the layout of the JTAG
246 chain, the targets that should be debugged, and connected flashes.
247
248 @section Daemon configuration
249
250 @itemize @bullet
251 @item @b{init} This command terminates the configuration stage and enters the normal
252 command mode. This can be useful to add commands to the startup scripts and commands
253 such as resetting the target, programming flash, etc. To reset the CPU upon startup,
254 add "init" and "reset" at the end of the config script or at the end of the
255 OpenOCD command line using the @option{-c} command line switch.
256 @cindex init
257 @item @b{telnet_port} <@var{number}>
258 @cindex telnet_port
259 Port on which to listen for incoming telnet connections
260 @item @b{gdb_port} <@var{number}>
261 @cindex gdb_port
262 First port on which to listen for incoming GDB connections. The GDB port for the
263 first target will be gdb_port, the second target will listen on gdb_port + 1, and so on.
264 @item @b{gdb_breakpoint_override} <@var{hard/soft/disabled}>
265 @cindex gdb_breakpoint_override
266 hard/soft/disabled - force breakpoint type for gdb 'break' commands.
267 The raison d'etre for this option is to support GDB GUI's without
268 a hard/soft breakpoint concept where the default OpenOCD and
269 GDB behaviour is not sufficient. Note that GDB will use hardware
270 breakpoints if the memory map has been set up for flash regions.
271
272 This option replaces older arm7_9 target commands that addressed
273 the same issue.
274 @item @b{gdb_detach} <@var{resume|reset|halt|nothing}>
275 @cindex gdb_detach
276 Configures what OpenOCD will do when gdb detaches from the daeman.
277 Default behaviour is <@var{resume}>
278 @item @b{gdb_memory_map} <@var{enable|disable}>
279 @cindex gdb_memory_map
280 Set to <@var{enable}> to cause OpenOCD to send the memory configuration to gdb when
281 requested. gdb will then know when to set hardware breakpoints, and program flash
282 using the gdb load command. @option{gdb_flash_program enable} will also need enabling
283 for flash programming to work.
284 Default behaviour is <@var{enable}>
285 @item @b{gdb_flash_program} <@var{enable|disable}>
286 @cindex gdb_flash_program
287 Set to <@var{enable}> to cause OpenOCD to program the flash memory when a
288 vFlash packet is received.
289 Default behaviour is <@var{enable}>
290 at item @b{tcl_port} <@var{number}>
291 at cindex tcl_port
292 Port on which to listen for incoming TCL syntax. This port is intended as
293 a simplified RPC connection that can be used by clients to issue commands
294 and get the output from the TCL engine.
295 @end itemize
296
297 @section JTAG interface configuration
298
299 @itemize @bullet
300 @item @b{interface} <@var{name}>
301 @cindex interface
302 Use the interface driver <@var{name}> to connect to the target. Currently supported
303 interfaces are
304 @itemize @minus
305 @item @b{parport}
306 PC parallel port bit-banging (Wigglers, PLD download cable, ...)
307 @end itemize
308 @itemize @minus
309 @item @b{amt_jtagaccel}
310 Amontec Chameleon in its JTAG Accelerator configuration connected to a PC's EPP
311 mode parallel port
312 @end itemize
313 @itemize @minus
314 @item @b{ft2232}
315 FTDI FT2232 based devices using either the open-source libftdi or the binary only
316 FTD2XX driver. The FTD2XX is superior in performance, but not available on every
317 platform. The libftdi uses libusb, and should be portable to all systems that provide
318 libusb.
319 @end itemize
320 @itemize @minus
321 @item @b{ep93xx}
322 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
323 @end itemize
324 @itemize @minus
325 @item @b{presto}
326 ASIX PRESTO USB JTAG programmer.
327 @end itemize
328 @itemize @minus
329 @item @b{usbprog}
330 usbprog is a freely programmable USB adapter.
331 @end itemize
332 @itemize @minus
333 @item @b{gw16012}
334 Gateworks GW16012 JTAG programmer.
335 @end itemize
336 @itemize @minus
337 @item @b{jlink}
338 Segger jlink usb adapter
339 @end itemize
340 @end itemize
341
342 @itemize @bullet
343 @item @b{jtag_speed} <@var{reset speed}>
344 @cindex jtag_speed
345 Limit the maximum speed of the JTAG interface. Usually, a value of zero means maximum
346 speed. The actual effect of this option depends on the JTAG interface used.
347
348 The speed used during reset can be adjusted using setting jtag_speed during
349 pre_reset and post_reset events.
350 @itemize @minus
351
352 @item wiggler: maximum speed / @var{number}
353 @item ft2232: 6MHz / (@var{number}+1)
354 @item amt jtagaccel: 8 / 2**@var{number}
355 @item jlink: maximum speed in kHz (0-12000), 0 will use RTCK
356 @end itemize
357
358 Note: Make sure the jtag clock is no more than @math{1/6th × CPU-Clock}. This is
359 especially true for synthesized cores (-S).
360
361 @item @b{jtag_khz} <@var{reset speed kHz}>
362 @cindex jtag_khz
363 Same as jtag_speed, except that the speed is specified in maximum kHz. If
364 the device can not support the rate asked for, or can not translate from
365 kHz to jtag_speed, then an error is returned. 0 means RTCK. If RTCK
366 is not supported, then an error is reported.
367
368 @item @b{reset_config} <@var{signals}> [@var{combination}] [@var{trst_type}] [@var{srst_type}]
369 @cindex reset_config
370 The configuration of the reset signals available on the JTAG interface AND the target.
371 If the JTAG interface provides SRST, but the target doesn't connect that signal properly,
372 then OpenOCD can't use it. <@var{signals}> can be @option{none}, @option{trst_only},
373 @option{srst_only} or @option{trst_and_srst}.
374
375 [@var{combination}] is an optional value specifying broken reset signal implementations.
376 @option{srst_pulls_trst} states that the testlogic is reset together with the reset of
377 the system (e.g. Philips LPC2000, "broken" board layout), @option{trst_pulls_srst} says
378 that the system is reset together with the test logic (only hypothetical, I haven't
379 seen hardware with such a bug, and can be worked around).
380 @option{combined} imples both @option{srst_pulls_trst} and @option{trst_pulls_srst}.
381 The default behaviour if no option given is @option{separate}.
382
383 The [@var{trst_type}] and [@var{srst_type}] parameters allow the driver type of the
384 reset lines to be specified. Possible values are @option{trst_push_pull} (default)
385 and @option{trst_open_drain} for the test reset signal, and @option{srst_open_drain}
386 (default) and @option{srst_push_pull} for the system reset. These values only affect
387 JTAG interfaces with support for different drivers, like the Amontec JTAGkey and JTAGAccelerator.
388
389 @item @b{jtag_device} <@var{IR length}> <@var{IR capture}> <@var{IR mask}> <@var{IDCODE instruction}>
390 @cindex jtag_device
391 Describes the devices that form the JTAG daisy chain, with the first device being
392 the one closest to TDO. The parameters are the length of the instruction register
393 (4 for all ARM7/9s), the value captured during Capture-IR (0x1 for ARM7/9), and a mask
394 of bits that should be validated when doing IR scans (all four bits (0xf) for ARM7/9).
395 The IDCODE instruction will in future be used to query devices for their JTAG
396 identification code. This line is the same for all ARM7 and ARM9 devices.
397 Other devices, like CPLDs, require different parameters. An example configuration
398 line for a Xilinx XC9500 CPLD would look like this:
399 @smallexample
400 jtag_device 8 0x01 0x0e3 0xfe
401 @end smallexample
402 The instruction register (IR) is 8 bits long, during Capture-IR 0x01 is loaded into
403 the IR, but only bits 0-1 and 5-7 should be checked, the others (2-4) might vary.
404 The IDCODE instruction is 0xfe.
405
406 @item @b{jtag_nsrst_delay} <@var{ms}>
407 @cindex jtag_nsrst_delay
408 How long (in milliseconds) OpenOCD should wait after deasserting nSRST before
409 starting new JTAG operations.
410 @item @b{jtag_ntrst_delay} <@var{ms}>
411 @cindex jtag_ntrst_delay
412 How long (in milliseconds) OpenOCD should wait after deasserting nTRST before
413 starting new JTAG operations.
414
415 The jtag_n[st]rst_delay options are useful if reset circuitry (like a reset supervisor,
416 or on-chip features) keep a reset line asserted for some time after the external reset
417 got deasserted.
418 @end itemize
419
420 @section parport options
421
422 @itemize @bullet
423 @item @b{parport_port} <@var{number}>
424 @cindex parport_port
425 Either the address of the I/O port (default: 0x378 for LPT1) or the number of
426 the @file{/dev/parport} device
427
428 When using PPDEV to access the parallel port, use the number of the parallel port:
429 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
430 you may encounter a problem.
431 @item @b{parport_cable} <@var{name}>
432 @cindex parport_cable
433 The layout of the parallel port cable used to connect to the target.
434 Currently supported cables are
435 @itemize @minus
436 @item @b{wiggler}
437 @cindex wiggler
438 The original Wiggler layout, also supported by several clones, such
439 as the Olimex ARM-JTAG
440 @item @b{wiggler2}
441 @cindex wiggler2
442 Same as original wiggler except an led is fitted on D5.
443 @item @b{wiggler_ntrst_inverted}
444 @cindex wiggler_ntrst_inverted
445 Same as original wiggler except TRST is inverted.
446 @item @b{old_amt_wiggler}
447 @cindex old_amt_wiggler
448 The Wiggler configuration that comes with Amontec's Chameleon Programmer. The new
449 version available from the website uses the original Wiggler layout ('@var{wiggler}')
450 @item @b{chameleon}
451 @cindex chameleon
452 The Amontec Chameleon's CPLD when operated in configuration mode. This is only used to
453 program the Chameleon itself, not a connected target.
454 @item @b{dlc5}
455 @cindex dlc5
456 The Xilinx Parallel cable III.
457 @item @b{triton}
458 @cindex triton
459 The parallel port adapter found on the 'Karo Triton 1 Development Board'.
460 This is also the layout used by the HollyGates design
461 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
462 @item @b{flashlink}
463 @cindex flashlink
464 The ST Parallel cable.
465 @item @b{arm-jtag}
466 @cindex arm-jtag
467 Same as original wiggler except SRST and TRST connections reversed and
468 TRST is also inverted.
469 @item @b{altium}
470 @cindex altium
471 Altium Universal JTAG cable.
472 @end itemize
473 @item @b{parport_write_on_exit} <@var{on|off}>
474 @cindex parport_write_on_exit
475 This will configure the parallel driver to write a known value to the parallel
476 interface on exiting OpenOCD
477 @end itemize
478
479 @section amt_jtagaccel options
480 @itemize @bullet
481 @item @b{parport_port} <@var{number}>
482 @cindex parport_port
483 Either the address of the I/O port (default: 0x378 for LPT1) or the number of the
484 @file{/dev/parport} device
485 @end itemize
486 @section ft2232 options
487
488 @itemize @bullet
489 @item @b{ft2232_device_desc} <@var{description}>
490 @cindex ft2232_device_desc
491 The USB device description of the FTDI FT2232 device. If not specified, the FTDI
492 default value is used. This setting is only valid if compiled with FTD2XX support.
493 @item @b{ft2232_layout} <@var{name}>
494 @cindex ft2232_layout
495 The layout of the FT2232 GPIO signals used to control output-enables and reset
496 signals. Valid layouts are
497 @itemize @minus
498 @item @b{usbjtag}
499 "USBJTAG-1" layout described in the original OpenOCD diploma thesis
500 @item @b{jtagkey}
501 Amontec JTAGkey and JTAGkey-tiny
502 @item @b{signalyzer}
503 Signalyzer
504 @item @b{olimex-jtag}
505 Olimex ARM-USB-OCD
506 @item @b{m5960}
507 American Microsystems M5960
508 @item @b{evb_lm3s811}
509 Luminary Micro EVB_LM3S811 as a JTAG interface (not onboard processor), no TRST or
510 SRST signals on external connector
511 @item @b{comstick}
512 Hitex STR9 comstick
513 @item @b{stm32stick}
514 Hitex STM32 Performance Stick
515 @item @b{flyswatter}
516 Tin Can Tools Flyswatter
517 @item @b{turtelizer2}
518 egnite Software turtelizer2
519 @item @b{oocdlink}
520 OOCDLink
521 @end itemize
522
523 @item @b{ft2232_vid_pid} <@var{vid}> <@var{pid}>
524 The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
525 default values are used. Multiple <@var{vid}>, <@var{pid}> pairs may be given, eg.
526 @smallexample
527 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
528 @end smallexample
529 @item @b{ft2232_latency} <@var{ms}>
530 On some systems using ft2232 based JTAG interfaces the FT_Read function call in
531 ft2232_read() fails to return the expected number of bytes. This can be caused by
532 USB communication delays and has proved hard to reproduce and debug. Setting the
533 FT2232 latency timer to a larger value increases delays for short USB packages but it
534 also reduces the risk of timeouts before receiving the expected number of bytes.
535 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
536 @end itemize
537
538 @section ep93xx options
539 @cindex ep93xx options
540 Currently, there are no options available for the ep93xx interface.
541
542 @page
543 @section Target configuration
544
545 @itemize @bullet
546 @item @b{target} <@var{type}> <@var{endianess}> <@var{JTAG pos}>
547 <@var{variant}>
548 @cindex target
549 Defines a target that should be debugged. Currently supported types are:
550 @itemize @minus
551 @item @b{arm7tdmi}
552 @item @b{arm720t}
553 @item @b{arm9tdmi}
554 @item @b{arm920t}
555 @item @b{arm922t}
556 @item @b{arm926ejs}
557 @item @b{arm966e}
558 @item @b{cortex_m3}
559 @item @b{feroceon}
560 @item @b{xscale}
561 @end itemize
562
563 If you want to use a target board that is not on this list, see Adding a new
564 target board
565
566 Endianess may be @option{little} or @option{big}.
567
568 @item @b{target_script} <@var{target#}> <@var{event}> <@var{script_file}>
569 @cindex target_script
570 Event is one of the following:
571 @option{pre_reset}, @option{reset}, @option{post_reset}, @option{post_halt},
572 @option{pre_resume} or @option{gdb_program_config}.
573 @option{post_reset} and @option{reset} will produce the same results.
574
575 @item @b{working_area} <@var{target#}> <@var{address}> <@var{size}>
576 <@var{backup}|@var{nobackup}>
577 @cindex working_area
578 Specifies a working area for the debugger to use. This may be used to speed-up
579 downloads to target memory and flash operations, or to perform otherwise unavailable
580 operations (some coprocessor operations on ARM7/9 systems, for example). The last
581 parameter decides whether the memory should be preserved (<@var{backup}>) or can simply be overwritten (<@var{nobackup}>). If possible, use
582 a working_area that doesn't need to be backed up, as performing a backup slows down operation.
583 @end itemize
584
585 @subsection arm7tdmi options
586 @cindex arm7tdmi options
587 target arm7tdmi <@var{endianess}> <@var{jtag#}>
588 The arm7tdmi target definition requires at least one additional argument, specifying
589 the position of the target in the JTAG daisy-chain. The first JTAG device is number 0.
590 The optional [@var{variant}] parameter has been removed in recent versions.
591 The correct feature set is determined at runtime.
592
593 @subsection arm720t options
594 @cindex arm720t options
595 ARM720t options are similar to ARM7TDMI options.
596
597 @subsection arm9tdmi options
598 @cindex arm9tdmi options
599 ARM9TDMI options are similar to ARM7TDMI options. Supported variants are
600 @option{arm920t}, @option{arm922t} and @option{arm940t}.
601 This enables the hardware single-stepping support found on these cores.
602
603 @subsection arm920t options
604 @cindex arm920t options
605 ARM920t options are similar to ARM9TDMI options.
606
607 @subsection arm966e options
608 @cindex arm966e options
609 ARM966e options are similar to ARM9TDMI options.
610
611 @subsection cortex_m3 options
612 @cindex cortex_m3 options
613 use variant <@var{variant}> @option{lm3s} when debugging luminary lm3s targets. This will cause
614 openocd to use a software reset rather than asserting SRST to avoid a issue with clearing
615 the debug registers. This is fixed in Fury Rev B, DustDevil Rev B, Tempest, these revisions will
616 be detected and the normal reset behaviour used.
617
618 @subsection xscale options
619 @cindex xscale options
620 Supported variants are @option{ixp42x}, @option{ixp45x}, @option{ixp46x},
621 @option{pxa250}, @option{pxa255}, @option{pxa26x}.
622
623 @section Flash configuration
624 @cindex Flash configuration
625
626 @itemize @bullet
627 @item @b{flash bank} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}>
628 <@var{bus_width}> <@var{target#}> [@var{driver_options ...}]
629 @cindex flash bank
630 Configures a flash bank at <@var{base}> of <@var{size}> bytes and <@var{chip_width}>
631 and <@var{bus_width}> bytes using the selected flash <driver>.
632 @end itemize
633
634 @subsection lpc2000 options
635 @cindex lpc2000 options
636
637 @b{flash bank lpc2000} <@var{base}> <@var{size}> 0 0 <@var{target#}> <@var{variant}>
638 <@var{clock}> [@var{calc_checksum}]
639 LPC flashes don't require the chip and bus width to be specified. Additional
640 parameters are the <@var{variant}>, which may be @var{lpc2000_v1} (older LPC21xx and LPC22xx)
641 or @var{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx), the number
642 of the target this flash belongs to (first is 0), the frequency at which the core
643 is currently running (in kHz - must be an integral number), and the optional keyword
644 @var{calc_checksum}, telling the driver to calculate a valid checksum for the exception
645 vector table.
646
647 @subsection cfi options
648 @cindex cfi options
649
650 @b{flash bank cfi} <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}>
651 <@var{target#}> [@var{jedec_probe}|@var{x16_as_x8}]
652 CFI flashes require the number of the target they're connected to as an additional
653 argument. The CFI driver makes use of a working area (specified for the target)
654 to significantly speed up operation.
655
656 @var{chip_width} and @var{bus_width} are specified in bytes.
657
658 The @var{jedec_probe} option is used to detect certain non-CFI flash roms, like AM29LV010 and similar types.
659
660 @var{x16_as_x8} ???
661
662 @subsection at91sam7 options
663 @cindex at91sam7 options
664
665 @b{flash bank at91sam7} 0 0 0 0 <@var{target#}>
666 AT91SAM7 flashes only require the @var{target#}, all other values are looked up after
667 reading the chip-id and type.
668
669 @subsection str7 options
670 @cindex str7 options
671
672 @b{flash bank str7x} <@var{base}> <@var{size}> 0 0 <@var{target#}> <@var{variant}>
673 variant can be either STR71x, STR73x or STR75x.
674
675 @subsection str9 options
676 @cindex str9 options
677
678 @b{flash bank str9x} <@var{base}> <@var{size}> 0 0 <@var{target#}>
679 The str9 needs the flash controller to be configured prior to Flash programming, eg.
680 @smallexample
681 str9x flash_config 0 4 2 0 0x80000
682 @end smallexample
683 This will setup the BBSR, NBBSR, BBADR and NBBADR registers respectively.
684
685 @subsection str9 options (str9xpec driver)
686
687 @b{flash bank str9xpec} <@var{base}> <@var{size}> 0 0 <@var{target#}>
688 Before using the flash commands the turbo mode will need enabling using str9xpec
689 @option{enable_turbo} <@var{num>.}
690
691 Only use this driver for locking/unlocking the device or configuring the option bytes.
692 Use the standard str9 driver for programming.
693
694 @subsection stellaris (LM3Sxxx) options
695 @cindex stellaris (LM3Sxxx) options
696
697 @b{flash bank stellaris} <@var{base}> <@var{size}> 0 0 <@var{target#}>
698 stellaris flash plugin only require the @var{target#}.
699
700 @subsection stm32x options
701 @cindex stm32x options
702
703 @b{flash bank stm32x} <@var{base}> <@var{size}> 0 0 <@var{target#}>
704 stm32x flash plugin only require the @var{target#}.
705
706 @subsection aduc702x options
707 @cindex aduc702x options
708
709 @b{flash bank aduc702x} <@var{base}> <@var{size}> 0 0 <@var{target#}>
710 aduc702x flash plugin require the flash @var{base}, @var{size} and @var{target#}.
711 currently only the aduc7206 is supported.
712
713 @node Target library
714 @chapter Target library
715 @cindex Target library
716
717 OpenOCD comes with a target configuration script library. These scripts can be
718 used as-is or serve as a starting point.
719
720 The target library is published together with the openocd executable and
721 the path to the target library is in the OpenOCD script search path.
722 Similarly there are example scripts for configuring the JTAG interface.
723
724 The command line below uses the example parport configuration scripts
725 that ship with OpenOCD, then configures the str710.cfg target and
726 finally issues the init and reset command. The communication speed
727 is set to 10kHz for reset and 8MHz for post reset.
728
729
730 @smallexample
731 openocd -f interface/parport.cfg -f target/str710.cfg -c "init" -c "reset"
732 @end smallexample
733
734
735 To list the target scripts available:
736
737 @smallexample
738 $ ls /usr/local/lib/openocd/target
739
740 arm7_fast.cfg lm3s6965.cfg pxa255.cfg stm32.cfg xba_revA3.cfg
741 at91eb40a.cfg lpc2148.cfg pxa255_sst.cfg str710.cfg zy1000.cfg
742 at91r40008.cfg lpc2294.cfg sam7s256.cfg str912.cfg
743 at91sam9260.cfg nslu2.cfg sam7x256.cfg wi-9c.cfg
744 @end smallexample
745
746
747 @node Commands
748 @chapter Commands
749 @cindex commands
750
751 OpenOCD allows user interaction through a GDB server (default: port 3333),
752 a telnet interface (default: port 4444), and a TCL interface (default: port 5555). The command line interpreter
753 is available from both the telnet interface and a GDB session. To issue commands to the
754 interpreter from within a GDB session, use the @option{monitor} command, e.g. use
755 @option{monitor poll} to issue the @option{poll} command. All output is relayed through the
756 GDB session.
757
758 The TCL interface is used as a simplified RPC mechanism that feeds all the
759 input into the TCL interpreter and returns the output from the evaluation of
760 the commands.
761
762 @section Daemon
763
764 @itemize @bullet
765 @item @b{sleep} <@var{msec}>
766 @cindex sleep
767 Wait for n milliseconds before resuming. Useful in connection with script files
768 (@var{script} command and @var{target_script} configuration).
769
770 @item @b{shutdown}
771 @cindex shutdown
772 Close the OpenOCD daemon, disconnecting all clients (GDB, Telnet, Other).
773
774 @item @b{debug_level} [@var{n}]
775 @cindex debug_level
776 Display or adjust debug level to n<0-3>
777
778 @item @b{fast} [@var{enable/disable}]
779 @cindex fast
780 Default disabled. Set default behaviour of OpenOCD to be "fast and dangerous". For instance ARM7/9 DCC memory
781 downloads and fast memory access will work if the JTAG interface isn't too fast and
782 the core doesn't run at a too low frequency. Note that this option only changes the default
783 and that the indvidual options, like DCC memory downloads, can be enabled and disabled
784 individually.
785
786 The target specific "dangerous" optimisation tweaking options may come and go
787 as more robust and user friendly ways are found to ensure maximum throughput
788 and robustness with a minimum of configuration.
789
790 Typically the "fast enable" is specified first on the command line:
791
792 @smallexample
793 openocd -c "fast enable" -c "interface dummy" -f target/str710.cfg
794 @end smallexample
795
796 @item @b{log_output} <@var{file}>
797 @cindex log_output
798 Redirect logging to <file> (default: stderr)
799
800 @item @b{script} <@var{file}>
801 @cindex script
802 Execute commands from <file>
803
804 @end itemize
805
806 @subsection Target state handling
807 @itemize @bullet
808 @item @b{poll} [@option{on}|@option{off}]
809 @cindex poll
810 Poll the target for its current state. If the target is in debug mode, architecture
811 specific information about the current state is printed. An optional parameter
812 allows continuous polling to be enabled and disabled.
813
814 @item @b{halt} [@option{ms}]
815 @cindex halt
816 Send a halt request to the target and wait for it to halt for up to [@option{ms}] milliseconds.
817 Default [@option{ms}] is 5 seconds if no arg given.
818 Optional arg @option{ms} is a timeout in milliseconds. Using 0 as the [@option{ms}]
819 will stop OpenOCD from waiting.
820
821 @item @b{wait_halt} [@option{ms}]
822 @cindex wait_halt
823 Wait for the target to enter debug mode. Optional [@option{ms}] is
824 a timeout in milliseconds. Default [@option{ms}] is 5 seconds if no
825 arg given.
826
827 @item @b{resume} [@var{address}]
828 @cindex resume
829 Resume the target at its current code position, or at an optional address.
830 OpenOCD will wait 5 seconds for the target to resume.
831
832 @item @b{step} [@var{address}]
833 @cindex step
834 Single-step the target at its current code position, or at an optional address.
835
836 @item @b{reset} [@option{run}|@option{halt}|@option{init}]
837 @cindex reset
838 Perform a hard-reset. The optional parameter specifies what should happen after the reset.
839
840 With no arguments a "reset run" is executed
841 @itemize @minus
842 @item @b{run}
843 @cindex reset run
844 Let the target run.
845 @item @b{halt}
846 @cindex reset halt
847 Immediately halt the target (works only with certain configurations).
848 @item @b{init}
849 @cindex reset init
850 Immediately halt the target, and execute the reset script (works only with certain
851 configurations)
852 @end itemize
853 @end itemize
854
855 @subsection Memory access commands
856 These commands allow accesses of a specific size to the memory system:
857 @itemize @bullet
858 @item @b{mdw} <@var{addr}> [@var{count}]
859 @cindex mdw
860 display memory words
861 @item @b{mdh} <@var{addr}> [@var{count}]
862 @cindex mdh
863 display memory half-words
864 @item @b{mdb} <@var{addr}> [@var{count}]
865 @cindex mdb
866 display memory bytes
867 @item @b{mww} <@var{addr}> <@var{value}>
868 @cindex mww
869 write memory word
870 @item @b{mwh} <@var{addr}> <@var{value}>
871 @cindex mwh
872 write memory half-word
873 @item @b{mwb} <@var{addr}> <@var{value}>
874 @cindex mwb
875 write memory byte
876
877 @item @b{load_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
878 @cindex load_image
879 Load image <@var{file}> to target memory at <@var{address}>
880 @item @b{dump_image} <@var{file}> <@var{address}> <@var{size}>
881 @cindex dump_image
882 Dump <@var{size}> bytes of target memory starting at <@var{address}> to a
883 (binary) <@var{file}>.
884 @item @b{verify_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
885 @cindex verify_image
886 Verify <@var{file}> against target memory starting at <@var{address}>.
887 This will first attempt comparison using a crc checksum, if this fails it will try a binary compare.
888 @end itemize
889
890 @subsection Flash commands
891 @cindex Flash commands
892 @itemize @bullet
893 @item @b{flash banks}
894 @cindex flash banks
895 List configured flash banks
896 @item @b{flash info} <@var{num}>
897 @cindex flash info
898 Print info about flash bank <@option{num}>
899 @item @b{flash probe} <@var{num}>
900 @cindex flash probe
901 Identify the flash, or validate the parameters of the configured flash. Operation
902 depends on the flash type.
903 @item @b{flash erase_check} <@var{num}>
904 @cindex flash erase_check
905 Check erase state of sectors in flash bank <@var{num}>. This is the only operation that
906 updates the erase state information displayed by @option{flash info}. That means you have
907 to issue an @option{erase_check} command after erasing or programming the device to get
908 updated information.
909 @item @b{flash protect_check} <@var{num}>
910 @cindex flash protect_check
911 Check protection state of sectors in flash bank <num>.
912 @option{flash erase_sector} using the same syntax.
913 @item @b{flash erase_sector} <@var{num}> <@var{first}> <@var{last}>
914 @cindex flash erase_sector
915 Erase sectors at bank <@var{num}>, starting at sector <@var{first}> up to and including
916 <@var{last}>. Sector numbering starts at 0. Depending on the flash type, erasing may
917 require the protection to be disabled first (e.g. Intel Advanced Bootblock flash using
918 the CFI driver).
919 @item @b{flash erase_address} <@var{address}> <@var{length}>
920 @cindex flash erase_address
921 Erase sectors starting at <@var{address}> for <@var{length}> bytes
922 @item @b{flash write_bank} <@var{num}> <@var{file}> <@var{offset}>
923 @cindex flash write_bank
924 Write the binary <@var{file}> to flash bank <@var{num}>, starting at
925 <@option{offset}> bytes from the beginning of the bank.
926 @item @b{flash write_image} [@var{erase}] <@var{file}> [@var{offset}] [@var{type}]
927 @cindex flash write_image
928 Write the image <@var{file}> to the current target's flash bank(s). A relocation
929 [@var{offset}] can be specified and the file [@var{type}] can be specified
930 explicitly as @option{bin} (binary), @option{ihex} (Intel hex), @option{elf}
931 (ELF file) or @option{s19} (Motorola s19). Flash memory will be erased prior to programming
932 if the @option{erase} parameter is given.
933 @item @b{flash protect} <@var{num}> <@var{first}> <@var{last}> <@option{on}|@option{off}>
934 @cindex flash protect
935 Enable (@var{on}) or disable (@var{off}) protection of flash sectors <@var{first}> to
936 <@var{last}> of @option{flash bank} <@var{num}>.
937 @end itemize
938
939 @page
940 @section Target Specific Commands
941 @cindex Target Specific Commands
942
943 @subsection AT91SAM7 specific commands
944 @cindex AT91SAM7 specific commands
945 The flash configuration is deduced from the chip identification register. The flash
946 controller handles erases automatically on a page (128/265 byte) basis so erase is
947 not necessary for flash programming. AT91SAM7 processors with less than 512K flash
948 only have a single flash bank embedded on chip. AT91SAM7xx512 have two flash planes
949 that can be erased separatly. Only an EraseAll command is supported by the controller
950 for each flash plane and this is called with
951 @itemize @bullet
952 @item @b{flash erase} <@var{num}> @var{first_plane} @var{last_plane}
953 bulk erase flash planes first_plane to last_plane.
954 @item @b{at91sam7 gpnvm} <@var{num}> <@var{bit}> <@option{set}|@option{clear}>
955 @cindex at91sam7 gpnvm
956 set or clear a gpnvm bit for the processor
957 @end itemize
958
959 @subsection STR9 specific commands
960 @cindex STR9 specific commands
961 These are flash specific commands when using the str9xpec driver.
962 @itemize @bullet
963 @item @b{str9xpec enable_turbo} <@var{num}>
964 @cindex str9xpec enable_turbo
965 enable turbo mode, simply this will remove the str9 from the chain and talk
966 directly to the embedded flash controller.
967 @item @b{str9xpec disable_turbo} <@var{num}>
968 @cindex str9xpec disable_turbo
969 restore the str9 into jtag chain.
970 @item @b{str9xpec lock} <@var{num}>
971 @cindex str9xpec lock
972 lock str9 device. The str9 will only respond to an unlock command that will
973 erase the device.
974 @item @b{str9xpec unlock} <@var{num}>
975 @cindex str9xpec unlock
976 unlock str9 device.
977 @item @b{str9xpec options_read} <@var{num}>
978 @cindex str9xpec options_read
979 read str9 option bytes.
980 @item @b{str9xpec options_write} <@var{num}>
981 @cindex str9xpec options_write
982 write str9 option bytes.
983 @end itemize
984
985 @subsection STR9 configuration
986 @cindex STR9 configuration
987 @itemize @bullet
988 @item @b{str9x flash_config} <@var{bank}> <@var{BBSR}> <@var{NBBSR}>
989 <@var{BBADR}> <@var{NBBADR}>
990 @cindex str9x flash_config
991 Configure str9 flash controller.
992 @smallexample
993 eg. str9x flash_config 0 4 2 0 0x80000
994 This will setup
995 BBSR - Boot Bank Size register
996 NBBSR - Non Boot Bank Size register
997 BBADR - Boot Bank Start Address register
998 NBBADR - Boot Bank Start Address register
999 @end smallexample
1000 @end itemize
1001
1002 @subsection STR9 option byte configuration
1003 @cindex STR9 option byte configuration
1004 @itemize @bullet
1005 @item @b{str9xpec options_cmap} <@var{num}> <@option{bank0}|@option{bank1}>
1006 @cindex str9xpec options_cmap
1007 configure str9 boot bank.
1008 @item @b{str9xpec options_lvdthd} <@var{num}> <@option{2.4v}|@option{2.7v}>
1009 @cindex str9xpec options_lvdthd
1010 configure str9 lvd threshold.
1011 @item @b{str9xpec options_lvdsel} <@var{num}> <@option{vdd}|@option{vdd_vddq}>
1012 @cindex str9xpec options_lvdsel
1013 configure str9 lvd source.
1014 @item @b{str9xpec options_lvdwarn} <@var{bank}> <@option{vdd}|@option{vdd_vddq}>
1015 @cindex str9xpec options_lvdwarn
1016 configure str9 lvd reset warning source.
1017 @end itemize
1018
1019 @subsection STM32x specific commands
1020 @cindex STM32x specific commands
1021
1022 These are flash specific commands when using the stm32x driver.
1023 @itemize @bullet
1024 @item @b{stm32x lock} <@var{num}>
1025 @cindex stm32x lock
1026 lock stm32 device.
1027 @item @b{stm32x unlock} <@var{num}>
1028 @cindex stm32x unlock
1029 unlock stm32 device.
1030 @item @b{stm32x options_read} <@var{num}>
1031 @cindex stm32x options_read
1032 read stm32 option bytes.
1033 @item @b{stm32x options_write} <@var{num}> <@option{SWWDG}|@option{HWWDG}>
1034 <@option{RSTSTNDBY}|@option{NORSTSTNDBY}> <@option{RSTSTOP}|@option{NORSTSTOP}>
1035 @cindex stm32x options_write
1036 write stm32 option bytes.
1037 @item @b{stm32x mass_erase} <@var{num}>
1038 @cindex stm32x mass_erase
1039 mass erase flash memory.
1040 @end itemize
1041
1042 @subsection Stellaris specific commands
1043 @cindex Stellaris specific commands
1044
1045 These are flash specific commands when using the Stellaris driver.
1046 @itemize @bullet
1047 @item @b{stellaris mass_erase} <@var{num}>
1048 @cindex stellaris mass_erase
1049 mass erase flash memory.
1050 @end itemize
1051
1052 @page
1053 @section Architecture Specific Commands
1054 @cindex Architecture Specific Commands
1055
1056 @subsection ARMV4/5 specific commands
1057 @cindex ARMV4/5 specific commands
1058
1059 These commands are specific to ARM architecture v4 and v5, like all ARM7/9 systems
1060 or Intel XScale (XScale isn't supported yet).
1061 @itemize @bullet
1062 @item @b{armv4_5 reg}
1063 @cindex armv4_5 reg
1064 Display a list of all banked core registers, fetching the current value from every
1065 core mode if necessary. OpenOCD versions before rev. 60 didn't fetch the current
1066 register value.
1067 @item @b{armv4_5 core_mode} [@var{arm}|@var{thumb}]
1068 @cindex armv4_5 core_mode
1069 Displays the core_mode, optionally changing it to either ARM or Thumb mode.
1070 The target is resumed in the currently set @option{core_mode}.
1071 @end itemize
1072
1073 @subsection ARM7/9 specific commands
1074 @cindex ARM7/9 specific commands
1075
1076 These commands are specific to ARM7 and ARM9 targets, like ARM7TDMI, ARM720t,
1077 ARM920t or ARM926EJ-S.
1078 @itemize @bullet
1079 @item @b{arm7_9 dbgrq} <@var{enable}|@var{disable}>
1080 @cindex arm7_9 dbgrq
1081 Enable use of the DBGRQ bit to force entry into debug mode. This should be
1082 safe for all but ARM7TDMI--S cores (like Philips LPC).
1083 @item @b{arm7_9 fast_memory_access} <@var{enable}|@var{disable}>
1084 @cindex arm7_9 fast_memory_access
1085 Allow OpenOCD to read and write memory without checking completion of
1086 the operation. This provides a huge speed increase, especially with USB JTAG
1087 cables (FT2232), but might be unsafe if used with targets running at a very low
1088 speed, like the 32kHz startup clock of an AT91RM9200.
1089 @item @b{arm7_9 dcc_downloads} <@var{enable}|@var{disable}>
1090 @cindex arm7_9 dcc_downloads
1091 Enable the use of the debug communications channel (DCC) to write larger (>128 byte)
1092 amounts of memory. DCC downloads offer a huge speed increase, but might be potentially
1093 unsafe, especially with targets running at a very low speed. This command was introduced
1094 with OpenOCD rev. 60.
1095 @end itemize
1096
1097 @subsection ARM720T specific commands
1098 @cindex ARM720T specific commands
1099
1100 @itemize @bullet
1101 @item @b{arm720t cp15} <@var{num}> [@var{value}]
1102 @cindex arm720t cp15
1103 display/modify cp15 register <@option{num}> [@option{value}].
1104 @item @b{arm720t md<bhw>_phys} <@var{addr}> [@var{count}]
1105 @cindex arm720t md<bhw>_phys
1106 Display memory at physical address addr.
1107 @item @b{arm720t mw<bhw>_phys} <@var{addr}> <@var{value}>
1108 @cindex arm720t mw<bhw>_phys
1109 Write memory at physical address addr.
1110 @item @b{arm720t virt2phys} <@var{va}>
1111 @cindex arm720t virt2phys
1112 Translate a virtual address to a physical address.
1113 @end itemize
1114
1115 @subsection ARM9TDMI specific commands
1116 @cindex ARM9TDMI specific commands
1117
1118 @itemize @bullet
1119 @item @b{arm9tdmi vector_catch} <@var{all}|@var{none}>
1120 @cindex arm9tdmi vector_catch
1121 Catch arm9 interrupt vectors, can be @option{all} @option{none} or any of the following:
1122 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt} @option{reserved}
1123 @option{irq} @option{fiq}.
1124
1125 Can also be used on other arm9 based cores, arm966, arm920t and arm926ejs.
1126 @end itemize
1127
1128 @subsection ARM966E specific commands
1129 @cindex ARM966E specific commands
1130
1131 @itemize @bullet
1132 @item @b{arm966e cp15} <@var{num}> [@var{value}]
1133 @cindex arm966e cp15
1134 display/modify cp15 register <@option{num}> [@option{value}].
1135 @end itemize
1136
1137 @subsection ARM920T specific commands
1138 @cindex ARM920T specific commands
1139
1140 @itemize @bullet
1141 @item @b{arm920t cp15} <@var{num}> [@var{value}]
1142 @cindex arm920t cp15
1143 display/modify cp15 register <@option{num}> [@option{value}].
1144 @item @b{arm920t cp15i} <@var{num}> [@var{value}] [@var{address}]
1145 @cindex arm920t cp15i
1146 display/modify cp15 (interpreted access) <@option{opcode}> [@option{value}] [@option{address}]
1147 @item @b{arm920t cache_info}
1148 @cindex arm920t cache_info
1149 Print information about the caches found. This allows you to see if your target
1150 is a ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
1151 @item @b{arm920t md<bhw>_phys} <@var{addr}> [@var{count}]
1152 @cindex arm920t md<bhw>_phys
1153 Display memory at physical address addr.
1154 @item @b{arm920t mw<bhw>_phys} <@var{addr}> <@var{value}>
1155 @cindex arm920t mw<bhw>_phys
1156 Write memory at physical address addr.
1157 @item @b{arm920t read_cache} <@var{filename}>
1158 @cindex arm920t read_cache
1159 Dump the content of ICache and DCache to a file.
1160 @item @b{arm920t read_mmu} <@var{filename}>
1161 @cindex arm920t read_mmu
1162 Dump the content of the ITLB and DTLB to a file.
1163 @item @b{arm920t virt2phys} <@var{va}>
1164 @cindex arm920t virt2phys
1165 Translate a virtual address to a physical address.
1166 @end itemize
1167
1168 @subsection ARM926EJS specific commands
1169 @cindex ARM926EJS specific commands
1170
1171 @itemize @bullet
1172 @item @b{arm926ejs cp15} <@var{num}> [@var{value}]
1173 @cindex arm926ejs cp15
1174 display/modify cp15 register <@option{num}> [@option{value}].
1175 @item @b{arm926ejs cache_info}
1176 @cindex arm926ejs cache_info
1177 Print information about the caches found.
1178 @item @b{arm926ejs md<bhw>_phys} <@var{addr}> [@var{count}]
1179 @cindex arm926ejs md<bhw>_phys
1180 Display memory at physical address addr.
1181 @item @b{arm926ejs mw<bhw>_phys} <@var{addr}> <@var{value}>
1182 @cindex arm926ejs mw<bhw>_phys
1183 Write memory at physical address addr.
1184 @item @b{arm926ejs virt2phys} <@var{va}>
1185 @cindex arm926ejs virt2phys
1186 Translate a virtual address to a physical address.
1187 @end itemize
1188
1189 @page
1190 @section Debug commands
1191 @cindex Debug commands
1192 The following commands give direct access to the core, and are most likely
1193 only useful while debugging OpenOCD.
1194 @itemize @bullet
1195 @item @b{arm7_9 write_xpsr} <@var{32-bit value}> <@option{0=cpsr}, @option{1=spsr}>
1196 @cindex arm7_9 write_xpsr
1197 Immediately write either the current program status register (CPSR) or the saved
1198 program status register (SPSR), without changing the register cache (as displayed
1199 by the @option{reg} and @option{armv4_5 reg} commands).
1200 @item @b{arm7_9 write_xpsr_im8} <@var{8-bit value}> <@var{rotate 4-bit}>
1201 <@var{0=cpsr},@var{1=spsr}>
1202 @cindex arm7_9 write_xpsr_im8
1203 Write the 8-bit value rotated right by 2*rotate bits, using an immediate write
1204 operation (similar to @option{write_xpsr}).
1205 @item @b{arm7_9 write_core_reg} <@var{num}> <@var{mode}> <@var{value}>
1206 @cindex arm7_9 write_core_reg
1207 Write a core register, without changing the register cache (as displayed by the
1208 @option{reg} and @option{armv4_5 reg} commands). The <@var{mode}> argument takes the
1209 encoding of the [M4:M0] bits of the PSR.
1210 @end itemize
1211
1212 @page
1213 @section JTAG commands
1214 @cindex JTAG commands
1215 @itemize @bullet
1216 @item @b{scan_chain}
1217 @cindex scan_chain
1218 Print current scan chain configuration.
1219 @item @b{jtag_reset} <@var{trst}> <@var{srst}>
1220 @cindex jtag_reset
1221 Toggle reset lines.
1222 @item @b{endstate} <@var{tap_state}>
1223 @cindex endstate
1224 Finish JTAG operations in <@var{tap_state}>.
1225 @item @b{runtest} <@var{num_cycles}>
1226 @cindex runtest
1227 Move to Run-Test/Idle, and execute <@var{num_cycles}>
1228 @item @b{statemove} [@var{tap_state}]
1229 @cindex statemove
1230 Move to current endstate or [@var{tap_state}]
1231 @item @b{irscan} <@var{device}> <@var{instr}> [@var{dev2}] [@var{instr2}] ...
1232 @cindex irscan
1233 Execute IR scan <@var{device}> <@var{instr}> [@var{dev2}] [@var{instr2}] ...
1234 @item @b{drscan} <@var{device}> [@var{dev2}] [@var{var2}] ...
1235 @cindex drscan
1236 Execute DR scan <@var{device}> [@var{dev2}] [@var{var2}] ...
1237 @item @b{verify_ircapture} <@option{enable}|@option{disable}>
1238 @cindex verify_ircapture
1239 Verify value captured during Capture-IR. Default is enabled.
1240 @item @b{var} <@var{name}> [@var{num_fields}|@var{del}] [@var{size1}] ...
1241 @cindex var
1242 Allocate, display or delete variable <@var{name}> [@var{num_fields}|@var{del}] [@var{size1}] ...
1243 @item @b{field} <@var{var}> <@var{field}> [@var{value}|@var{flip}]
1244 @cindex field
1245 Display/modify variable field <@var{var}> <@var{field}> [@var{value}|@var{flip}].
1246 @end itemize
1247
1248 @page
1249 @section Target Requests
1250 @cindex Target Requests
1251 OpenOCD can handle certain target requests, currently debugmsg are only supported for arm7_9 and cortex_m3.
1252 See libdcc in the contrib dir for more details.
1253 @itemize @bullet
1254 @item @b{target_request debugmsgs} <@var{enable}|@var{disable}>
1255 @cindex target_request debugmsgs
1256 Enable/disable target debugmsgs requests. debugmsgs enable messages to be sent to the debugger while the target is running.
1257 @end itemize
1258
1259 @node Sample Scripts
1260 @chapter Sample Scripts
1261 @cindex scripts
1262
1263 This page shows how to use the target library.
1264
1265 The configuration script can be divided in the following section:
1266 @itemize @bullet
1267 @item daemon configuration
1268 @item interface
1269 @item jtag scan chain
1270 @item target configuration
1271 @item flash configuration
1272 @end itemize
1273
1274 Detailed information about each section can be found at OpenOCD configuration.
1275
1276 @section AT91R40008 example
1277 @cindex AT91R40008 example
1278 To start OpenOCD with a target script for the AT91R40008 CPU and reset
1279 the CPU upon startup of the OpenOCD daemon.
1280 @smallexample
1281 openocd -f interface/parport.cfg -f target/at91r40008.cfg -c init -c reset
1282 @end smallexample
1283
1284
1285 @node GDB and OpenOCD
1286 @chapter GDB and OpenOCD
1287 @cindex GDB and OpenOCD
1288 OpenOCD complies with the remote gdbserver protocol, and as such can be used
1289 to debug remote targets.
1290
1291 @section Connecting to gdb
1292 @cindex Connecting to gdb
1293 A connection is typically started as follows:
1294 @smallexample
1295 target remote localhost:3333
1296 @end smallexample
1297 This would cause gdb to connect to the gdbserver on the local pc using port 3333.
1298
1299 To see a list of available OpenOCD commands type @option{monitor help} on the
1300 gdb commandline.
1301
1302 OpenOCD supports the gdb @option{qSupported} packet, this enables information
1303 to be sent by the gdb server (openocd) to gdb. Typical information includes
1304 packet size and device memory map.
1305
1306 Previous versions of OpenOCD required the following gdb options to increase
1307 the packet size and speed up gdb communication.
1308 @smallexample
1309 set remote memory-write-packet-size 1024
1310 set remote memory-write-packet-size fixed
1311 set remote memory-read-packet-size 1024
1312 set remote memory-read-packet-size fixed
1313 @end smallexample
1314 This is now handled in the @option{qSupported} PacketSize.
1315
1316 @section Programming using gdb
1317 @cindex Programming using gdb
1318
1319 By default the target memory map is sent to gdb, this can be disabled by
1320 the following OpenOCD config option:
1321 @smallexample
1322 gdb_memory_map disable
1323 @end smallexample
1324 For this to function correctly a valid flash config must also be configured
1325 in OpenOCD. For faster performance you should also configure a valid
1326 working area.
1327
1328 Informing gdb of the memory map of the target will enable gdb to protect any
1329 flash area of the target and use hardware breakpoints by default. This means
1330 that the OpenOCD option @option{gdb_breakpoint_override} is not required when
1331 using a memory map.
1332
1333 To view the configured memory map in gdb, use the gdb command @option{info mem}
1334 All other unasigned addresses within gdb are treated as RAM.
1335
1336 GDB 6.8 and higher set any memory area not in the memory map as inaccessible,
1337 this can be changed to the old behaviour by using the following gdb command.
1338 @smallexample
1339 set mem inaccessible-by-default off
1340 @end smallexample
1341
1342 If @option{gdb_flash_program enable} is also used, gdb will be able to
1343 program any flash memory using the vFlash interface.
1344
1345 gdb will look at the target memory map when a load command is given, if any
1346 areas to be programmed lie within the target flash area the vFlash packets
1347 will be used.
1348
1349 If the target needs configuring before gdb programming, a script can be executed.
1350 @smallexample
1351 target_script 0 gdb_program_config config.script
1352 @end smallexample
1353
1354 To verify any flash programming the gdb command @option{compare-sections}
1355 can be used.
1356
1357 @node TCL and OpenOCD
1358 @chapter TCL and OpenOCD
1359 @cindex TCL and OpenOCD
1360 OpenOCD embeds a TCL interpreter (see JIM) for command parsing and scripting
1361 support.
1362
1363 The TCL interpreter can be invoked from the interactive command line, files, and a network port.
1364
1365 The command and file interfaces are fairly straightforward, while the network
1366 port is geared toward intergration with external clients. A small example
1367 of an external TCL script that can connect to openocd is shown below.
1368
1369 @verbatim
1370 # Simple tcl client to connect to openocd
1371 puts "Use empty line to exit"
1372 set fo [socket 127.0.0.1 6666]
1373 puts -nonewline stdout "> "
1374 flush stdout
1375 while {[gets stdin line] >= 0} {
1376 if {$line eq {}} break
1377 puts $fo $line
1378 flush $fo
1379 gets $fo line
1380 puts $line
1381 puts -nonewline stdout "> "
1382 flush stdout
1383 }
1384 close $fo
1385 @end verbatim
1386
1387 This script can easily be modified to front various GUIs or be a sub
1388 component of a larger framework for control and interaction.
1389
1390
1391 @node TCL scripting API
1392 @chapter TCL scripting API
1393 @cindex TCL scripting API
1394 API rules
1395
1396 The commands are stateless. E.g. the telnet command line has a concept
1397 of currently active target, the Tcl API proc's take this sort of state
1398 information as an argument to each proc.
1399
1400 There are three main types of return values: single value, name value
1401 pair list and lists.
1402
1403 Name value pair. The proc 'foo' below returns a name/value pair
1404 list.
1405
1406 @verbatim
1407
1408 > set foo(me) Duane
1409 > set foo(you) Oyvind
1410 > set foo(mouse) Micky
1411 > set foo(duck) Donald
1412
1413 If one does this:
1414
1415 > set foo
1416
1417 The result is:
1418
1419 me Duane you Oyvind mouse Micky duck Donald
1420
1421 Thus, to get the names of the associative array is easy:
1422
1423 foreach { name value } [set foo] {
1424 puts "Name: $name, Value: $value"
1425 }
1426 @end verbatim
1427
1428 Lists returned must be relatively small. Otherwise a range
1429 should be passed in to the proc in question.
1430
1431 Low level commands are prefixed with "openocd_", e.g. openocd_flash_banks
1432 is the low level API upon which "flash banks" is implemented.
1433
1434 OpenOCD commands can consist of two words, e.g. "flash banks". The
1435 startup.tcl "unknown" proc will translate this into a tcl proc
1436 called "flash_banks".
1437
1438
1439 @node Upgrading
1440 @chapter Deprecated/Removed Commands
1441 @cindex Deprecated/Removed Commands
1442 Certain OpenOCD commands have been deprecated/removed during the various revisions.
1443
1444 @itemize @bullet
1445 @item @b{load_binary}
1446 @cindex load_binary
1447 use @option{load_image} command with same args
1448 @item @b{target}
1449 @cindex target
1450 @option{target} no longer take the reset_init, reset_run, run_and_halt, run_and_init. The @option{reset} command
1451 always does a @option{reset run} when passed no arguments.
1452 @item @b{dump_binary}
1453 @cindex dump_binary
1454 use @option{dump_image} command with same args
1455 @item @b{flash erase}
1456 @cindex flash erase
1457 use @option{flash erase_sector} command with same args
1458 @item @b{flash write}
1459 @cindex flash write
1460 use @option{flash write_bank} command with same args
1461 @item @b{flash write_binary}
1462 @cindex flash write_binary
1463 use @option{flash write_bank} command with same args
1464 @item @b{arm7_9 fast_writes}
1465 @cindex arm7_9 fast_writes
1466 use @option{arm7_9 fast_memory_access} command with same args
1467 @item @b{flash auto_erase}
1468 @cindex flash auto_erase
1469 use @option{flash write_image} command passing @option{erase} as the first parameter.
1470 @item @b{daemon_startup}
1471 @cindex daemon_startup
1472 this config option has been removed, simply adding @option{init} and @option{reset halt} to
1473 the end of your config script will give the same behaviour as using @option{daemon_startup reset}
1474 and @option{target cortex_m3 little reset_halt 0}.
1475 @item @b{arm7_9 sw_bkpts}
1476 @cindex arm7_9 sw_bkpts
1477 On by default. See also @option{gdb_breakpoint_override}.
1478 @item @b{arm7_9 force_hw_bkpts}
1479 @cindex arm7_9 force_hw_bkpts
1480 Use @option{gdb_breakpoint_override} instead. Note that GDB will use hardware breakpoints
1481 for flash if the gdb memory map has been set up(default when flash is declared in
1482 target configuration).
1483 @item @b{run_and_halt_time}
1484 @cindex run_and_halt_time
1485 This command has been removed for simpler reset behaviour, it can be simulated with the
1486 following commands:
1487 @smallexample
1488 reset run
1489 sleep 100
1490 halt
1491 @end smallexample
1492 @end itemize
1493
1494 @node FAQ
1495 @chapter FAQ
1496 @cindex faq
1497 @enumerate
1498 @item OpenOCD complains about a missing cygwin1.dll.
1499
1500 Make sure you have Cygwin installed, or at least a version of OpenOCD that
1501 claims to come with all the necessary dlls. When using Cygwin, try launching
1502 OpenOCD from the Cygwin shell.
1503
1504 @item I'm trying to set a breakpoint using GDB (or a frontend like Insight or
1505 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
1506 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
1507
1508 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
1509 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720t or ARM920t,
1510 software breakpoints consume one of the two available hardware breakpoints.
1511
1512 @item When erasing or writing LPC2000 on-chip flash, the operation fails sometimes
1513 and works sometimes fine.
1514
1515 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
1516 clock at the time you're programming the flash. If you've specified the crystal's
1517 frequency, make sure the PLL is disabled, if you've specified the full core speed
1518 (e.g. 60MHz), make sure the PLL is enabled.
1519
1520 @item When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
1521 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
1522 out while waiting for end of scan, rtck was disabled".
1523
1524 Make sure your PC's parallel port operates in EPP mode. You might have to try several
1525 settings in your PC BIOS (ECP, EPP, and different versions of those).
1526
1527 @item When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
1528 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
1529 memory read caused data abort".
1530
1531 The errors are non-fatal, and are the result of GDB trying to trace stack frames
1532 beyond the last valid frame. It might be possible to prevent this by setting up
1533 a proper "initial" stack frame, if you happen to know what exactly has to
1534 be done, feel free to add this here.
1535
1536 @item I get the following message in the OpenOCD console (or log file):
1537 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
1538
1539 This warning doesn't indicate any serious problem, as long as you don't want to
1540 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
1541 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
1542 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
1543 independently. With this setup, it's not possible to halt the core right out of
1544 reset, everything else should work fine.
1545
1546 @item When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
1547 Toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
1548 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
1549 quit with an error message. Is there a stability issue with OpenOCD?
1550
1551 No, this is not a stability issue concerning OpenOCD. Most users have solved
1552 this issue by simply using a self-powered USB hub, which they connect their
1553 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
1554 supply stable enough for the Amontec JTAGkey to be operated.
1555
1556 @item When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
1557 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
1558 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
1559 What does that mean and what might be the reason for this?
1560
1561 First of all, the reason might be the USB power supply. Try using a self-powered
1562 hub instead of a direct connection to your computer. Secondly, the error code 4
1563 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
1564 chip ran into some sort of error - this points us to a USB problem.
1565
1566 @item When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
1567 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
1568 What does that mean and what might be the reason for this?
1569
1570 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
1571 has closed the connection to OpenOCD. This might be a GDB issue.
1572
1573 @item In the configuration file in the section where flash device configurations
1574 are described, there is a parameter for specifying the clock frequency for
1575 LPC2000 internal flash devices (e.g.
1576 @option{flash bank lpc2000 0x0 0x40000 0 0 0 lpc2000_v1 14746 calc_checksum}),
1577 which must be specified in kilohertz. However, I do have a quartz crystal of a
1578 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz, i.e. 14,745.600 kHz).
1579 Is it possible to specify real numbers for the clock frequency?
1580
1581 No. The clock frequency specified here must be given as an integral number.
1582 However, this clock frequency is used by the In-Application-Programming (IAP)
1583 routines of the LPC2000 family only, which seems to be very tolerant concerning
1584 the given clock frequency, so a slight difference between the specified clock
1585 frequency and the actual clock frequency will not cause any trouble.
1586
1587 @item Do I have to keep a specific order for the commands in the configuration file?
1588
1589 Well, yes and no. Commands can be given in arbitrary order, yet the devices
1590 listed for the JTAG scan chain must be given in the right order (jtag_device),
1591 with the device closest to the TDO-Pin being listed first. In general,
1592 whenever objects of the same type exist which require an index number, then
1593 these objects must be given in the right order (jtag_devices, targets and flash
1594 banks - a target references a jtag_device and a flash bank references a target).
1595
1596 @item Sometimes my debugging session terminates with an error. When I look into the
1597 log file, I can see these error messages: Error: arm7_9_common.c:561
1598 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
1599
1600 TODO.
1601
1602 @end enumerate
1603
1604 @include fdl.texi
1605
1606 @node Index
1607 @unnumbered Index
1608
1609 @printindex cp
1610
1611 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)