Added support for STM32L4X option bytes writing.
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008-2010 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @item Copyright @copyright{} 2009-2010 David Brownell
27 @end itemize
28
29 @quotation
30 Permission is granted to copy, distribute and/or modify this document
31 under the terms of the GNU Free Documentation License, Version 1.2 or
32 any later version published by the Free Software Foundation; with no
33 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
34 Texts. A copy of the license is included in the section entitled ``GNU
35 Free Documentation License''.
36 @end quotation
37 @end copying
38
39 @titlepage
40 @titlefont{@emph{Open On-Chip Debugger:}}
41 @sp 1
42 @title OpenOCD User's Guide
43 @subtitle for release @value{VERSION}
44 @subtitle @value{UPDATED}
45
46 @page
47 @vskip 0pt plus 1filll
48 @insertcopying
49 @end titlepage
50
51 @summarycontents
52 @contents
53
54 @ifnottex
55 @node Top
56 @top OpenOCD User's Guide
57
58 @insertcopying
59 @end ifnottex
60
61 @menu
62 * About:: About OpenOCD
63 * Developers:: OpenOCD Developer Resources
64 * Debug Adapter Hardware:: Debug Adapter Hardware
65 * About Jim-Tcl:: About Jim-Tcl
66 * Running:: Running OpenOCD
67 * OpenOCD Project Setup:: OpenOCD Project Setup
68 * Config File Guidelines:: Config File Guidelines
69 * Server Configuration:: Server Configuration
70 * Debug Adapter Configuration:: Debug Adapter Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Declaration:: TAP Declaration
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * Flash Programming:: Flash Programming
76 * PLD/FPGA Commands:: PLD/FPGA Commands
77 * General Commands:: General Commands
78 * Architecture and Core Commands:: Architecture and Core Commands
79 * JTAG Commands:: JTAG Commands
80 * Boundary Scan Commands:: Boundary Scan Commands
81 * Utility Commands:: Utility Commands
82 * TFTP:: TFTP
83 * GDB and OpenOCD:: Using GDB and OpenOCD
84 * Tcl Scripting API:: Tcl Scripting API
85 * FAQ:: Frequently Asked Questions
86 * Tcl Crash Course:: Tcl Crash Course
87 * License:: GNU Free Documentation License
88
89 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
90 @comment case issue with ``Index.html'' and ``index.html''
91 @comment Occurs when creating ``--html --no-split'' output
92 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
93 * OpenOCD Concept Index:: Concept Index
94 * Command and Driver Index:: Command and Driver Index
95 @end menu
96
97 @node About
98 @unnumbered About
99 @cindex about
100
101 OpenOCD was created by Dominic Rath as part of a 2005 diploma thesis written
102 at the University of Applied Sciences Augsburg (@uref{http://www.hs-augsburg.de}).
103 Since that time, the project has grown into an active open-source project,
104 supported by a diverse community of software and hardware developers from
105 around the world.
106
107 @section What is OpenOCD?
108 @cindex TAP
109 @cindex JTAG
110
111 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
112 in-system programming and boundary-scan testing for embedded target
113 devices.
114
115 It does so with the assistance of a @dfn{debug adapter}, which is
116 a small hardware module which helps provide the right kind of
117 electrical signaling to the target being debugged. These are
118 required since the debug host (on which OpenOCD runs) won't
119 usually have native support for such signaling, or the connector
120 needed to hook up to the target.
121
122 Such debug adapters support one or more @dfn{transport} protocols,
123 each of which involves different electrical signaling (and uses
124 different messaging protocols on top of that signaling). There
125 are many types of debug adapter, and little uniformity in what
126 they are called. (There are also product naming differences.)
127
128 These adapters are sometimes packaged as discrete dongles, which
129 may generically be called @dfn{hardware interface dongles}.
130 Some development boards also integrate them directly, which may
131 let the development board connect directly to the debug
132 host over USB (and sometimes also to power it over USB).
133
134 For example, a @dfn{JTAG Adapter} supports JTAG
135 signaling, and is used to communicate
136 with JTAG (IEEE 1149.1) compliant TAPs on your target board.
137 A @dfn{TAP} is a ``Test Access Port'', a module which processes
138 special instructions and data. TAPs are daisy-chained within and
139 between chips and boards. JTAG supports debugging and boundary
140 scan operations.
141
142 There are also @dfn{SWD Adapters} that support Serial Wire Debug (SWD)
143 signaling to communicate with some newer ARM cores, as well as debug
144 adapters which support both JTAG and SWD transports. SWD supports only
145 debugging, whereas JTAG also supports boundary scan operations.
146
147 For some chips, there are also @dfn{Programming Adapters} supporting
148 special transports used only to write code to flash memory, without
149 support for on-chip debugging or boundary scan.
150 (At this writing, OpenOCD does not support such non-debug adapters.)
151
152
153 @b{Dongles:} OpenOCD currently supports many types of hardware dongles:
154 USB-based, parallel port-based, and other standalone boxes that run
155 OpenOCD internally. @xref{Debug Adapter Hardware}.
156
157 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
158 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x), Cortex-M3
159 (Stellaris LM3, ST STM32 and Energy Micro EFM32) and Intel Quark (x10xx)
160 based cores to be debugged via the GDB protocol.
161
162 @b{Flash Programming:} Flash writing is supported for external
163 CFI-compatible NOR flashes (Intel and AMD/Spansion command set) and several
164 internal flashes (LPC1700, LPC1800, LPC2000, LPC4300, AT91SAM7, AT91SAM3U,
165 STR7x, STR9x, LM3, STM32x and EFM32). Preliminary support for various NAND flash
166 controllers (LPC3180, Orion, S3C24xx, more) is included.
167
168 @section OpenOCD Web Site
169
170 The OpenOCD web site provides the latest public news from the community:
171
172 @uref{http://openocd.org/}
173
174 @section Latest User's Guide:
175
176 The user's guide you are now reading may not be the latest one
177 available. A version for more recent code may be available.
178 Its HTML form is published regularly at:
179
180 @uref{http://openocd.org/doc/html/index.html}
181
182 PDF form is likewise published at:
183
184 @uref{http://openocd.org/doc/pdf/openocd.pdf}
185
186 @section OpenOCD User's Forum
187
188 There is an OpenOCD forum (phpBB) hosted by SparkFun,
189 which might be helpful to you. Note that if you want
190 anything to come to the attention of developers, you
191 should post it to the OpenOCD Developer Mailing List
192 instead of this forum.
193
194 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
195
196 @section OpenOCD User's Mailing List
197
198 The OpenOCD User Mailing List provides the primary means of
199 communication between users:
200
201 @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-user}
202
203 @section OpenOCD IRC
204
205 Support can also be found on irc:
206 @uref{irc://irc.freenode.net/openocd}
207
208 @node Developers
209 @chapter OpenOCD Developer Resources
210 @cindex developers
211
212 If you are interested in improving the state of OpenOCD's debugging and
213 testing support, new contributions will be welcome. Motivated developers
214 can produce new target, flash or interface drivers, improve the
215 documentation, as well as more conventional bug fixes and enhancements.
216
217 The resources in this chapter are available for developers wishing to explore
218 or expand the OpenOCD source code.
219
220 @section OpenOCD Git Repository
221
222 During the 0.3.x release cycle, OpenOCD switched from Subversion to
223 a Git repository hosted at SourceForge. The repository URL is:
224
225 @uref{git://git.code.sf.net/p/openocd/code}
226
227 or via http
228
229 @uref{http://git.code.sf.net/p/openocd/code}
230
231 You may prefer to use a mirror and the HTTP protocol:
232
233 @uref{http://repo.or.cz/r/openocd.git}
234
235 With standard Git tools, use @command{git clone} to initialize
236 a local repository, and @command{git pull} to update it.
237 There are also gitweb pages letting you browse the repository
238 with a web browser, or download arbitrary snapshots without
239 needing a Git client:
240
241 @uref{http://repo.or.cz/w/openocd.git}
242
243 The @file{README} file contains the instructions for building the project
244 from the repository or a snapshot.
245
246 Developers that want to contribute patches to the OpenOCD system are
247 @b{strongly} encouraged to work against mainline.
248 Patches created against older versions may require additional
249 work from their submitter in order to be updated for newer releases.
250
251 @section Doxygen Developer Manual
252
253 During the 0.2.x release cycle, the OpenOCD project began
254 providing a Doxygen reference manual. This document contains more
255 technical information about the software internals, development
256 processes, and similar documentation:
257
258 @uref{http://openocd.org/doc/doxygen/html/index.html}
259
260 This document is a work-in-progress, but contributions would be welcome
261 to fill in the gaps. All of the source files are provided in-tree,
262 listed in the Doxyfile configuration at the top of the source tree.
263
264 @section Gerrit Review System
265
266 All changes in the OpenOCD Git repository go through the web-based Gerrit
267 Code Review System:
268
269 @uref{http://openocd.zylin.com/}
270
271 After a one-time registration and repository setup, anyone can push commits
272 from their local Git repository directly into Gerrit.
273 All users and developers are encouraged to review, test, discuss and vote
274 for changes in Gerrit. The feedback provides the basis for a maintainer to
275 eventually submit the change to the main Git repository.
276
277 The @file{HACKING} file, also available as the Patch Guide in the Doxygen
278 Developer Manual, contains basic information about how to connect a
279 repository to Gerrit, prepare and push patches. Patch authors are expected to
280 maintain their changes while they're in Gerrit, respond to feedback and if
281 necessary rework and push improved versions of the change.
282
283 @section OpenOCD Developer Mailing List
284
285 The OpenOCD Developer Mailing List provides the primary means of
286 communication between developers:
287
288 @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-devel}
289
290 @section OpenOCD Bug Tracker
291
292 The OpenOCD Bug Tracker is hosted on SourceForge:
293
294 @uref{http://bugs.openocd.org/}
295
296
297 @node Debug Adapter Hardware
298 @chapter Debug Adapter Hardware
299 @cindex dongles
300 @cindex FTDI
301 @cindex wiggler
302 @cindex zy1000
303 @cindex printer port
304 @cindex USB Adapter
305 @cindex RTCK
306
307 Defined: @b{dongle}: A small device that plugs into a computer and serves as
308 an adapter .... [snip]
309
310 In the OpenOCD case, this generally refers to @b{a small adapter} that
311 attaches to your computer via USB or the parallel port. One
312 exception is the Ultimate Solutions ZY1000, packaged as a small box you
313 attach via an ethernet cable. The ZY1000 has the advantage that it does not
314 require any drivers to be installed on the developer PC. It also has
315 a built in web interface. It supports RTCK/RCLK or adaptive clocking
316 and has a built-in relay to power cycle targets remotely.
317
318
319 @section Choosing a Dongle
320
321 There are several things you should keep in mind when choosing a dongle.
322
323 @enumerate
324 @item @b{Transport} Does it support the kind of communication that you need?
325 OpenOCD focusses mostly on JTAG. Your version may also support
326 other ways to communicate with target devices.
327 @item @b{Voltage} What voltage is your target - 1.8, 2.8, 3.3, or 5V?
328 Does your dongle support it? You might need a level converter.
329 @item @b{Pinout} What pinout does your target board use?
330 Does your dongle support it? You may be able to use jumper
331 wires, or an "octopus" connector, to convert pinouts.
332 @item @b{Connection} Does your computer have the USB, parallel, or
333 Ethernet port needed?
334 @item @b{RTCK} Do you expect to use it with ARM chips and boards with
335 RTCK support (also known as ``adaptive clocking'')?
336 @end enumerate
337
338 @section Stand-alone JTAG Probe
339
340 The ZY1000 from Ultimate Solutions is technically not a dongle but a
341 stand-alone JTAG probe that, unlike most dongles, doesn't require any drivers
342 running on the developer's host computer.
343 Once installed on a network using DHCP or a static IP assignment, users can
344 access the ZY1000 probe locally or remotely from any host with access to the
345 IP address assigned to the probe.
346 The ZY1000 provides an intuitive web interface with direct access to the
347 OpenOCD debugger.
348 Users may also run a GDBSERVER directly on the ZY1000 to take full advantage
349 of GCC & GDB to debug any distribution of embedded Linux or NetBSD running on
350 the target.
351 The ZY1000 supports RTCK & RCLK or adaptive clocking and has a built-in relay
352 to power cycle the target remotely.
353
354 For more information, visit:
355
356 @b{ZY1000} See: @url{http://www.ultsol.com/index.php/component/content/article/8/210-zylin-zy1000-main}
357
358 @section USB FT2232 Based
359
360 There are many USB JTAG dongles on the market, many of them based
361 on a chip from ``Future Technology Devices International'' (FTDI)
362 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
363 See: @url{http://www.ftdichip.com} for more information.
364 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
365 chips started to become available in JTAG adapters. Around 2012, a new
366 variant appeared - FT232H - this is a single-channel version of FT2232H.
367 (Adapters using those high speed FT2232H or FT232H chips may support adaptive
368 clocking.)
369
370 The FT2232 chips are flexible enough to support some other
371 transport options, such as SWD or the SPI variants used to
372 program some chips. They have two communications channels,
373 and one can be used for a UART adapter at the same time the
374 other one is used to provide a debug adapter.
375
376 Also, some development boards integrate an FT2232 chip to serve as
377 a built-in low-cost debug adapter and USB-to-serial solution.
378
379 @itemize @bullet
380 @item @b{usbjtag}
381 @* Link @url{http://elk.informatik.fh-augsburg.de/hhweb/doc/openocd/usbjtag/usbjtag.html}
382 @item @b{jtagkey}
383 @* See: @url{http://www.amontec.com/jtagkey.shtml}
384 @item @b{jtagkey2}
385 @* See: @url{http://www.amontec.com/jtagkey2.shtml}
386 @item @b{oocdlink}
387 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
388 @item @b{signalyzer}
389 @* See: @url{http://www.signalyzer.com}
390 @item @b{Stellaris Eval Boards}
391 @* See: @url{http://www.ti.com} - The Stellaris eval boards
392 bundle FT2232-based JTAG and SWD support, which can be used to debug
393 the Stellaris chips. Using separate JTAG adapters is optional.
394 These boards can also be used in a "pass through" mode as JTAG adapters
395 to other target boards, disabling the Stellaris chip.
396 @item @b{TI/Luminary ICDI}
397 @* See: @url{http://www.ti.com} - TI/Luminary In-Circuit Debug
398 Interface (ICDI) Boards are included in Stellaris LM3S9B9x
399 Evaluation Kits. Like the non-detachable FT2232 support on the other
400 Stellaris eval boards, they can be used to debug other target boards.
401 @item @b{olimex-jtag}
402 @* See: @url{http://www.olimex.com}
403 @item @b{Flyswatter/Flyswatter2}
404 @* See: @url{http://www.tincantools.com}
405 @item @b{turtelizer2}
406 @* See:
407 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
408 @url{http://www.ethernut.de}
409 @item @b{comstick}
410 @* Link: @url{http://www.hitex.com/index.php?id=383}
411 @item @b{stm32stick}
412 @* Link @url{http://www.hitex.com/stm32-stick}
413 @item @b{axm0432_jtag}
414 @* Axiom AXM-0432 Link @url{http://www.axman.com} - NOTE: This JTAG does not appear
415 to be available anymore as of April 2012.
416 @item @b{cortino}
417 @* Link @url{http://www.hitex.com/index.php?id=cortino}
418 @item @b{dlp-usb1232h}
419 @* Link @url{http://www.dlpdesign.com/usb/usb1232h.shtml}
420 @item @b{digilent-hs1}
421 @* Link @url{http://www.digilentinc.com/Products/Detail.cfm?Prod=JTAG-HS1}
422 @item @b{opendous}
423 @* Link @url{http://code.google.com/p/opendous/wiki/JTAG} FT2232H-based
424 (OpenHardware).
425 @item @b{JTAG-lock-pick Tiny 2}
426 @* Link @url{http://www.distortec.com/jtag-lock-pick-tiny-2} FT232H-based
427
428 @item @b{GW16042}
429 @* Link: @url{http://shop.gateworks.com/index.php?route=product/product&path=70_80&product_id=64}
430 FT2232H-based
431
432 @end itemize
433 @section USB-JTAG / Altera USB-Blaster compatibles
434
435 These devices also show up as FTDI devices, but are not
436 protocol-compatible with the FT2232 devices. They are, however,
437 protocol-compatible among themselves. USB-JTAG devices typically consist
438 of a FT245 followed by a CPLD that understands a particular protocol,
439 or emulates this protocol using some other hardware.
440
441 They may appear under different USB VID/PID depending on the particular
442 product. The driver can be configured to search for any VID/PID pair
443 (see the section on driver commands).
444
445 @itemize
446 @item @b{USB-JTAG} Kolja Waschk's USB Blaster-compatible adapter
447 @* Link: @url{http://ixo-jtag.sourceforge.net/}
448 @item @b{Altera USB-Blaster}
449 @* Link: @url{http://www.altera.com/literature/ug/ug_usb_blstr.pdf}
450 @end itemize
451
452 @section USB J-Link based
453 There are several OEM versions of the SEGGER @b{J-Link} adapter. It is
454 an example of a microcontroller based JTAG adapter, it uses an
455 AT91SAM764 internally.
456
457 @itemize @bullet
458 @item @b{SEGGER J-Link}
459 @* Link: @url{http://www.segger.com/jlink.html}
460 @item @b{Atmel SAM-ICE} (Only works with Atmel chips!)
461 @* Link: @url{http://www.atmel.com/tools/atmelsam-ice.aspx}
462 @item @b{IAR J-Link}
463 @end itemize
464
465 @section USB RLINK based
466 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer,
467 permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for
468 SWD and not JTAG, thus not supported.
469
470 @itemize @bullet
471 @item @b{Raisonance RLink}
472 @* Link: @url{http://www.mcu-raisonance.com/~rlink-debugger-programmer__@/microcontrollers__tool~tool__T018:4cn9ziz4bnx6.html}
473 @item @b{STM32 Primer}
474 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
475 @item @b{STM32 Primer2}
476 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
477 @end itemize
478
479 @section USB ST-LINK based
480 ST Micro has an adapter called @b{ST-LINK}.
481 They only work with ST Micro chips, notably STM32 and STM8.
482
483 @itemize @bullet
484 @item @b{ST-LINK}
485 @* This is available standalone and as part of some kits, eg. STM32VLDISCOVERY.
486 @* Link: @url{http://www.st.com/internet/evalboard/product/219866.jsp}
487 @item @b{ST-LINK/V2}
488 @* This is available standalone and as part of some kits, eg. STM32F4DISCOVERY.
489 @* Link: @url{http://www.st.com/internet/evalboard/product/251168.jsp}
490 @end itemize
491
492 For info the original ST-LINK enumerates using the mass storage usb class; however,
493 its implementation is completely broken. The result is this causes issues under Linux.
494 The simplest solution is to get Linux to ignore the ST-LINK using one of the following methods:
495 @itemize @bullet
496 @item modprobe -r usb-storage && modprobe usb-storage quirks=483:3744:i
497 @item add "options usb-storage quirks=483:3744:i" to /etc/modprobe.conf
498 @end itemize
499
500 @section USB TI/Stellaris ICDI based
501 Texas Instruments has an adapter called @b{ICDI}.
502 It is not to be confused with the FTDI based adapters that were originally fitted to their
503 evaluation boards. This is the adapter fitted to the Stellaris LaunchPad.
504
505 @section USB CMSIS-DAP based
506 ARM has released a interface standard called CMSIS-DAP that simplifies connecting
507 debuggers to ARM Cortex based targets @url{http://www.keil.com/support/man/docs/dapdebug/dapdebug_introduction.htm}.
508
509 @section USB Other
510 @itemize @bullet
511 @item @b{USBprog}
512 @* Link: @url{http://shop.embedded-projects.net/} - which uses an Atmel MEGA32 and a UBN9604
513
514 @item @b{USB - Presto}
515 @* Link: @url{http://tools.asix.net/prg_presto.htm}
516
517 @item @b{Versaloon-Link}
518 @* Link: @url{http://www.versaloon.com}
519
520 @item @b{ARM-JTAG-EW}
521 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
522
523 @item @b{Buspirate}
524 @* Link: @url{http://dangerousprototypes.com/bus-pirate-manual/}
525
526 @item @b{opendous}
527 @* Link: @url{http://code.google.com/p/opendous-jtag/} - which uses an AT90USB162
528
529 @item @b{estick}
530 @* Link: @url{http://code.google.com/p/estick-jtag/}
531
532 @item @b{Keil ULINK v1}
533 @* Link: @url{http://www.keil.com/ulink1/}
534
535 @item @b{TI XDS110 Debug Probe}
536 @* The XDS110 is included as the embedded debug probe on many Texas Instruments
537 LaunchPad evaluation boards.
538 @* Link: @url{http://processors.wiki.ti.com/index.php/XDS110}
539 @* Link: @url{http://processors.wiki.ti.com/index.php/XDS_Emulation_Software_Package#XDS110_Support_Utilities}
540 @end itemize
541
542 @section IBM PC Parallel Printer Port Based
543
544 The two well-known ``JTAG Parallel Ports'' cables are the Xilinx DLC5
545 and the Macraigor Wiggler. There are many clones and variations of
546 these on the market.
547
548 Note that parallel ports are becoming much less common, so if you
549 have the choice you should probably avoid these adapters in favor
550 of USB-based ones.
551
552 @itemize @bullet
553
554 @item @b{Wiggler} - There are many clones of this.
555 @* Link: @url{http://www.macraigor.com/wiggler.htm}
556
557 @item @b{DLC5} - From XILINX - There are many clones of this
558 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
559 produced, PDF schematics are easily found and it is easy to make.
560
561 @item @b{Amontec - JTAG Accelerator}
562 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
563
564 @item @b{Wiggler2}
565 @* Link: @url{http://www.ccac.rwth-aachen.de/~michaels/index.php/hardware/armjtag}
566
567 @item @b{Wiggler_ntrst_inverted}
568 @* Yet another variation - See the source code, src/jtag/parport.c
569
570 @item @b{old_amt_wiggler}
571 @* Unknown - probably not on the market today
572
573 @item @b{arm-jtag}
574 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
575
576 @item @b{chameleon}
577 @* Link: @url{http://www.amontec.com/chameleon.shtml}
578
579 @item @b{Triton}
580 @* Unknown.
581
582 @item @b{Lattice}
583 @* ispDownload from Lattice Semiconductor
584 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
585
586 @item @b{flashlink}
587 @* From STMicroelectronics;
588 @* Link: @url{http://www.st.com/internet/com/TECHNICAL_RESOURCES/TECHNICAL_LITERATURE/DATA_BRIEF/DM00039500.pdf}
589
590 @end itemize
591
592 @section Other...
593 @itemize @bullet
594
595 @item @b{ep93xx}
596 @* An EP93xx based Linux machine using the GPIO pins directly.
597
598 @item @b{at91rm9200}
599 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
600
601 @item @b{bcm2835gpio}
602 @* A BCM2835-based board (e.g. Raspberry Pi) using the GPIO pins of the expansion header.
603
604 @item @b{imx_gpio}
605 @* A NXP i.MX-based board (e.g. Wandboard) using the GPIO pins (should work on any i.MX processor).
606
607 @item @b{jtag_vpi}
608 @* A JTAG driver acting as a client for the JTAG VPI server interface.
609 @* Link: @url{http://github.com/fjullien/jtag_vpi}
610
611 @end itemize
612
613 @node About Jim-Tcl
614 @chapter About Jim-Tcl
615 @cindex Jim-Tcl
616 @cindex tcl
617
618 OpenOCD uses a small ``Tcl Interpreter'' known as Jim-Tcl.
619 This programming language provides a simple and extensible
620 command interpreter.
621
622 All commands presented in this Guide are extensions to Jim-Tcl.
623 You can use them as simple commands, without needing to learn
624 much of anything about Tcl.
625 Alternatively, you can write Tcl programs with them.
626
627 You can learn more about Jim at its website, @url{http://jim.tcl.tk}.
628 There is an active and responsive community, get on the mailing list
629 if you have any questions. Jim-Tcl maintainers also lurk on the
630 OpenOCD mailing list.
631
632 @itemize @bullet
633 @item @b{Jim vs. Tcl}
634 @* Jim-Tcl is a stripped down version of the well known Tcl language,
635 which can be found here: @url{http://www.tcl.tk}. Jim-Tcl has far
636 fewer features. Jim-Tcl is several dozens of .C files and .H files and
637 implements the basic Tcl command set. In contrast: Tcl 8.6 is a
638 4.2 MB .zip file containing 1540 files.
639
640 @item @b{Missing Features}
641 @* Our practice has been: Add/clone the real Tcl feature if/when
642 needed. We welcome Jim-Tcl improvements, not bloat. Also there
643 are a large number of optional Jim-Tcl features that are not
644 enabled in OpenOCD.
645
646 @item @b{Scripts}
647 @* OpenOCD configuration scripts are Jim-Tcl Scripts. OpenOCD's
648 command interpreter today is a mixture of (newer)
649 Jim-Tcl commands, and the (older) original command interpreter.
650
651 @item @b{Commands}
652 @* At the OpenOCD telnet command line (or via the GDB monitor command) one
653 can type a Tcl for() loop, set variables, etc.
654 Some of the commands documented in this guide are implemented
655 as Tcl scripts, from a @file{startup.tcl} file internal to the server.
656
657 @item @b{Historical Note}
658 @* Jim-Tcl was introduced to OpenOCD in spring 2008. Fall 2010,
659 before OpenOCD 0.5 release, OpenOCD switched to using Jim-Tcl
660 as a Git submodule, which greatly simplified upgrading Jim-Tcl
661 to benefit from new features and bugfixes in Jim-Tcl.
662
663 @item @b{Need a crash course in Tcl?}
664 @*@xref{Tcl Crash Course}.
665 @end itemize
666
667 @node Running
668 @chapter Running
669 @cindex command line options
670 @cindex logfile
671 @cindex directory search
672
673 Properly installing OpenOCD sets up your operating system to grant it access
674 to the debug adapters. On Linux, this usually involves installing a file
675 in @file{/etc/udev/rules.d,} so OpenOCD has permissions. An example rules file
676 that works for many common adapters is shipped with OpenOCD in the
677 @file{contrib} directory. MS-Windows needs
678 complex and confusing driver configuration for every peripheral. Such issues
679 are unique to each operating system, and are not detailed in this User's Guide.
680
681 Then later you will invoke the OpenOCD server, with various options to
682 tell it how each debug session should work.
683 The @option{--help} option shows:
684 @verbatim
685 bash$ openocd --help
686
687 --help | -h display this help
688 --version | -v display OpenOCD version
689 --file | -f use configuration file <name>
690 --search | -s dir to search for config files and scripts
691 --debug | -d set debug level to 3
692 | -d<n> set debug level to <level>
693 --log_output | -l redirect log output to file <name>
694 --command | -c run <command>
695 @end verbatim
696
697 If you don't give any @option{-f} or @option{-c} options,
698 OpenOCD tries to read the configuration file @file{openocd.cfg}.
699 To specify one or more different
700 configuration files, use @option{-f} options. For example:
701
702 @example
703 openocd -f config1.cfg -f config2.cfg -f config3.cfg
704 @end example
705
706 Configuration files and scripts are searched for in
707 @enumerate
708 @item the current directory,
709 @item any search dir specified on the command line using the @option{-s} option,
710 @item any search dir specified using the @command{add_script_search_dir} command,
711 @item @file{$HOME/.openocd} (not on Windows),
712 @item a directory in the @env{OPENOCD_SCRIPTS} environment variable (if set),
713 @item the site wide script library @file{$pkgdatadir/site} and
714 @item the OpenOCD-supplied script library @file{$pkgdatadir/scripts}.
715 @end enumerate
716 The first found file with a matching file name will be used.
717
718 @quotation Note
719 Don't try to use configuration script names or paths which
720 include the "#" character. That character begins Tcl comments.
721 @end quotation
722
723 @section Simple setup, no customization
724
725 In the best case, you can use two scripts from one of the script
726 libraries, hook up your JTAG adapter, and start the server ... and
727 your JTAG setup will just work "out of the box". Always try to
728 start by reusing those scripts, but assume you'll need more
729 customization even if this works. @xref{OpenOCD Project Setup}.
730
731 If you find a script for your JTAG adapter, and for your board or
732 target, you may be able to hook up your JTAG adapter then start
733 the server with some variation of one of the following:
734
735 @example
736 openocd -f interface/ADAPTER.cfg -f board/MYBOARD.cfg
737 openocd -f interface/ftdi/ADAPTER.cfg -f board/MYBOARD.cfg
738 @end example
739
740 You might also need to configure which reset signals are present,
741 using @option{-c 'reset_config trst_and_srst'} or something similar.
742 If all goes well you'll see output something like
743
744 @example
745 Open On-Chip Debugger 0.4.0 (2010-01-14-15:06)
746 For bug reports, read
747 http://openocd.org/doc/doxygen/bugs.html
748 Info : JTAG tap: lm3s.cpu tap/device found: 0x3ba00477
749 (mfg: 0x23b, part: 0xba00, ver: 0x3)
750 @end example
751
752 Seeing that "tap/device found" message, and no warnings, means
753 the JTAG communication is working. That's a key milestone, but
754 you'll probably need more project-specific setup.
755
756 @section What OpenOCD does as it starts
757
758 OpenOCD starts by processing the configuration commands provided
759 on the command line or, if there were no @option{-c command} or
760 @option{-f file.cfg} options given, in @file{openocd.cfg}.
761 @xref{configurationstage,,Configuration Stage}.
762 At the end of the configuration stage it verifies the JTAG scan
763 chain defined using those commands; your configuration should
764 ensure that this always succeeds.
765 Normally, OpenOCD then starts running as a server.
766 Alternatively, commands may be used to terminate the configuration
767 stage early, perform work (such as updating some flash memory),
768 and then shut down without acting as a server.
769
770 Once OpenOCD starts running as a server, it waits for connections from
771 clients (Telnet, GDB, RPC) and processes the commands issued through
772 those channels.
773
774 If you are having problems, you can enable internal debug messages via
775 the @option{-d} option.
776
777 Also it is possible to interleave Jim-Tcl commands w/config scripts using the
778 @option{-c} command line switch.
779
780 To enable debug output (when reporting problems or working on OpenOCD
781 itself), use the @option{-d} command line switch. This sets the
782 @option{debug_level} to "3", outputting the most information,
783 including debug messages. The default setting is "2", outputting only
784 informational messages, warnings and errors. You can also change this
785 setting from within a telnet or gdb session using @command{debug_level<n>}
786 (@pxref{debuglevel,,debug_level}).
787
788 You can redirect all output from the server to a file using the
789 @option{-l <logfile>} switch.
790
791 Note! OpenOCD will launch the GDB & telnet server even if it can not
792 establish a connection with the target. In general, it is possible for
793 the JTAG controller to be unresponsive until the target is set up
794 correctly via e.g. GDB monitor commands in a GDB init script.
795
796 @node OpenOCD Project Setup
797 @chapter OpenOCD Project Setup
798
799 To use OpenOCD with your development projects, you need to do more than
800 just connect the JTAG adapter hardware (dongle) to your development board
801 and start the OpenOCD server.
802 You also need to configure your OpenOCD server so that it knows
803 about your adapter and board, and helps your work.
804 You may also want to connect OpenOCD to GDB, possibly
805 using Eclipse or some other GUI.
806
807 @section Hooking up the JTAG Adapter
808
809 Today's most common case is a dongle with a JTAG cable on one side
810 (such as a ribbon cable with a 10-pin or 20-pin IDC connector)
811 and a USB cable on the other.
812 Instead of USB, some cables use Ethernet;
813 older ones may use a PC parallel port, or even a serial port.
814
815 @enumerate
816 @item @emph{Start with power to your target board turned off},
817 and nothing connected to your JTAG adapter.
818 If you're particularly paranoid, unplug power to the board.
819 It's important to have the ground signal properly set up,
820 unless you are using a JTAG adapter which provides
821 galvanic isolation between the target board and the
822 debugging host.
823
824 @item @emph{Be sure it's the right kind of JTAG connector.}
825 If your dongle has a 20-pin ARM connector, you need some kind
826 of adapter (or octopus, see below) to hook it up to
827 boards using 14-pin or 10-pin connectors ... or to 20-pin
828 connectors which don't use ARM's pinout.
829
830 In the same vein, make sure the voltage levels are compatible.
831 Not all JTAG adapters have the level shifters needed to work
832 with 1.2 Volt boards.
833
834 @item @emph{Be certain the cable is properly oriented} or you might
835 damage your board. In most cases there are only two possible
836 ways to connect the cable.
837 Connect the JTAG cable from your adapter to the board.
838 Be sure it's firmly connected.
839
840 In the best case, the connector is keyed to physically
841 prevent you from inserting it wrong.
842 This is most often done using a slot on the board's male connector
843 housing, which must match a key on the JTAG cable's female connector.
844 If there's no housing, then you must look carefully and
845 make sure pin 1 on the cable hooks up to pin 1 on the board.
846 Ribbon cables are frequently all grey except for a wire on one
847 edge, which is red. The red wire is pin 1.
848
849 Sometimes dongles provide cables where one end is an ``octopus'' of
850 color coded single-wire connectors, instead of a connector block.
851 These are great when converting from one JTAG pinout to another,
852 but are tedious to set up.
853 Use these with connector pinout diagrams to help you match up the
854 adapter signals to the right board pins.
855
856 @item @emph{Connect the adapter's other end} once the JTAG cable is connected.
857 A USB, parallel, or serial port connector will go to the host which
858 you are using to run OpenOCD.
859 For Ethernet, consult the documentation and your network administrator.
860
861 For USB-based JTAG adapters you have an easy sanity check at this point:
862 does the host operating system see the JTAG adapter? If you're running
863 Linux, try the @command{lsusb} command. If that host is an
864 MS-Windows host, you'll need to install a driver before OpenOCD works.
865
866 @item @emph{Connect the adapter's power supply, if needed.}
867 This step is primarily for non-USB adapters,
868 but sometimes USB adapters need extra power.
869
870 @item @emph{Power up the target board.}
871 Unless you just let the magic smoke escape,
872 you're now ready to set up the OpenOCD server
873 so you can use JTAG to work with that board.
874
875 @end enumerate
876
877 Talk with the OpenOCD server using
878 telnet (@code{telnet localhost 4444} on many systems) or GDB.
879 @xref{GDB and OpenOCD}.
880
881 @section Project Directory
882
883 There are many ways you can configure OpenOCD and start it up.
884
885 A simple way to organize them all involves keeping a
886 single directory for your work with a given board.
887 When you start OpenOCD from that directory,
888 it searches there first for configuration files, scripts,
889 files accessed through semihosting,
890 and for code you upload to the target board.
891 It is also the natural place to write files,
892 such as log files and data you download from the board.
893
894 @section Configuration Basics
895
896 There are two basic ways of configuring OpenOCD, and
897 a variety of ways you can mix them.
898 Think of the difference as just being how you start the server:
899
900 @itemize
901 @item Many @option{-f file} or @option{-c command} options on the command line
902 @item No options, but a @dfn{user config file}
903 in the current directory named @file{openocd.cfg}
904 @end itemize
905
906 Here is an example @file{openocd.cfg} file for a setup
907 using a Signalyzer FT2232-based JTAG adapter to talk to
908 a board with an Atmel AT91SAM7X256 microcontroller:
909
910 @example
911 source [find interface/ftdi/signalyzer.cfg]
912
913 # GDB can also flash my flash!
914 gdb_memory_map enable
915 gdb_flash_program enable
916
917 source [find target/sam7x256.cfg]
918 @end example
919
920 Here is the command line equivalent of that configuration:
921
922 @example
923 openocd -f interface/ftdi/signalyzer.cfg \
924 -c "gdb_memory_map enable" \
925 -c "gdb_flash_program enable" \
926 -f target/sam7x256.cfg
927 @end example
928
929 You could wrap such long command lines in shell scripts,
930 each supporting a different development task.
931 One might re-flash the board with a specific firmware version.
932 Another might set up a particular debugging or run-time environment.
933
934 @quotation Important
935 At this writing (October 2009) the command line method has
936 problems with how it treats variables.
937 For example, after @option{-c "set VAR value"}, or doing the
938 same in a script, the variable @var{VAR} will have no value
939 that can be tested in a later script.
940 @end quotation
941
942 Here we will focus on the simpler solution: one user config
943 file, including basic configuration plus any TCL procedures
944 to simplify your work.
945
946 @section User Config Files
947 @cindex config file, user
948 @cindex user config file
949 @cindex config file, overview
950
951 A user configuration file ties together all the parts of a project
952 in one place.
953 One of the following will match your situation best:
954
955 @itemize
956 @item Ideally almost everything comes from configuration files
957 provided by someone else.
958 For example, OpenOCD distributes a @file{scripts} directory
959 (probably in @file{/usr/share/openocd/scripts} on Linux).
960 Board and tool vendors can provide these too, as can individual
961 user sites; the @option{-s} command line option lets you say
962 where to find these files. (@xref{Running}.)
963 The AT91SAM7X256 example above works this way.
964
965 Three main types of non-user configuration file each have their
966 own subdirectory in the @file{scripts} directory:
967
968 @enumerate
969 @item @b{interface} -- one for each different debug adapter;
970 @item @b{board} -- one for each different board
971 @item @b{target} -- the chips which integrate CPUs and other JTAG TAPs
972 @end enumerate
973
974 Best case: include just two files, and they handle everything else.
975 The first is an interface config file.
976 The second is board-specific, and it sets up the JTAG TAPs and
977 their GDB targets (by deferring to some @file{target.cfg} file),
978 declares all flash memory, and leaves you nothing to do except
979 meet your deadline:
980
981 @example
982 source [find interface/olimex-jtag-tiny.cfg]
983 source [find board/csb337.cfg]
984 @end example
985
986 Boards with a single microcontroller often won't need more
987 than the target config file, as in the AT91SAM7X256 example.
988 That's because there is no external memory (flash, DDR RAM), and
989 the board differences are encapsulated by application code.
990
991 @item Maybe you don't know yet what your board looks like to JTAG.
992 Once you know the @file{interface.cfg} file to use, you may
993 need help from OpenOCD to discover what's on the board.
994 Once you find the JTAG TAPs, you can just search for appropriate
995 target and board
996 configuration files ... or write your own, from the bottom up.
997 @xref{autoprobing,,Autoprobing}.
998
999 @item You can often reuse some standard config files but
1000 need to write a few new ones, probably a @file{board.cfg} file.
1001 You will be using commands described later in this User's Guide,
1002 and working with the guidelines in the next chapter.
1003
1004 For example, there may be configuration files for your JTAG adapter
1005 and target chip, but you need a new board-specific config file
1006 giving access to your particular flash chips.
1007 Or you might need to write another target chip configuration file
1008 for a new chip built around the Cortex-M3 core.
1009
1010 @quotation Note
1011 When you write new configuration files, please submit
1012 them for inclusion in the next OpenOCD release.
1013 For example, a @file{board/newboard.cfg} file will help the
1014 next users of that board, and a @file{target/newcpu.cfg}
1015 will help support users of any board using that chip.
1016 @end quotation
1017
1018 @item
1019 You may may need to write some C code.
1020 It may be as simple as supporting a new FT2232 or parport
1021 based adapter; a bit more involved, like a NAND or NOR flash
1022 controller driver; or a big piece of work like supporting
1023 a new chip architecture.
1024 @end itemize
1025
1026 Reuse the existing config files when you can.
1027 Look first in the @file{scripts/boards} area, then @file{scripts/targets}.
1028 You may find a board configuration that's a good example to follow.
1029
1030 When you write config files, separate the reusable parts
1031 (things every user of that interface, chip, or board needs)
1032 from ones specific to your environment and debugging approach.
1033 @itemize
1034
1035 @item
1036 For example, a @code{gdb-attach} event handler that invokes
1037 the @command{reset init} command will interfere with debugging
1038 early boot code, which performs some of the same actions
1039 that the @code{reset-init} event handler does.
1040
1041 @item
1042 Likewise, the @command{arm9 vector_catch} command (or
1043 @cindex vector_catch
1044 its siblings @command{xscale vector_catch}
1045 and @command{cortex_m vector_catch}) can be a time-saver
1046 during some debug sessions, but don't make everyone use that either.
1047 Keep those kinds of debugging aids in your user config file,
1048 along with messaging and tracing setup.
1049 (@xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.)
1050
1051 @item
1052 You might need to override some defaults.
1053 For example, you might need to move, shrink, or back up the target's
1054 work area if your application needs much SRAM.
1055
1056 @item
1057 TCP/IP port configuration is another example of something which
1058 is environment-specific, and should only appear in
1059 a user config file. @xref{tcpipports,,TCP/IP Ports}.
1060 @end itemize
1061
1062 @section Project-Specific Utilities
1063
1064 A few project-specific utility
1065 routines may well speed up your work.
1066 Write them, and keep them in your project's user config file.
1067
1068 For example, if you are making a boot loader work on a
1069 board, it's nice to be able to debug the ``after it's
1070 loaded to RAM'' parts separately from the finicky early
1071 code which sets up the DDR RAM controller and clocks.
1072 A script like this one, or a more GDB-aware sibling,
1073 may help:
1074
1075 @example
1076 proc ramboot @{ @} @{
1077 # Reset, running the target's "reset-init" scripts
1078 # to initialize clocks and the DDR RAM controller.
1079 # Leave the CPU halted.
1080 reset init
1081
1082 # Load CONFIG_SKIP_LOWLEVEL_INIT version into DDR RAM.
1083 load_image u-boot.bin 0x20000000
1084
1085 # Start running.
1086 resume 0x20000000
1087 @}
1088 @end example
1089
1090 Then once that code is working you will need to make it
1091 boot from NOR flash; a different utility would help.
1092 Alternatively, some developers write to flash using GDB.
1093 (You might use a similar script if you're working with a flash
1094 based microcontroller application instead of a boot loader.)
1095
1096 @example
1097 proc newboot @{ @} @{
1098 # Reset, leaving the CPU halted. The "reset-init" event
1099 # proc gives faster access to the CPU and to NOR flash;
1100 # "reset halt" would be slower.
1101 reset init
1102
1103 # Write standard version of U-Boot into the first two
1104 # sectors of NOR flash ... the standard version should
1105 # do the same lowlevel init as "reset-init".
1106 flash protect 0 0 1 off
1107 flash erase_sector 0 0 1
1108 flash write_bank 0 u-boot.bin 0x0
1109 flash protect 0 0 1 on
1110
1111 # Reboot from scratch using that new boot loader.
1112 reset run
1113 @}
1114 @end example
1115
1116 You may need more complicated utility procedures when booting
1117 from NAND.
1118 That often involves an extra bootloader stage,
1119 running from on-chip SRAM to perform DDR RAM setup so it can load
1120 the main bootloader code (which won't fit into that SRAM).
1121
1122 Other helper scripts might be used to write production system images,
1123 involving considerably more than just a three stage bootloader.
1124
1125 @section Target Software Changes
1126
1127 Sometimes you may want to make some small changes to the software
1128 you're developing, to help make JTAG debugging work better.
1129 For example, in C or assembly language code you might
1130 use @code{#ifdef JTAG_DEBUG} (or its converse) around code
1131 handling issues like:
1132
1133 @itemize @bullet
1134
1135 @item @b{Watchdog Timers}...
1136 Watchdog timers are typically used to automatically reset systems if
1137 some application task doesn't periodically reset the timer. (The
1138 assumption is that the system has locked up if the task can't run.)
1139 When a JTAG debugger halts the system, that task won't be able to run
1140 and reset the timer ... potentially causing resets in the middle of
1141 your debug sessions.
1142
1143 It's rarely a good idea to disable such watchdogs, since their usage
1144 needs to be debugged just like all other parts of your firmware.
1145 That might however be your only option.
1146
1147 Look instead for chip-specific ways to stop the watchdog from counting
1148 while the system is in a debug halt state. It may be simplest to set
1149 that non-counting mode in your debugger startup scripts. You may however
1150 need a different approach when, for example, a motor could be physically
1151 damaged by firmware remaining inactive in a debug halt state. That might
1152 involve a type of firmware mode where that "non-counting" mode is disabled
1153 at the beginning then re-enabled at the end; a watchdog reset might fire
1154 and complicate the debug session, but hardware (or people) would be
1155 protected.@footnote{Note that many systems support a "monitor mode" debug
1156 that is a somewhat cleaner way to address such issues. You can think of
1157 it as only halting part of the system, maybe just one task,
1158 instead of the whole thing.
1159 At this writing, January 2010, OpenOCD based debugging does not support
1160 monitor mode debug, only "halt mode" debug.}
1161
1162 @item @b{ARM Semihosting}...
1163 @cindex ARM semihosting
1164 When linked with a special runtime library provided with many
1165 toolchains@footnote{See chapter 8 "Semihosting" in
1166 @uref{http://infocenter.arm.com/help/topic/com.arm.doc.dui0203i/DUI0203I_rvct_developer_guide.pdf,
1167 ARM DUI 0203I}, the "RealView Compilation Tools Developer Guide".
1168 The CodeSourcery EABI toolchain also includes a semihosting library.},
1169 your target code can use I/O facilities on the debug host. That library
1170 provides a small set of system calls which are handled by OpenOCD.
1171 It can let the debugger provide your system console and a file system,
1172 helping with early debugging or providing a more capable environment
1173 for sometimes-complex tasks like installing system firmware onto
1174 NAND or SPI flash.
1175
1176 @item @b{ARM Wait-For-Interrupt}...
1177 Many ARM chips synchronize the JTAG clock using the core clock.
1178 Low power states which stop that core clock thus prevent JTAG access.
1179 Idle loops in tasking environments often enter those low power states
1180 via the @code{WFI} instruction (or its coprocessor equivalent, before ARMv7).
1181
1182 You may want to @emph{disable that instruction} in source code,
1183 or otherwise prevent using that state,
1184 to ensure you can get JTAG access at any time.@footnote{As a more
1185 polite alternative, some processors have special debug-oriented
1186 registers which can be used to change various features including
1187 how the low power states are clocked while debugging.
1188 The STM32 DBGMCU_CR register is an example; at the cost of extra
1189 power consumption, JTAG can be used during low power states.}
1190 For example, the OpenOCD @command{halt} command may not
1191 work for an idle processor otherwise.
1192
1193 @item @b{Delay after reset}...
1194 Not all chips have good support for debugger access
1195 right after reset; many LPC2xxx chips have issues here.
1196 Similarly, applications that reconfigure pins used for
1197 JTAG access as they start will also block debugger access.
1198
1199 To work with boards like this, @emph{enable a short delay loop}
1200 the first thing after reset, before "real" startup activities.
1201 For example, one second's delay is usually more than enough
1202 time for a JTAG debugger to attach, so that
1203 early code execution can be debugged
1204 or firmware can be replaced.
1205
1206 @item @b{Debug Communications Channel (DCC)}...
1207 Some processors include mechanisms to send messages over JTAG.
1208 Many ARM cores support these, as do some cores from other vendors.
1209 (OpenOCD may be able to use this DCC internally, speeding up some
1210 operations like writing to memory.)
1211
1212 Your application may want to deliver various debugging messages
1213 over JTAG, by @emph{linking with a small library of code}
1214 provided with OpenOCD and using the utilities there to send
1215 various kinds of message.
1216 @xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.
1217
1218 @end itemize
1219
1220 @section Target Hardware Setup
1221
1222 Chip vendors often provide software development boards which
1223 are highly configurable, so that they can support all options
1224 that product boards may require. @emph{Make sure that any
1225 jumpers or switches match the system configuration you are
1226 working with.}
1227
1228 Common issues include:
1229
1230 @itemize @bullet
1231
1232 @item @b{JTAG setup} ...
1233 Boards may support more than one JTAG configuration.
1234 Examples include jumpers controlling pullups versus pulldowns
1235 on the nTRST and/or nSRST signals, and choice of connectors
1236 (e.g. which of two headers on the base board,
1237 or one from a daughtercard).
1238 For some Texas Instruments boards, you may need to jumper the
1239 EMU0 and EMU1 signals (which OpenOCD won't currently control).
1240
1241 @item @b{Boot Modes} ...
1242 Complex chips often support multiple boot modes, controlled
1243 by external jumpers. Make sure this is set up correctly.
1244 For example many i.MX boards from NXP need to be jumpered
1245 to "ATX mode" to start booting using the on-chip ROM, when
1246 using second stage bootloader code stored in a NAND flash chip.
1247
1248 Such explicit configuration is common, and not limited to
1249 booting from NAND. You might also need to set jumpers to
1250 start booting using code loaded from an MMC/SD card; external
1251 SPI flash; Ethernet, UART, or USB links; NOR flash; OneNAND
1252 flash; some external host; or various other sources.
1253
1254
1255 @item @b{Memory Addressing} ...
1256 Boards which support multiple boot modes may also have jumpers
1257 to configure memory addressing. One board, for example, jumpers
1258 external chipselect 0 (used for booting) to address either
1259 a large SRAM (which must be pre-loaded via JTAG), NOR flash,
1260 or NAND flash. When it's jumpered to address NAND flash, that
1261 board must also be told to start booting from on-chip ROM.
1262
1263 Your @file{board.cfg} file may also need to be told this jumper
1264 configuration, so that it can know whether to declare NOR flash
1265 using @command{flash bank} or instead declare NAND flash with
1266 @command{nand device}; and likewise which probe to perform in
1267 its @code{reset-init} handler.
1268
1269 A closely related issue is bus width. Jumpers might need to
1270 distinguish between 8 bit or 16 bit bus access for the flash
1271 used to start booting.
1272
1273 @item @b{Peripheral Access} ...
1274 Development boards generally provide access to every peripheral
1275 on the chip, sometimes in multiple modes (such as by providing
1276 multiple audio codec chips).
1277 This interacts with software
1278 configuration of pin multiplexing, where for example a
1279 given pin may be routed either to the MMC/SD controller
1280 or the GPIO controller. It also often interacts with
1281 configuration jumpers. One jumper may be used to route
1282 signals to an MMC/SD card slot or an expansion bus (which
1283 might in turn affect booting); others might control which
1284 audio or video codecs are used.
1285
1286 @end itemize
1287
1288 Plus you should of course have @code{reset-init} event handlers
1289 which set up the hardware to match that jumper configuration.
1290 That includes in particular any oscillator or PLL used to clock
1291 the CPU, and any memory controllers needed to access external
1292 memory and peripherals. Without such handlers, you won't be
1293 able to access those resources without working target firmware
1294 which can do that setup ... this can be awkward when you're
1295 trying to debug that target firmware. Even if there's a ROM
1296 bootloader which handles a few issues, it rarely provides full
1297 access to all board-specific capabilities.
1298
1299
1300 @node Config File Guidelines
1301 @chapter Config File Guidelines
1302
1303 This chapter is aimed at any user who needs to write a config file,
1304 including developers and integrators of OpenOCD and any user who
1305 needs to get a new board working smoothly.
1306 It provides guidelines for creating those files.
1307
1308 You should find the following directories under
1309 @t{$(INSTALLDIR)/scripts}, with config files maintained upstream. Use
1310 them as-is where you can; or as models for new files.
1311 @itemize @bullet
1312 @item @file{interface} ...
1313 These are for debug adapters. Files that specify configuration to use
1314 specific JTAG, SWD and other adapters go here.
1315 @item @file{board} ...
1316 Think Circuit Board, PWA, PCB, they go by many names. Board files
1317 contain initialization items that are specific to a board.
1318
1319 They reuse target configuration files, since the same
1320 microprocessor chips are used on many boards,
1321 but support for external parts varies widely. For
1322 example, the SDRAM initialization sequence for the board, or the type
1323 of external flash and what address it uses. Any initialization
1324 sequence to enable that external flash or SDRAM should be found in the
1325 board file. Boards may also contain multiple targets: two CPUs; or
1326 a CPU and an FPGA.
1327 @item @file{target} ...
1328 Think chip. The ``target'' directory represents the JTAG TAPs
1329 on a chip
1330 which OpenOCD should control, not a board. Two common types of targets
1331 are ARM chips and FPGA or CPLD chips.
1332 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
1333 the target config file defines all of them.
1334 @item @emph{more} ... browse for other library files which may be useful.
1335 For example, there are various generic and CPU-specific utilities.
1336 @end itemize
1337
1338 The @file{openocd.cfg} user config
1339 file may override features in any of the above files by
1340 setting variables before sourcing the target file, or by adding
1341 commands specific to their situation.
1342
1343 @section Interface Config Files
1344
1345 The user config file
1346 should be able to source one of these files with a command like this:
1347
1348 @example
1349 source [find interface/FOOBAR.cfg]
1350 @end example
1351
1352 A preconfigured interface file should exist for every debug adapter
1353 in use today with OpenOCD.
1354 That said, perhaps some of these config files
1355 have only been used by the developer who created it.
1356
1357 A separate chapter gives information about how to set these up.
1358 @xref{Debug Adapter Configuration}.
1359 Read the OpenOCD source code (and Developer's Guide)
1360 if you have a new kind of hardware interface
1361 and need to provide a driver for it.
1362
1363 @section Board Config Files
1364 @cindex config file, board
1365 @cindex board config file
1366
1367 The user config file
1368 should be able to source one of these files with a command like this:
1369
1370 @example
1371 source [find board/FOOBAR.cfg]
1372 @end example
1373
1374 The point of a board config file is to package everything
1375 about a given board that user config files need to know.
1376 In summary the board files should contain (if present)
1377
1378 @enumerate
1379 @item One or more @command{source [find target/...cfg]} statements
1380 @item NOR flash configuration (@pxref{norconfiguration,,NOR Configuration})
1381 @item NAND flash configuration (@pxref{nandconfiguration,,NAND Configuration})
1382 @item Target @code{reset} handlers for SDRAM and I/O configuration
1383 @item JTAG adapter reset configuration (@pxref{Reset Configuration})
1384 @item All things that are not ``inside a chip''
1385 @end enumerate
1386
1387 Generic things inside target chips belong in target config files,
1388 not board config files. So for example a @code{reset-init} event
1389 handler should know board-specific oscillator and PLL parameters,
1390 which it passes to target-specific utility code.
1391
1392 The most complex task of a board config file is creating such a
1393 @code{reset-init} event handler.
1394 Define those handlers last, after you verify the rest of the board
1395 configuration works.
1396
1397 @subsection Communication Between Config files
1398
1399 In addition to target-specific utility code, another way that
1400 board and target config files communicate is by following a
1401 convention on how to use certain variables.
1402
1403 The full Tcl/Tk language supports ``namespaces'', but Jim-Tcl does not.
1404 Thus the rule we follow in OpenOCD is this: Variables that begin with
1405 a leading underscore are temporary in nature, and can be modified and
1406 used at will within a target configuration file.
1407
1408 Complex board config files can do the things like this,
1409 for a board with three chips:
1410
1411 @example
1412 # Chip #1: PXA270 for network side, big endian
1413 set CHIPNAME network
1414 set ENDIAN big
1415 source [find target/pxa270.cfg]
1416 # on return: _TARGETNAME = network.cpu
1417 # other commands can refer to the "network.cpu" target.
1418 $_TARGETNAME configure .... events for this CPU..
1419
1420 # Chip #2: PXA270 for video side, little endian
1421 set CHIPNAME video
1422 set ENDIAN little
1423 source [find target/pxa270.cfg]
1424 # on return: _TARGETNAME = video.cpu
1425 # other commands can refer to the "video.cpu" target.
1426 $_TARGETNAME configure .... events for this CPU..
1427
1428 # Chip #3: Xilinx FPGA for glue logic
1429 set CHIPNAME xilinx
1430 unset ENDIAN
1431 source [find target/spartan3.cfg]
1432 @end example
1433
1434 That example is oversimplified because it doesn't show any flash memory,
1435 or the @code{reset-init} event handlers to initialize external DRAM
1436 or (assuming it needs it) load a configuration into the FPGA.
1437 Such features are usually needed for low-level work with many boards,
1438 where ``low level'' implies that the board initialization software may
1439 not be working. (That's a common reason to need JTAG tools. Another
1440 is to enable working with microcontroller-based systems, which often
1441 have no debugging support except a JTAG connector.)
1442
1443 Target config files may also export utility functions to board and user
1444 config files. Such functions should use name prefixes, to help avoid
1445 naming collisions.
1446
1447 Board files could also accept input variables from user config files.
1448 For example, there might be a @code{J4_JUMPER} setting used to identify
1449 what kind of flash memory a development board is using, or how to set
1450 up other clocks and peripherals.
1451
1452 @subsection Variable Naming Convention
1453 @cindex variable names
1454
1455 Most boards have only one instance of a chip.
1456 However, it should be easy to create a board with more than
1457 one such chip (as shown above).
1458 Accordingly, we encourage these conventions for naming
1459 variables associated with different @file{target.cfg} files,
1460 to promote consistency and
1461 so that board files can override target defaults.
1462
1463 Inputs to target config files include:
1464
1465 @itemize @bullet
1466 @item @code{CHIPNAME} ...
1467 This gives a name to the overall chip, and is used as part of
1468 tap identifier dotted names.
1469 While the default is normally provided by the chip manufacturer,
1470 board files may need to distinguish between instances of a chip.
1471 @item @code{ENDIAN} ...
1472 By default @option{little} - although chips may hard-wire @option{big}.
1473 Chips that can't change endianess don't need to use this variable.
1474 @item @code{CPUTAPID} ...
1475 When OpenOCD examines the JTAG chain, it can be told verify the
1476 chips against the JTAG IDCODE register.
1477 The target file will hold one or more defaults, but sometimes the
1478 chip in a board will use a different ID (perhaps a newer revision).
1479 @end itemize
1480
1481 Outputs from target config files include:
1482
1483 @itemize @bullet
1484 @item @code{_TARGETNAME} ...
1485 By convention, this variable is created by the target configuration
1486 script. The board configuration file may make use of this variable to
1487 configure things like a ``reset init'' script, or other things
1488 specific to that board and that target.
1489 If the chip has 2 targets, the names are @code{_TARGETNAME0},
1490 @code{_TARGETNAME1}, ... etc.
1491 @end itemize
1492
1493 @subsection The reset-init Event Handler
1494 @cindex event, reset-init
1495 @cindex reset-init handler
1496
1497 Board config files run in the OpenOCD configuration stage;
1498 they can't use TAPs or targets, since they haven't been
1499 fully set up yet.
1500 This means you can't write memory or access chip registers;
1501 you can't even verify that a flash chip is present.
1502 That's done later in event handlers, of which the target @code{reset-init}
1503 handler is one of the most important.
1504
1505 Except on microcontrollers, the basic job of @code{reset-init} event
1506 handlers is setting up flash and DRAM, as normally handled by boot loaders.
1507 Microcontrollers rarely use boot loaders; they run right out of their
1508 on-chip flash and SRAM memory. But they may want to use one of these
1509 handlers too, if just for developer convenience.
1510
1511 @quotation Note
1512 Because this is so very board-specific, and chip-specific, no examples
1513 are included here.
1514 Instead, look at the board config files distributed with OpenOCD.
1515 If you have a boot loader, its source code will help; so will
1516 configuration files for other JTAG tools
1517 (@pxref{translatingconfigurationfiles,,Translating Configuration Files}).
1518 @end quotation
1519
1520 Some of this code could probably be shared between different boards.
1521 For example, setting up a DRAM controller often doesn't differ by
1522 much except the bus width (16 bits or 32?) and memory timings, so a
1523 reusable TCL procedure loaded by the @file{target.cfg} file might take
1524 those as parameters.
1525 Similarly with oscillator, PLL, and clock setup;
1526 and disabling the watchdog.
1527 Structure the code cleanly, and provide comments to help
1528 the next developer doing such work.
1529 (@emph{You might be that next person} trying to reuse init code!)
1530
1531 The last thing normally done in a @code{reset-init} handler is probing
1532 whatever flash memory was configured. For most chips that needs to be
1533 done while the associated target is halted, either because JTAG memory
1534 access uses the CPU or to prevent conflicting CPU access.
1535
1536 @subsection JTAG Clock Rate
1537
1538 Before your @code{reset-init} handler has set up
1539 the PLLs and clocking, you may need to run with
1540 a low JTAG clock rate.
1541 @xref{jtagspeed,,JTAG Speed}.
1542 Then you'd increase that rate after your handler has
1543 made it possible to use the faster JTAG clock.
1544 When the initial low speed is board-specific, for example
1545 because it depends on a board-specific oscillator speed, then
1546 you should probably set it up in the board config file;
1547 if it's target-specific, it belongs in the target config file.
1548
1549 For most ARM-based processors the fastest JTAG clock@footnote{A FAQ
1550 @uref{http://www.arm.com/support/faqdev/4170.html} gives details.}
1551 is one sixth of the CPU clock; or one eighth for ARM11 cores.
1552 Consult chip documentation to determine the peak JTAG clock rate,
1553 which might be less than that.
1554
1555 @quotation Warning
1556 On most ARMs, JTAG clock detection is coupled to the core clock, so
1557 software using a @option{wait for interrupt} operation blocks JTAG access.
1558 Adaptive clocking provides a partial workaround, but a more complete
1559 solution just avoids using that instruction with JTAG debuggers.
1560 @end quotation
1561
1562 If both the chip and the board support adaptive clocking,
1563 use the @command{jtag_rclk}
1564 command, in case your board is used with JTAG adapter which
1565 also supports it. Otherwise use @command{adapter_khz}.
1566 Set the slow rate at the beginning of the reset sequence,
1567 and the faster rate as soon as the clocks are at full speed.
1568
1569 @anchor{theinitboardprocedure}
1570 @subsection The init_board procedure
1571 @cindex init_board procedure
1572
1573 The concept of @code{init_board} procedure is very similar to @code{init_targets}
1574 (@xref{theinittargetsprocedure,,The init_targets procedure}.) - it's a replacement of ``linear''
1575 configuration scripts. This procedure is meant to be executed when OpenOCD enters run stage
1576 (@xref{enteringtherunstage,,Entering the Run Stage},) after @code{init_targets}. The idea to have
1577 separate @code{init_targets} and @code{init_board} procedures is to allow the first one to configure
1578 everything target specific (internal flash, internal RAM, etc.) and the second one to configure
1579 everything board specific (reset signals, chip frequency, reset-init event handler, external memory, etc.).
1580 Additionally ``linear'' board config file will most likely fail when target config file uses
1581 @code{init_targets} scheme (``linear'' script is executed before @code{init} and @code{init_targets} - after),
1582 so separating these two configuration stages is very convenient, as the easiest way to overcome this
1583 problem is to convert board config file to use @code{init_board} procedure. Board config scripts don't
1584 need to override @code{init_targets} defined in target config files when they only need to add some specifics.
1585
1586 Just as @code{init_targets}, the @code{init_board} procedure can be overridden by ``next level'' script (which sources
1587 the original), allowing greater code reuse.
1588
1589 @example
1590 ### board_file.cfg ###
1591
1592 # source target file that does most of the config in init_targets
1593 source [find target/target.cfg]
1594
1595 proc enable_fast_clock @{@} @{
1596 # enables fast on-board clock source
1597 # configures the chip to use it
1598 @}
1599
1600 # initialize only board specifics - reset, clock, adapter frequency
1601 proc init_board @{@} @{
1602 reset_config trst_and_srst trst_pulls_srst
1603
1604 $_TARGETNAME configure -event reset-start @{
1605 adapter_khz 100
1606 @}
1607
1608 $_TARGETNAME configure -event reset-init @{
1609 enable_fast_clock
1610 adapter_khz 10000
1611 @}
1612 @}
1613 @end example
1614
1615 @section Target Config Files
1616 @cindex config file, target
1617 @cindex target config file
1618
1619 Board config files communicate with target config files using
1620 naming conventions as described above, and may source one or
1621 more target config files like this:
1622
1623 @example
1624 source [find target/FOOBAR.cfg]
1625 @end example
1626
1627 The point of a target config file is to package everything
1628 about a given chip that board config files need to know.
1629 In summary the target files should contain
1630
1631 @enumerate
1632 @item Set defaults
1633 @item Add TAPs to the scan chain
1634 @item Add CPU targets (includes GDB support)
1635 @item CPU/Chip/CPU-Core specific features
1636 @item On-Chip flash
1637 @end enumerate
1638
1639 As a rule of thumb, a target file sets up only one chip.
1640 For a microcontroller, that will often include a single TAP,
1641 which is a CPU needing a GDB target, and its on-chip flash.
1642
1643 More complex chips may include multiple TAPs, and the target
1644 config file may need to define them all before OpenOCD
1645 can talk to the chip.
1646 For example, some phone chips have JTAG scan chains that include
1647 an ARM core for operating system use, a DSP,
1648 another ARM core embedded in an image processing engine,
1649 and other processing engines.
1650
1651 @subsection Default Value Boiler Plate Code
1652
1653 All target configuration files should start with code like this,
1654 letting board config files express environment-specific
1655 differences in how things should be set up.
1656
1657 @example
1658 # Boards may override chip names, perhaps based on role,
1659 # but the default should match what the vendor uses
1660 if @{ [info exists CHIPNAME] @} @{
1661 set _CHIPNAME $CHIPNAME
1662 @} else @{
1663 set _CHIPNAME sam7x256
1664 @}
1665
1666 # ONLY use ENDIAN with targets that can change it.
1667 if @{ [info exists ENDIAN] @} @{
1668 set _ENDIAN $ENDIAN
1669 @} else @{
1670 set _ENDIAN little
1671 @}
1672
1673 # TAP identifiers may change as chips mature, for example with
1674 # new revision fields (the "3" here). Pick a good default; you
1675 # can pass several such identifiers to the "jtag newtap" command.
1676 if @{ [info exists CPUTAPID ] @} @{
1677 set _CPUTAPID $CPUTAPID
1678 @} else @{
1679 set _CPUTAPID 0x3f0f0f0f
1680 @}
1681 @end example
1682 @c but 0x3f0f0f0f is for an str73x part ...
1683
1684 @emph{Remember:} Board config files may include multiple target
1685 config files, or the same target file multiple times
1686 (changing at least @code{CHIPNAME}).
1687
1688 Likewise, the target configuration file should define
1689 @code{_TARGETNAME} (or @code{_TARGETNAME0} etc) and
1690 use it later on when defining debug targets:
1691
1692 @example
1693 set _TARGETNAME $_CHIPNAME.cpu
1694 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1695 @end example
1696
1697 @subsection Adding TAPs to the Scan Chain
1698 After the ``defaults'' are set up,
1699 add the TAPs on each chip to the JTAG scan chain.
1700 @xref{TAP Declaration}, and the naming convention
1701 for taps.
1702
1703 In the simplest case the chip has only one TAP,
1704 probably for a CPU or FPGA.
1705 The config file for the Atmel AT91SAM7X256
1706 looks (in part) like this:
1707
1708 @example
1709 jtag newtap $_CHIPNAME cpu -irlen 4 -expected-id $_CPUTAPID
1710 @end example
1711
1712 A board with two such at91sam7 chips would be able
1713 to source such a config file twice, with different
1714 values for @code{CHIPNAME}, so
1715 it adds a different TAP each time.
1716
1717 If there are nonzero @option{-expected-id} values,
1718 OpenOCD attempts to verify the actual tap id against those values.
1719 It will issue error messages if there is mismatch, which
1720 can help to pinpoint problems in OpenOCD configurations.
1721
1722 @example
1723 JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
1724 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
1725 ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678, Got: 0x3f0f0f0f
1726 ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
1727 ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
1728 @end example
1729
1730 There are more complex examples too, with chips that have
1731 multiple TAPs. Ones worth looking at include:
1732
1733 @itemize
1734 @item @file{target/omap3530.cfg} -- with disabled ARM and DSP,
1735 plus a JRC to enable them
1736 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1737 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1738 is not currently used)
1739 @end itemize
1740
1741 @subsection Add CPU targets
1742
1743 After adding a TAP for a CPU, you should set it up so that
1744 GDB and other commands can use it.
1745 @xref{CPU Configuration}.
1746 For the at91sam7 example above, the command can look like this;
1747 note that @code{$_ENDIAN} is not needed, since OpenOCD defaults
1748 to little endian, and this chip doesn't support changing that.
1749
1750 @example
1751 set _TARGETNAME $_CHIPNAME.cpu
1752 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1753 @end example
1754
1755 Work areas are small RAM areas associated with CPU targets.
1756 They are used by OpenOCD to speed up downloads,
1757 and to download small snippets of code to program flash chips.
1758 If the chip includes a form of ``on-chip-ram'' - and many do - define
1759 a work area if you can.
1760 Again using the at91sam7 as an example, this can look like:
1761
1762 @example
1763 $_TARGETNAME configure -work-area-phys 0x00200000 \
1764 -work-area-size 0x4000 -work-area-backup 0
1765 @end example
1766
1767 @anchor{definecputargetsworkinginsmp}
1768 @subsection Define CPU targets working in SMP
1769 @cindex SMP
1770 After setting targets, you can define a list of targets working in SMP.
1771
1772 @example
1773 set _TARGETNAME_1 $_CHIPNAME.cpu1
1774 set _TARGETNAME_2 $_CHIPNAME.cpu2
1775 target create $_TARGETNAME_1 cortex_a -chain-position $_CHIPNAME.dap \
1776 -coreid 0 -dbgbase $_DAP_DBG1
1777 target create $_TARGETNAME_2 cortex_a -chain-position $_CHIPNAME.dap \
1778 -coreid 1 -dbgbase $_DAP_DBG2
1779 #define 2 targets working in smp.
1780 target smp $_CHIPNAME.cpu2 $_CHIPNAME.cpu1
1781 @end example
1782 In the above example on cortex_a, 2 cpus are working in SMP.
1783 In SMP only one GDB instance is created and :
1784 @itemize @bullet
1785 @item a set of hardware breakpoint sets the same breakpoint on all targets in the list.
1786 @item halt command triggers the halt of all targets in the list.
1787 @item resume command triggers the write context and the restart of all targets in the list.
1788 @item following a breakpoint: the target stopped by the breakpoint is displayed to the GDB session.
1789 @item dedicated GDB serial protocol packets are implemented for switching/retrieving the target
1790 displayed by the GDB session @pxref{usingopenocdsmpwithgdb,,Using OpenOCD SMP with GDB}.
1791 @end itemize
1792
1793 The SMP behaviour can be disabled/enabled dynamically. On cortex_a following
1794 command have been implemented.
1795 @itemize @bullet
1796 @item cortex_a smp_on : enable SMP mode, behaviour is as described above.
1797 @item cortex_a smp_off : disable SMP mode, the current target is the one
1798 displayed in the GDB session, only this target is now controlled by GDB
1799 session. This behaviour is useful during system boot up.
1800 @item cortex_a smp_gdb : display/fix the core id displayed in GDB session see
1801 following example.
1802 @end itemize
1803
1804 @example
1805 >cortex_a smp_gdb
1806 gdb coreid 0 -> -1
1807 #0 : coreid 0 is displayed to GDB ,
1808 #-> -1 : next resume triggers a real resume
1809 > cortex_a smp_gdb 1
1810 gdb coreid 0 -> 1
1811 #0 :coreid 0 is displayed to GDB ,
1812 #->1 : next resume displays coreid 1 to GDB
1813 > resume
1814 > cortex_a smp_gdb
1815 gdb coreid 1 -> 1
1816 #1 :coreid 1 is displayed to GDB ,
1817 #->1 : next resume displays coreid 1 to GDB
1818 > cortex_a smp_gdb -1
1819 gdb coreid 1 -> -1
1820 #1 :coreid 1 is displayed to GDB,
1821 #->-1 : next resume triggers a real resume
1822 @end example
1823
1824
1825 @subsection Chip Reset Setup
1826
1827 As a rule, you should put the @command{reset_config} command
1828 into the board file. Most things you think you know about a
1829 chip can be tweaked by the board.
1830
1831 Some chips have specific ways the TRST and SRST signals are
1832 managed. In the unusual case that these are @emph{chip specific}
1833 and can never be changed by board wiring, they could go here.
1834 For example, some chips can't support JTAG debugging without
1835 both signals.
1836
1837 Provide a @code{reset-assert} event handler if you can.
1838 Such a handler uses JTAG operations to reset the target,
1839 letting this target config be used in systems which don't
1840 provide the optional SRST signal, or on systems where you
1841 don't want to reset all targets at once.
1842 Such a handler might write to chip registers to force a reset,
1843 use a JRC to do that (preferable -- the target may be wedged!),
1844 or force a watchdog timer to trigger.
1845 (For Cortex-M targets, this is not necessary. The target
1846 driver knows how to use trigger an NVIC reset when SRST is
1847 not available.)
1848
1849 Some chips need special attention during reset handling if
1850 they're going to be used with JTAG.
1851 An example might be needing to send some commands right
1852 after the target's TAP has been reset, providing a
1853 @code{reset-deassert-post} event handler that writes a chip
1854 register to report that JTAG debugging is being done.
1855 Another would be reconfiguring the watchdog so that it stops
1856 counting while the core is halted in the debugger.
1857
1858 JTAG clocking constraints often change during reset, and in
1859 some cases target config files (rather than board config files)
1860 are the right places to handle some of those issues.
1861 For example, immediately after reset most chips run using a
1862 slower clock than they will use later.
1863 That means that after reset (and potentially, as OpenOCD
1864 first starts up) they must use a slower JTAG clock rate
1865 than they will use later.
1866 @xref{jtagspeed,,JTAG Speed}.
1867
1868 @quotation Important
1869 When you are debugging code that runs right after chip
1870 reset, getting these issues right is critical.
1871 In particular, if you see intermittent failures when
1872 OpenOCD verifies the scan chain after reset,
1873 look at how you are setting up JTAG clocking.
1874 @end quotation
1875
1876 @anchor{theinittargetsprocedure}
1877 @subsection The init_targets procedure
1878 @cindex init_targets procedure
1879
1880 Target config files can either be ``linear'' (script executed line-by-line when parsed in
1881 configuration stage, @xref{configurationstage,,Configuration Stage},) or they can contain a special
1882 procedure called @code{init_targets}, which will be executed when entering run stage
1883 (after parsing all config files or after @code{init} command, @xref{enteringtherunstage,,Entering the Run Stage}.)
1884 Such procedure can be overridden by ``next level'' script (which sources the original).
1885 This concept facilitates code reuse when basic target config files provide generic configuration
1886 procedures and @code{init_targets} procedure, which can then be sourced and enhanced or changed in
1887 a ``more specific'' target config file. This is not possible with ``linear'' config scripts,
1888 because sourcing them executes every initialization commands they provide.
1889
1890 @example
1891 ### generic_file.cfg ###
1892
1893 proc setup_my_chip @{chip_name flash_size ram_size@} @{
1894 # basic initialization procedure ...
1895 @}
1896
1897 proc init_targets @{@} @{
1898 # initializes generic chip with 4kB of flash and 1kB of RAM
1899 setup_my_chip MY_GENERIC_CHIP 4096 1024
1900 @}
1901
1902 ### specific_file.cfg ###
1903
1904 source [find target/generic_file.cfg]
1905
1906 proc init_targets @{@} @{
1907 # initializes specific chip with 128kB of flash and 64kB of RAM
1908 setup_my_chip MY_CHIP_WITH_128K_FLASH_64KB_RAM 131072 65536
1909 @}
1910 @end example
1911
1912 The easiest way to convert ``linear'' config files to @code{init_targets} version is to
1913 enclose every line of ``code'' (i.e. not @code{source} commands, procedures, etc.) in this procedure.
1914
1915 For an example of this scheme see LPC2000 target config files.
1916
1917 The @code{init_boards} procedure is a similar concept concerning board config files
1918 (@xref{theinitboardprocedure,,The init_board procedure}.)
1919
1920 @anchor{theinittargeteventsprocedure}
1921 @subsection The init_target_events procedure
1922 @cindex init_target_events procedure
1923
1924 A special procedure called @code{init_target_events} is run just after
1925 @code{init_targets} (@xref{theinittargetsprocedure,,The init_targets
1926 procedure}.) and before @code{init_board}
1927 (@xref{theinitboardprocedure,,The init_board procedure}.) It is used
1928 to set up default target events for the targets that do not have those
1929 events already assigned.
1930
1931 @subsection ARM Core Specific Hacks
1932
1933 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1934 special high speed download features - enable it.
1935
1936 If present, the MMU, the MPU and the CACHE should be disabled.
1937
1938 Some ARM cores are equipped with trace support, which permits
1939 examination of the instruction and data bus activity. Trace
1940 activity is controlled through an ``Embedded Trace Module'' (ETM)
1941 on one of the core's scan chains. The ETM emits voluminous data
1942 through a ``trace port''. (@xref{armhardwaretracing,,ARM Hardware Tracing}.)
1943 If you are using an external trace port,
1944 configure it in your board config file.
1945 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1946 configure it in your target config file.
1947
1948 @example
1949 etm config $_TARGETNAME 16 normal full etb
1950 etb config $_TARGETNAME $_CHIPNAME.etb
1951 @end example
1952
1953 @subsection Internal Flash Configuration
1954
1955 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1956
1957 @b{Never ever} in the ``target configuration file'' define any type of
1958 flash that is external to the chip. (For example a BOOT flash on
1959 Chip Select 0.) Such flash information goes in a board file - not
1960 the TARGET (chip) file.
1961
1962 Examples:
1963 @itemize @bullet
1964 @item at91sam7x256 - has 256K flash YES enable it.
1965 @item str912 - has flash internal YES enable it.
1966 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1967 @item pxa270 - again - CS0 flash - it goes in the board file.
1968 @end itemize
1969
1970 @anchor{translatingconfigurationfiles}
1971 @section Translating Configuration Files
1972 @cindex translation
1973 If you have a configuration file for another hardware debugger
1974 or toolset (Abatron, BDI2000, BDI3000, CCS,
1975 Lauterbach, SEGGER, Macraigor, etc.), translating
1976 it into OpenOCD syntax is often quite straightforward. The most tricky
1977 part of creating a configuration script is oftentimes the reset init
1978 sequence where e.g. PLLs, DRAM and the like is set up.
1979
1980 One trick that you can use when translating is to write small
1981 Tcl procedures to translate the syntax into OpenOCD syntax. This
1982 can avoid manual translation errors and make it easier to
1983 convert other scripts later on.
1984
1985 Example of transforming quirky arguments to a simple search and
1986 replace job:
1987
1988 @example
1989 # Lauterbach syntax(?)
1990 #
1991 # Data.Set c15:0x042f %long 0x40000015
1992 #
1993 # OpenOCD syntax when using procedure below.
1994 #
1995 # setc15 0x01 0x00050078
1996
1997 proc setc15 @{regs value@} @{
1998 global TARGETNAME
1999
2000 echo [format "set p15 0x%04x, 0x%08x" $regs $value]
2001
2002 arm mcr 15 [expr ($regs>>12)&0x7] \
2003 [expr ($regs>>0)&0xf] [expr ($regs>>4)&0xf] \
2004 [expr ($regs>>8)&0x7] $value
2005 @}
2006 @end example
2007
2008
2009
2010 @node Server Configuration
2011 @chapter Server Configuration
2012 @cindex initialization
2013 The commands here are commonly found in the openocd.cfg file and are
2014 used to specify what TCP/IP ports are used, and how GDB should be
2015 supported.
2016
2017 @anchor{configurationstage}
2018 @section Configuration Stage
2019 @cindex configuration stage
2020 @cindex config command
2021
2022 When the OpenOCD server process starts up, it enters a
2023 @emph{configuration stage} which is the only time that
2024 certain commands, @emph{configuration commands}, may be issued.
2025 Normally, configuration commands are only available
2026 inside startup scripts.
2027
2028 In this manual, the definition of a configuration command is
2029 presented as a @emph{Config Command}, not as a @emph{Command}
2030 which may be issued interactively.
2031 The runtime @command{help} command also highlights configuration
2032 commands, and those which may be issued at any time.
2033
2034 Those configuration commands include declaration of TAPs,
2035 flash banks,
2036 the interface used for JTAG communication,
2037 and other basic setup.
2038 The server must leave the configuration stage before it
2039 may access or activate TAPs.
2040 After it leaves this stage, configuration commands may no
2041 longer be issued.
2042
2043 @anchor{enteringtherunstage}
2044 @section Entering the Run Stage
2045
2046 The first thing OpenOCD does after leaving the configuration
2047 stage is to verify that it can talk to the scan chain
2048 (list of TAPs) which has been configured.
2049 It will warn if it doesn't find TAPs it expects to find,
2050 or finds TAPs that aren't supposed to be there.
2051 You should see no errors at this point.
2052 If you see errors, resolve them by correcting the
2053 commands you used to configure the server.
2054 Common errors include using an initial JTAG speed that's too
2055 fast, and not providing the right IDCODE values for the TAPs
2056 on the scan chain.
2057
2058 Once OpenOCD has entered the run stage, a number of commands
2059 become available.
2060 A number of these relate to the debug targets you may have declared.
2061 For example, the @command{mww} command will not be available until
2062 a target has been successfully instantiated.
2063 If you want to use those commands, you may need to force
2064 entry to the run stage.
2065
2066 @deffn {Config Command} init
2067 This command terminates the configuration stage and
2068 enters the run stage. This helps when you need to have
2069 the startup scripts manage tasks such as resetting the target,
2070 programming flash, etc. To reset the CPU upon startup, add "init" and
2071 "reset" at the end of the config script or at the end of the OpenOCD
2072 command line using the @option{-c} command line switch.
2073
2074 If this command does not appear in any startup/configuration file
2075 OpenOCD executes the command for you after processing all
2076 configuration files and/or command line options.
2077
2078 @b{NOTE:} This command normally occurs at or near the end of your
2079 openocd.cfg file to force OpenOCD to ``initialize'' and make the
2080 targets ready. For example: If your openocd.cfg file needs to
2081 read/write memory on your target, @command{init} must occur before
2082 the memory read/write commands. This includes @command{nand probe}.
2083 @end deffn
2084
2085 @deffn {Overridable Procedure} jtag_init
2086 This is invoked at server startup to verify that it can talk
2087 to the scan chain (list of TAPs) which has been configured.
2088
2089 The default implementation first tries @command{jtag arp_init},
2090 which uses only a lightweight JTAG reset before examining the
2091 scan chain.
2092 If that fails, it tries again, using a harder reset
2093 from the overridable procedure @command{init_reset}.
2094
2095 Implementations must have verified the JTAG scan chain before
2096 they return.
2097 This is done by calling @command{jtag arp_init}
2098 (or @command{jtag arp_init-reset}).
2099 @end deffn
2100
2101 @anchor{tcpipports}
2102 @section TCP/IP Ports
2103 @cindex TCP port
2104 @cindex server
2105 @cindex port
2106 @cindex security
2107 The OpenOCD server accepts remote commands in several syntaxes.
2108 Each syntax uses a different TCP/IP port, which you may specify
2109 only during configuration (before those ports are opened).
2110
2111 For reasons including security, you may wish to prevent remote
2112 access using one or more of these ports.
2113 In such cases, just specify the relevant port number as "disabled".
2114 If you disable all access through TCP/IP, you will need to
2115 use the command line @option{-pipe} option.
2116
2117 @anchor{gdb_port}
2118 @deffn {Command} gdb_port [number]
2119 @cindex GDB server
2120 Normally gdb listens to a TCP/IP port, but GDB can also
2121 communicate via pipes(stdin/out or named pipes). The name
2122 "gdb_port" stuck because it covers probably more than 90% of
2123 the normal use cases.
2124
2125 No arguments reports GDB port. "pipe" means listen to stdin
2126 output to stdout, an integer is base port number, "disabled"
2127 disables the gdb server.
2128
2129 When using "pipe", also use log_output to redirect the log
2130 output to a file so as not to flood the stdin/out pipes.
2131
2132 The -p/--pipe option is deprecated and a warning is printed
2133 as it is equivalent to passing in -c "gdb_port pipe; log_output openocd.log".
2134
2135 Any other string is interpreted as named pipe to listen to.
2136 Output pipe is the same name as input pipe, but with 'o' appended,
2137 e.g. /var/gdb, /var/gdbo.
2138
2139 The GDB port for the first target will be the base port, the
2140 second target will listen on gdb_port + 1, and so on.
2141 When not specified during the configuration stage,
2142 the port @var{number} defaults to 3333.
2143 When @var{number} is not a numeric value, incrementing it to compute
2144 the next port number does not work. In this case, specify the proper
2145 @var{number} for each target by using the option @code{-gdb-port} of the
2146 commands @command{target create} or @command{$target_name configure}.
2147 @xref{gdbportoverride,,option -gdb-port}.
2148
2149 Note: when using "gdb_port pipe", increasing the default remote timeout in
2150 gdb (with 'set remotetimeout') is recommended. An insufficient timeout may
2151 cause initialization to fail with "Unknown remote qXfer reply: OK".
2152 @end deffn
2153
2154 @deffn {Command} tcl_port [number]
2155 Specify or query the port used for a simplified RPC
2156 connection that can be used by clients to issue TCL commands and get the
2157 output from the Tcl engine.
2158 Intended as a machine interface.
2159 When not specified during the configuration stage,
2160 the port @var{number} defaults to 6666.
2161 When specified as "disabled", this service is not activated.
2162 @end deffn
2163
2164 @deffn {Command} telnet_port [number]
2165 Specify or query the
2166 port on which to listen for incoming telnet connections.
2167 This port is intended for interaction with one human through TCL commands.
2168 When not specified during the configuration stage,
2169 the port @var{number} defaults to 4444.
2170 When specified as "disabled", this service is not activated.
2171 @end deffn
2172
2173 @anchor{gdbconfiguration}
2174 @section GDB Configuration
2175 @cindex GDB
2176 @cindex GDB configuration
2177 You can reconfigure some GDB behaviors if needed.
2178 The ones listed here are static and global.
2179 @xref{targetconfiguration,,Target Configuration}, about configuring individual targets.
2180 @xref{targetevents,,Target Events}, about configuring target-specific event handling.
2181
2182 @anchor{gdbbreakpointoverride}
2183 @deffn {Command} gdb_breakpoint_override [@option{hard}|@option{soft}|@option{disable}]
2184 Force breakpoint type for gdb @command{break} commands.
2185 This option supports GDB GUIs which don't
2186 distinguish hard versus soft breakpoints, if the default OpenOCD and
2187 GDB behaviour is not sufficient. GDB normally uses hardware
2188 breakpoints if the memory map has been set up for flash regions.
2189 @end deffn
2190
2191 @anchor{gdbflashprogram}
2192 @deffn {Config Command} gdb_flash_program (@option{enable}|@option{disable})
2193 Set to @option{enable} to cause OpenOCD to program the flash memory when a
2194 vFlash packet is received.
2195 The default behaviour is @option{enable}.
2196 @end deffn
2197
2198 @deffn {Config Command} gdb_memory_map (@option{enable}|@option{disable})
2199 Set to @option{enable} to cause OpenOCD to send the memory configuration to GDB when
2200 requested. GDB will then know when to set hardware breakpoints, and program flash
2201 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
2202 for flash programming to work.
2203 Default behaviour is @option{enable}.
2204 @xref{gdbflashprogram,,gdb_flash_program}.
2205 @end deffn
2206
2207 @deffn {Config Command} gdb_report_data_abort (@option{enable}|@option{disable})
2208 Specifies whether data aborts cause an error to be reported
2209 by GDB memory read packets.
2210 The default behaviour is @option{disable};
2211 use @option{enable} see these errors reported.
2212 @end deffn
2213
2214 @deffn {Config Command} gdb_report_register_access_error (@option{enable}|@option{disable})
2215 Specifies whether register accesses requested by GDB register read/write
2216 packets report errors or not.
2217 The default behaviour is @option{disable};
2218 use @option{enable} see these errors reported.
2219 @end deffn
2220
2221 @deffn {Config Command} gdb_target_description (@option{enable}|@option{disable})
2222 Set to @option{enable} to cause OpenOCD to send the target descriptions to gdb via qXfer:features:read packet.
2223 The default behaviour is @option{enable}.
2224 @end deffn
2225
2226 @deffn {Command} gdb_save_tdesc
2227 Saves the target description file to the local file system.
2228
2229 The file name is @i{target_name}.xml.
2230 @end deffn
2231
2232 @anchor{eventpolling}
2233 @section Event Polling
2234
2235 Hardware debuggers are parts of asynchronous systems,
2236 where significant events can happen at any time.
2237 The OpenOCD server needs to detect some of these events,
2238 so it can report them to through TCL command line
2239 or to GDB.
2240
2241 Examples of such events include:
2242
2243 @itemize
2244 @item One of the targets can stop running ... maybe it triggers
2245 a code breakpoint or data watchpoint, or halts itself.
2246 @item Messages may be sent over ``debug message'' channels ... many
2247 targets support such messages sent over JTAG,
2248 for receipt by the person debugging or tools.
2249 @item Loss of power ... some adapters can detect these events.
2250 @item Resets not issued through JTAG ... such reset sources
2251 can include button presses or other system hardware, sometimes
2252 including the target itself (perhaps through a watchdog).
2253 @item Debug instrumentation sometimes supports event triggering
2254 such as ``trace buffer full'' (so it can quickly be emptied)
2255 or other signals (to correlate with code behavior).
2256 @end itemize
2257
2258 None of those events are signaled through standard JTAG signals.
2259 However, most conventions for JTAG connectors include voltage
2260 level and system reset (SRST) signal detection.
2261 Some connectors also include instrumentation signals, which
2262 can imply events when those signals are inputs.
2263
2264 In general, OpenOCD needs to periodically check for those events,
2265 either by looking at the status of signals on the JTAG connector
2266 or by sending synchronous ``tell me your status'' JTAG requests
2267 to the various active targets.
2268 There is a command to manage and monitor that polling,
2269 which is normally done in the background.
2270
2271 @deffn Command poll [@option{on}|@option{off}]
2272 Poll the current target for its current state.
2273 (Also, @pxref{targetcurstate,,target curstate}.)
2274 If that target is in debug mode, architecture
2275 specific information about the current state is printed.
2276 An optional parameter
2277 allows background polling to be enabled and disabled.
2278
2279 You could use this from the TCL command shell, or
2280 from GDB using @command{monitor poll} command.
2281 Leave background polling enabled while you're using GDB.
2282 @example
2283 > poll
2284 background polling: on
2285 target state: halted
2286 target halted in ARM state due to debug-request, \
2287 current mode: Supervisor
2288 cpsr: 0x800000d3 pc: 0x11081bfc
2289 MMU: disabled, D-Cache: disabled, I-Cache: enabled
2290 >
2291 @end example
2292 @end deffn
2293
2294 @node Debug Adapter Configuration
2295 @chapter Debug Adapter Configuration
2296 @cindex config file, interface
2297 @cindex interface config file
2298
2299 Correctly installing OpenOCD includes making your operating system give
2300 OpenOCD access to debug adapters. Once that has been done, Tcl commands
2301 are used to select which one is used, and to configure how it is used.
2302
2303 @quotation Note
2304 Because OpenOCD started out with a focus purely on JTAG, you may find
2305 places where it wrongly presumes JTAG is the only transport protocol
2306 in use. Be aware that recent versions of OpenOCD are removing that
2307 limitation. JTAG remains more functional than most other transports.
2308 Other transports do not support boundary scan operations, or may be
2309 specific to a given chip vendor. Some might be usable only for
2310 programming flash memory, instead of also for debugging.
2311 @end quotation
2312
2313 Debug Adapters/Interfaces/Dongles are normally configured
2314 through commands in an interface configuration
2315 file which is sourced by your @file{openocd.cfg} file, or
2316 through a command line @option{-f interface/....cfg} option.
2317
2318 @example
2319 source [find interface/olimex-jtag-tiny.cfg]
2320 @end example
2321
2322 These commands tell
2323 OpenOCD what type of JTAG adapter you have, and how to talk to it.
2324 A few cases are so simple that you only need to say what driver to use:
2325
2326 @example
2327 # jlink interface
2328 interface jlink
2329 @end example
2330
2331 Most adapters need a bit more configuration than that.
2332
2333
2334 @section Interface Configuration
2335
2336 The interface command tells OpenOCD what type of debug adapter you are
2337 using. Depending on the type of adapter, you may need to use one or
2338 more additional commands to further identify or configure the adapter.
2339
2340 @deffn {Config Command} {interface} name
2341 Use the interface driver @var{name} to connect to the
2342 target.
2343 @end deffn
2344
2345 @deffn Command {interface_list}
2346 List the debug adapter drivers that have been built into
2347 the running copy of OpenOCD.
2348 @end deffn
2349 @deffn Command {interface transports} transport_name+
2350 Specifies the transports supported by this debug adapter.
2351 The adapter driver builds-in similar knowledge; use this only
2352 when external configuration (such as jumpering) changes what
2353 the hardware can support.
2354 @end deffn
2355
2356
2357
2358 @deffn Command {adapter_name}
2359 Returns the name of the debug adapter driver being used.
2360 @end deffn
2361
2362 @section Interface Drivers
2363
2364 Each of the interface drivers listed here must be explicitly
2365 enabled when OpenOCD is configured, in order to be made
2366 available at run time.
2367
2368 @deffn {Interface Driver} {amt_jtagaccel}
2369 Amontec Chameleon in its JTAG Accelerator configuration,
2370 connected to a PC's EPP mode parallel port.
2371 This defines some driver-specific commands:
2372
2373 @deffn {Config Command} {parport_port} number
2374 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
2375 the number of the @file{/dev/parport} device.
2376 @end deffn
2377
2378 @deffn {Config Command} rtck [@option{enable}|@option{disable}]
2379 Displays status of RTCK option.
2380 Optionally sets that option first.
2381 @end deffn
2382 @end deffn
2383
2384 @deffn {Interface Driver} {arm-jtag-ew}
2385 Olimex ARM-JTAG-EW USB adapter
2386 This has one driver-specific command:
2387
2388 @deffn Command {armjtagew_info}
2389 Logs some status
2390 @end deffn
2391 @end deffn
2392
2393 @deffn {Interface Driver} {at91rm9200}
2394 Supports bitbanged JTAG from the local system,
2395 presuming that system is an Atmel AT91rm9200
2396 and a specific set of GPIOs is used.
2397 @c command: at91rm9200_device NAME
2398 @c chooses among list of bit configs ... only one option
2399 @end deffn
2400
2401 @deffn {Interface Driver} {cmsis-dap}
2402 ARM CMSIS-DAP compliant based adapter.
2403
2404 @deffn {Config Command} {cmsis_dap_vid_pid} [vid pid]+
2405 The vendor ID and product ID of the CMSIS-DAP device. If not specified
2406 the driver will attempt to auto detect the CMSIS-DAP device.
2407 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
2408 @example
2409 cmsis_dap_vid_pid 0xc251 0xf001 0x0d28 0x0204
2410 @end example
2411 @end deffn
2412
2413 @deffn {Config Command} {cmsis_dap_serial} [serial]
2414 Specifies the @var{serial} of the CMSIS-DAP device to use.
2415 If not specified, serial numbers are not considered.
2416 @end deffn
2417
2418 @deffn {Command} {cmsis-dap info}
2419 Display various device information, like hardware version, firmware version, current bus status.
2420 @end deffn
2421 @end deffn
2422
2423 @deffn {Interface Driver} {dummy}
2424 A dummy software-only driver for debugging.
2425 @end deffn
2426
2427 @deffn {Interface Driver} {ep93xx}
2428 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
2429 @end deffn
2430
2431 @deffn {Interface Driver} {ftdi}
2432 This driver is for adapters using the MPSSE (Multi-Protocol Synchronous Serial
2433 Engine) mode built into many FTDI chips, such as the FT2232, FT4232 and FT232H.
2434
2435 The driver is using libusb-1.0 in asynchronous mode to talk to the FTDI device,
2436 bypassing intermediate libraries like libftdi or D2XX.
2437
2438 Support for new FTDI based adapters can be added completely through
2439 configuration files, without the need to patch and rebuild OpenOCD.
2440
2441 The driver uses a signal abstraction to enable Tcl configuration files to
2442 define outputs for one or several FTDI GPIO. These outputs can then be
2443 controlled using the @command{ftdi_set_signal} command. Special signal names
2444 are reserved for nTRST, nSRST and LED (for blink) so that they, if defined,
2445 will be used for their customary purpose. Inputs can be read using the
2446 @command{ftdi_get_signal} command.
2447
2448 To support SWD, a signal named SWD_EN must be defined. It is set to 1 when the
2449 SWD protocol is selected. When set, the adapter should route the SWDIO pin to
2450 the data input. An SWDIO_OE signal, if defined, will be set to 1 or 0 as
2451 required by the protocol, to tell the adapter to drive the data output onto
2452 the SWDIO pin or keep the SWDIO pin Hi-Z, respectively.
2453
2454 Depending on the type of buffer attached to the FTDI GPIO, the outputs have to
2455 be controlled differently. In order to support tristateable signals such as
2456 nSRST, both a data GPIO and an output-enable GPIO can be specified for each
2457 signal. The following output buffer configurations are supported:
2458
2459 @itemize @minus
2460 @item Push-pull with one FTDI output as (non-)inverted data line
2461 @item Open drain with one FTDI output as (non-)inverted output-enable
2462 @item Tristate with one FTDI output as (non-)inverted data line and another
2463 FTDI output as (non-)inverted output-enable
2464 @item Unbuffered, using the FTDI GPIO as a tristate output directly by
2465 switching data and direction as necessary
2466 @end itemize
2467
2468 These interfaces have several commands, used to configure the driver
2469 before initializing the JTAG scan chain:
2470
2471 @deffn {Config Command} {ftdi_vid_pid} [vid pid]+
2472 The vendor ID and product ID of the adapter. Up to eight
2473 [@var{vid}, @var{pid}] pairs may be given, e.g.
2474 @example
2475 ftdi_vid_pid 0x0403 0xcff8 0x15ba 0x0003
2476 @end example
2477 @end deffn
2478
2479 @deffn {Config Command} {ftdi_device_desc} description
2480 Provides the USB device description (the @emph{iProduct string})
2481 of the adapter. If not specified, the device description is ignored
2482 during device selection.
2483 @end deffn
2484
2485 @deffn {Config Command} {ftdi_serial} serial-number
2486 Specifies the @var{serial-number} of the adapter to use,
2487 in case the vendor provides unique IDs and more than one adapter
2488 is connected to the host.
2489 If not specified, serial numbers are not considered.
2490 (Note that USB serial numbers can be arbitrary Unicode strings,
2491 and are not restricted to containing only decimal digits.)
2492 @end deffn
2493
2494 @deffn {Config Command} {ftdi_location} <bus>:<port>[,<port>]...
2495 Specifies the physical USB port of the adapter to use. The path
2496 roots at @var{bus} and walks down the physical ports, with each
2497 @var{port} option specifying a deeper level in the bus topology, the last
2498 @var{port} denoting where the target adapter is actually plugged.
2499 The USB bus topology can be queried with the command @emph{lsusb -t}.
2500
2501 This command is only available if your libusb1 is at least version 1.0.16.
2502 @end deffn
2503
2504 @deffn {Config Command} {ftdi_channel} channel
2505 Selects the channel of the FTDI device to use for MPSSE operations. Most
2506 adapters use the default, channel 0, but there are exceptions.
2507 @end deffn
2508
2509 @deffn {Config Command} {ftdi_layout_init} data direction
2510 Specifies the initial values of the FTDI GPIO data and direction registers.
2511 Each value is a 16-bit number corresponding to the concatenation of the high
2512 and low FTDI GPIO registers. The values should be selected based on the
2513 schematics of the adapter, such that all signals are set to safe levels with
2514 minimal impact on the target system. Avoid floating inputs, conflicting outputs
2515 and initially asserted reset signals.
2516 @end deffn
2517
2518 @deffn {Config Command} {ftdi_layout_signal} name [@option{-data}|@option{-ndata} data_mask] [@option{-input}|@option{-ninput} input_mask] [@option{-oe}|@option{-noe} oe_mask] [@option{-alias}|@option{-nalias} name]
2519 Creates a signal with the specified @var{name}, controlled by one or more FTDI
2520 GPIO pins via a range of possible buffer connections. The masks are FTDI GPIO
2521 register bitmasks to tell the driver the connection and type of the output
2522 buffer driving the respective signal. @var{data_mask} is the bitmask for the
2523 pin(s) connected to the data input of the output buffer. @option{-ndata} is
2524 used with inverting data inputs and @option{-data} with non-inverting inputs.
2525 The @option{-oe} (or @option{-noe}) option tells where the output-enable (or
2526 not-output-enable) input to the output buffer is connected. The options
2527 @option{-input} and @option{-ninput} specify the bitmask for pins to be read
2528 with the method @command{ftdi_get_signal}.
2529
2530 Both @var{data_mask} and @var{oe_mask} need not be specified. For example, a
2531 simple open-collector transistor driver would be specified with @option{-oe}
2532 only. In that case the signal can only be set to drive low or to Hi-Z and the
2533 driver will complain if the signal is set to drive high. Which means that if
2534 it's a reset signal, @command{reset_config} must be specified as
2535 @option{srst_open_drain}, not @option{srst_push_pull}.
2536
2537 A special case is provided when @option{-data} and @option{-oe} is set to the
2538 same bitmask. Then the FTDI pin is considered being connected straight to the
2539 target without any buffer. The FTDI pin is then switched between output and
2540 input as necessary to provide the full set of low, high and Hi-Z
2541 characteristics. In all other cases, the pins specified in a signal definition
2542 are always driven by the FTDI.
2543
2544 If @option{-alias} or @option{-nalias} is used, the signal is created
2545 identical (or with data inverted) to an already specified signal
2546 @var{name}.
2547 @end deffn
2548
2549 @deffn {Command} {ftdi_set_signal} name @option{0}|@option{1}|@option{z}
2550 Set a previously defined signal to the specified level.
2551 @itemize @minus
2552 @item @option{0}, drive low
2553 @item @option{1}, drive high
2554 @item @option{z}, set to high-impedance
2555 @end itemize
2556 @end deffn
2557
2558 @deffn {Command} {ftdi_get_signal} name
2559 Get the value of a previously defined signal.
2560 @end deffn
2561
2562 @deffn {Command} {ftdi_tdo_sample_edge} @option{rising}|@option{falling}
2563 Configure TCK edge at which the adapter samples the value of the TDO signal
2564
2565 Due to signal propagation delays, sampling TDO on rising TCK can become quite
2566 peculiar at high JTAG clock speeds. However, FTDI chips offer a possibility to sample
2567 TDO on falling edge of TCK. With some board/adapter configurations, this may increase
2568 stability at higher JTAG clocks.
2569 @itemize @minus
2570 @item @option{rising}, sample TDO on rising edge of TCK - this is the default
2571 @item @option{falling}, sample TDO on falling edge of TCK
2572 @end itemize
2573 @end deffn
2574
2575 For example adapter definitions, see the configuration files shipped in the
2576 @file{interface/ftdi} directory.
2577
2578 @end deffn
2579
2580 @deffn {Interface Driver} {ft232r}
2581 This driver is implementing synchronous bitbang mode of an FTDI FT232R
2582 USB UART bridge IC.
2583
2584 List of connections (pin numbers for SSOP):
2585 @itemize @minus
2586 @item RXD(5) - TDI
2587 @item TXD(1) - TCK
2588 @item RTS(3) - TDO
2589 @item CTS(11) - TMS
2590 @item DTR(2) - TRST
2591 @item DCD(10) - SRST
2592 @end itemize
2593
2594 These interfaces have several commands, used to configure the driver
2595 before initializing the JTAG scan chain:
2596
2597 @deffn {Config Command} {ft232r_vid_pid} @var{vid} @var{pid}
2598 The vendor ID and product ID of the adapter. If not specified, default
2599 0x0403:0x6001 is used.
2600 @end deffn
2601
2602 @deffn {Config Command} {ft232r_serial_desc} @var{serial}
2603 Specifies the @var{serial} of the adapter to use, in case the
2604 vendor provides unique IDs and more than one adapter is connected to
2605 the host. If not specified, serial numbers are not considered.
2606 @end deffn
2607
2608 @end deffn
2609
2610 @deffn {Interface Driver} {remote_bitbang}
2611 Drive JTAG from a remote process. This sets up a UNIX or TCP socket connection
2612 with a remote process and sends ASCII encoded bitbang requests to that process
2613 instead of directly driving JTAG.
2614
2615 The remote_bitbang driver is useful for debugging software running on
2616 processors which are being simulated.
2617
2618 @deffn {Config Command} {remote_bitbang_port} number
2619 Specifies the TCP port of the remote process to connect to or 0 to use UNIX
2620 sockets instead of TCP.
2621 @end deffn
2622
2623 @deffn {Config Command} {remote_bitbang_host} hostname
2624 Specifies the hostname of the remote process to connect to using TCP, or the
2625 name of the UNIX socket to use if remote_bitbang_port is 0.
2626 @end deffn
2627
2628 For example, to connect remotely via TCP to the host foobar you might have
2629 something like:
2630
2631 @example
2632 interface remote_bitbang
2633 remote_bitbang_port 3335
2634 remote_bitbang_host foobar
2635 @end example
2636
2637 To connect to another process running locally via UNIX sockets with socket
2638 named mysocket:
2639
2640 @example
2641 interface remote_bitbang
2642 remote_bitbang_port 0
2643 remote_bitbang_host mysocket
2644 @end example
2645 @end deffn
2646
2647 @deffn {Interface Driver} {usb_blaster}
2648 USB JTAG/USB-Blaster compatibles over one of the userspace libraries
2649 for FTDI chips. These interfaces have several commands, used to
2650 configure the driver before initializing the JTAG scan chain:
2651
2652 @deffn {Config Command} {usb_blaster_device_desc} description
2653 Provides the USB device description (the @emph{iProduct string})
2654 of the FTDI FT245 device. If not
2655 specified, the FTDI default value is used. This setting is only valid
2656 if compiled with FTD2XX support.
2657 @end deffn
2658
2659 @deffn {Config Command} {usb_blaster_vid_pid} vid pid
2660 The vendor ID and product ID of the FTDI FT245 device. If not specified,
2661 default values are used.
2662 Currently, only one @var{vid}, @var{pid} pair may be given, e.g. for
2663 Altera USB-Blaster (default):
2664 @example
2665 usb_blaster_vid_pid 0x09FB 0x6001
2666 @end example
2667 The following VID/PID is for Kolja Waschk's USB JTAG:
2668 @example
2669 usb_blaster_vid_pid 0x16C0 0x06AD
2670 @end example
2671 @end deffn
2672
2673 @deffn {Command} {usb_blaster_pin} (@option{pin6}|@option{pin8}) (@option{0}|@option{1}|@option{s}|@option{t})
2674 Sets the state or function of the unused GPIO pins on USB-Blasters
2675 (pins 6 and 8 on the female JTAG header). These pins can be used as
2676 SRST and/or TRST provided the appropriate connections are made on the
2677 target board.
2678
2679 For example, to use pin 6 as SRST:
2680 @example
2681 usb_blaster_pin pin6 s
2682 reset_config srst_only
2683 @end example
2684 @end deffn
2685
2686 @deffn {Command} {usb_blaster_lowlevel_driver} (@option{ftdi}|@option{ublast2})
2687 Chooses the low level access method for the adapter. If not specified,
2688 @option{ftdi} is selected unless it wasn't enabled during the
2689 configure stage. USB-Blaster II needs @option{ublast2}.
2690 @end deffn
2691
2692 @deffn {Command} {usb_blaster_firmware} @var{path}
2693 This command specifies @var{path} to access USB-Blaster II firmware
2694 image. To be used with USB-Blaster II only.
2695 @end deffn
2696
2697 @end deffn
2698
2699 @deffn {Interface Driver} {gw16012}
2700 Gateworks GW16012 JTAG programmer.
2701 This has one driver-specific command:
2702
2703 @deffn {Config Command} {parport_port} [port_number]
2704 Display either the address of the I/O port
2705 (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
2706 If a parameter is provided, first switch to use that port.
2707 This is a write-once setting.
2708 @end deffn
2709 @end deffn
2710
2711 @deffn {Interface Driver} {jlink}
2712 SEGGER J-Link family of USB adapters. It currently supports JTAG and SWD
2713 transports.
2714
2715 @quotation Compatibility Note
2716 SEGGER released many firmware versions for the many hardware versions they
2717 produced. OpenOCD was extensively tested and intended to run on all of them,
2718 but some combinations were reported as incompatible. As a general
2719 recommendation, it is advisable to use the latest firmware version
2720 available for each hardware version. However the current V8 is a moving
2721 target, and SEGGER firmware versions released after the OpenOCD was
2722 released may not be compatible. In such cases it is recommended to
2723 revert to the last known functional version. For 0.5.0, this is from
2724 "Feb 8 2012 14:30:39", packed with 4.42c. For 0.6.0, the last known
2725 version is from "May 3 2012 18:36:22", packed with 4.46f.
2726 @end quotation
2727
2728 @deffn {Command} {jlink hwstatus}
2729 Display various hardware related information, for example target voltage and pin
2730 states.
2731 @end deffn
2732 @deffn {Command} {jlink freemem}
2733 Display free device internal memory.
2734 @end deffn
2735 @deffn {Command} {jlink jtag} [@option{2}|@option{3}]
2736 Set the JTAG command version to be used. Without argument, show the actual JTAG
2737 command version.
2738 @end deffn
2739 @deffn {Command} {jlink config}
2740 Display the device configuration.
2741 @end deffn
2742 @deffn {Command} {jlink config targetpower} [@option{on}|@option{off}]
2743 Set the target power state on JTAG-pin 19. Without argument, show the target
2744 power state.
2745 @end deffn
2746 @deffn {Command} {jlink config mac} [@option{ff:ff:ff:ff:ff:ff}]
2747 Set the MAC address of the device. Without argument, show the MAC address.
2748 @end deffn
2749 @deffn {Command} {jlink config ip} [@option{A.B.C.D}(@option{/E}|@option{F.G.H.I})]
2750 Set the IP configuration of the device, where A.B.C.D is the IP address, E the
2751 bit of the subnet mask and F.G.H.I the subnet mask. Without arguments, show the
2752 IP configuration.
2753 @end deffn
2754 @deffn {Command} {jlink config usb} [@option{0} to @option{3}]
2755 Set the USB address of the device. This will also change the USB Product ID
2756 (PID) of the device. Without argument, show the USB address.
2757 @end deffn
2758 @deffn {Command} {jlink config reset}
2759 Reset the current configuration.
2760 @end deffn
2761 @deffn {Command} {jlink config write}
2762 Write the current configuration to the internal persistent storage.
2763 @end deffn
2764 @deffn {Command} {jlink emucom write <channel> <data>}
2765 Write data to an EMUCOM channel. The data needs to be encoded as hexadecimal
2766 pairs.
2767
2768 The following example shows how to write the three bytes 0xaa, 0x0b and 0x23 to
2769 the EMUCOM channel 0x10:
2770 @example
2771 > jlink emucom write 0x10 aa0b23
2772 @end example
2773 @end deffn
2774 @deffn {Command} {jlink emucom read <channel> <length>}
2775 Read data from an EMUCOM channel. The read data is encoded as hexadecimal
2776 pairs.
2777
2778 The following example shows how to read 4 bytes from the EMUCOM channel 0x0:
2779 @example
2780 > jlink emucom read 0x0 4
2781 77a90000
2782 @end example
2783 @end deffn
2784 @deffn {Config} {jlink usb} <@option{0} to @option{3}>
2785 Set the USB address of the interface, in case more than one adapter is connected
2786 to the host. If not specified, USB addresses are not considered. Device
2787 selection via USB address is deprecated and the serial number should be used
2788 instead.
2789
2790 As a configuration command, it can be used only before 'init'.
2791 @end deffn
2792 @deffn {Config} {jlink serial} <serial number>
2793 Set the serial number of the interface, in case more than one adapter is
2794 connected to the host. If not specified, serial numbers are not considered.
2795
2796 As a configuration command, it can be used only before 'init'.
2797 @end deffn
2798 @end deffn
2799
2800 @deffn {Interface Driver} {kitprog}
2801 This driver is for Cypress Semiconductor's KitProg adapters. The KitProg is an
2802 SWD-only adapter that is designed to be used with Cypress's PSoC and PRoC device
2803 families, but it is possible to use it with some other devices. If you are using
2804 this adapter with a PSoC or a PRoC, you may need to add
2805 @command{kitprog_init_acquire_psoc} or @command{kitprog acquire_psoc} to your
2806 configuration script.
2807
2808 Note that this driver is for the proprietary KitProg protocol, not the CMSIS-DAP
2809 mode introduced in firmware 2.14. If the KitProg is in CMSIS-DAP mode, it cannot
2810 be used with this driver, and must either be used with the cmsis-dap driver or
2811 switched back to KitProg mode. See the Cypress KitProg User Guide for
2812 instructions on how to switch KitProg modes.
2813
2814 Known limitations:
2815 @itemize @bullet
2816 @item The frequency of SWCLK cannot be configured, and varies between 1.6 MHz
2817 and 2.7 MHz.
2818 @item For firmware versions below 2.14, "JTAG to SWD" sequences are replaced by
2819 "SWD line reset" in the driver. This is for two reasons. First, the KitProg does
2820 not support sending arbitrary SWD sequences, and only firmware 2.14 and later
2821 implement both "JTAG to SWD" and "SWD line reset" in firmware. Earlier firmware
2822 versions only implement "SWD line reset". Second, due to a firmware quirk, an
2823 SWD sequence must be sent after every target reset in order to re-establish
2824 communications with the target.
2825 @item Due in part to the limitation above, KitProg devices with firmware below
2826 version 2.14 will need to use @command{kitprog_init_acquire_psoc} in order to
2827 communicate with PSoC 5LP devices. This is because, assuming debug is not
2828 disabled on the PSoC, the PSoC 5LP needs its JTAG interface switched to SWD
2829 mode before communication can begin, but prior to firmware 2.14, "JTAG to SWD"
2830 could only be sent with an acquisition sequence.
2831 @end itemize
2832
2833 @deffn {Config Command} {kitprog_init_acquire_psoc}
2834 Indicate that a PSoC acquisition sequence needs to be run during adapter init.
2835 Please be aware that the acquisition sequence hard-resets the target.
2836 @end deffn
2837
2838 @deffn {Config Command} {kitprog_serial} serial
2839 Select a KitProg device by its @var{serial}. If left unspecified, the first
2840 device detected by OpenOCD will be used.
2841 @end deffn
2842
2843 @deffn {Command} {kitprog acquire_psoc}
2844 Run a PSoC acquisition sequence immediately. Typically, this should not be used
2845 outside of the target-specific configuration scripts since it hard-resets the
2846 target as a side-effect.
2847 This is necessary for "reset halt" on some PSoC 4 series devices.
2848 @end deffn
2849
2850 @deffn {Command} {kitprog info}
2851 Display various adapter information, such as the hardware version, firmware
2852 version, and target voltage.
2853 @end deffn
2854 @end deffn
2855
2856 @deffn {Interface Driver} {parport}
2857 Supports PC parallel port bit-banging cables:
2858 Wigglers, PLD download cable, and more.
2859 These interfaces have several commands, used to configure the driver
2860 before initializing the JTAG scan chain:
2861
2862 @deffn {Config Command} {parport_cable} name
2863 Set the layout of the parallel port cable used to connect to the target.
2864 This is a write-once setting.
2865 Currently valid cable @var{name} values include:
2866
2867 @itemize @minus
2868 @item @b{altium} Altium Universal JTAG cable.
2869 @item @b{arm-jtag} Same as original wiggler except SRST and
2870 TRST connections reversed and TRST is also inverted.
2871 @item @b{chameleon} The Amontec Chameleon's CPLD when operated
2872 in configuration mode. This is only used to
2873 program the Chameleon itself, not a connected target.
2874 @item @b{dlc5} The Xilinx Parallel cable III.
2875 @item @b{flashlink} The ST Parallel cable.
2876 @item @b{lattice} Lattice ispDOWNLOAD Cable
2877 @item @b{old_amt_wiggler} The Wiggler configuration that comes with
2878 some versions of
2879 Amontec's Chameleon Programmer. The new version available from
2880 the website uses the original Wiggler layout ('@var{wiggler}')
2881 @item @b{triton} The parallel port adapter found on the
2882 ``Karo Triton 1 Development Board''.
2883 This is also the layout used by the HollyGates design
2884 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
2885 @item @b{wiggler} The original Wiggler layout, also supported by
2886 several clones, such as the Olimex ARM-JTAG
2887 @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
2888 @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
2889 @end itemize
2890 @end deffn
2891
2892 @deffn {Config Command} {parport_port} [port_number]
2893 Display either the address of the I/O port
2894 (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
2895 If a parameter is provided, first switch to use that port.
2896 This is a write-once setting.
2897
2898 When using PPDEV to access the parallel port, use the number of the parallel port:
2899 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
2900 you may encounter a problem.
2901 @end deffn
2902
2903 @deffn Command {parport_toggling_time} [nanoseconds]
2904 Displays how many nanoseconds the hardware needs to toggle TCK;
2905 the parport driver uses this value to obey the
2906 @command{adapter_khz} configuration.
2907 When the optional @var{nanoseconds} parameter is given,
2908 that setting is changed before displaying the current value.
2909
2910 The default setting should work reasonably well on commodity PC hardware.
2911 However, you may want to calibrate for your specific hardware.
2912 @quotation Tip
2913 To measure the toggling time with a logic analyzer or a digital storage
2914 oscilloscope, follow the procedure below:
2915 @example
2916 > parport_toggling_time 1000
2917 > adapter_khz 500
2918 @end example
2919 This sets the maximum JTAG clock speed of the hardware, but
2920 the actual speed probably deviates from the requested 500 kHz.
2921 Now, measure the time between the two closest spaced TCK transitions.
2922 You can use @command{runtest 1000} or something similar to generate a
2923 large set of samples.
2924 Update the setting to match your measurement:
2925 @example
2926 > parport_toggling_time <measured nanoseconds>
2927 @end example
2928 Now the clock speed will be a better match for @command{adapter_khz rate}
2929 commands given in OpenOCD scripts and event handlers.
2930
2931 You can do something similar with many digital multimeters, but note
2932 that you'll probably need to run the clock continuously for several
2933 seconds before it decides what clock rate to show. Adjust the
2934 toggling time up or down until the measured clock rate is a good
2935 match for the adapter_khz rate you specified; be conservative.
2936 @end quotation
2937 @end deffn
2938
2939 @deffn {Config Command} {parport_write_on_exit} (@option{on}|@option{off})
2940 This will configure the parallel driver to write a known
2941 cable-specific value to the parallel interface on exiting OpenOCD.
2942 @end deffn
2943
2944 For example, the interface configuration file for a
2945 classic ``Wiggler'' cable on LPT2 might look something like this:
2946
2947 @example
2948 interface parport
2949 parport_port 0x278
2950 parport_cable wiggler
2951 @end example
2952 @end deffn
2953
2954 @deffn {Interface Driver} {presto}
2955 ASIX PRESTO USB JTAG programmer.
2956 @deffn {Config Command} {presto_serial} serial_string
2957 Configures the USB serial number of the Presto device to use.
2958 @end deffn
2959 @end deffn
2960
2961 @deffn {Interface Driver} {rlink}
2962 Raisonance RLink USB adapter
2963 @end deffn
2964
2965 @deffn {Interface Driver} {usbprog}
2966 usbprog is a freely programmable USB adapter.
2967 @end deffn
2968
2969 @deffn {Interface Driver} {vsllink}
2970 vsllink is part of Versaloon which is a versatile USB programmer.
2971
2972 @quotation Note
2973 This defines quite a few driver-specific commands,
2974 which are not currently documented here.
2975 @end quotation
2976 @end deffn
2977
2978 @anchor{hla_interface}
2979 @deffn {Interface Driver} {hla}
2980 This is a driver that supports multiple High Level Adapters.
2981 This type of adapter does not expose some of the lower level api's
2982 that OpenOCD would normally use to access the target.
2983
2984 Currently supported adapters include the ST ST-LINK and TI ICDI.
2985 ST-LINK firmware version >= V2.J21.S4 recommended due to issues with earlier
2986 versions of firmware where serial number is reset after first use. Suggest
2987 using ST firmware update utility to upgrade ST-LINK firmware even if current
2988 version reported is V2.J21.S4.
2989
2990 @deffn {Config Command} {hla_device_desc} description
2991 Currently Not Supported.
2992 @end deffn
2993
2994 @deffn {Config Command} {hla_serial} serial
2995 Specifies the serial number of the adapter.
2996 @end deffn
2997
2998 @deffn {Config Command} {hla_layout} (@option{stlink}|@option{icdi})
2999 Specifies the adapter layout to use.
3000 @end deffn
3001
3002 @deffn {Config Command} {hla_vid_pid} [vid pid]+
3003 Pairs of vendor IDs and product IDs of the device.
3004 @end deffn
3005
3006 @deffn {Command} {hla_command} command
3007 Execute a custom adapter-specific command. The @var{command} string is
3008 passed as is to the underlying adapter layout handler.
3009 @end deffn
3010 @end deffn
3011
3012 @deffn {Interface Driver} {opendous}
3013 opendous-jtag is a freely programmable USB adapter.
3014 @end deffn
3015
3016 @deffn {Interface Driver} {ulink}
3017 This is the Keil ULINK v1 JTAG debugger.
3018 @end deffn
3019
3020 @deffn {Interface Driver} {ZY1000}
3021 This is the Zylin ZY1000 JTAG debugger.
3022 @end deffn
3023
3024 @quotation Note
3025 This defines some driver-specific commands,
3026 which are not currently documented here.
3027 @end quotation
3028
3029 @deffn Command power [@option{on}|@option{off}]
3030 Turn power switch to target on/off.
3031 No arguments: print status.
3032 @end deffn
3033
3034 @deffn {Interface Driver} {bcm2835gpio}
3035 This SoC is present in Raspberry Pi which is a cheap single-board computer
3036 exposing some GPIOs on its expansion header.
3037
3038 The driver accesses memory-mapped GPIO peripheral registers directly
3039 for maximum performance, but the only possible race condition is for
3040 the pins' modes/muxing (which is highly unlikely), so it should be
3041 able to coexist nicely with both sysfs bitbanging and various
3042 peripherals' kernel drivers. The driver restores the previous
3043 configuration on exit.
3044
3045 See @file{interface/raspberrypi-native.cfg} for a sample config and
3046 pinout.
3047
3048 @end deffn
3049
3050 @deffn {Interface Driver} {imx_gpio}
3051 i.MX SoC is present in many community boards. Wandboard is an example
3052 of the one which is most popular.
3053
3054 This driver is mostly the same as bcm2835gpio.
3055
3056 See @file{interface/imx-native.cfg} for a sample config and
3057 pinout.
3058
3059 @end deffn
3060
3061
3062 @deffn {Interface Driver} {openjtag}
3063 OpenJTAG compatible USB adapter.
3064 This defines some driver-specific commands:
3065
3066 @deffn {Config Command} {openjtag_variant} variant
3067 Specifies the variant of the OpenJTAG adapter (see @uref{http://www.openjtag.org/}).
3068 Currently valid @var{variant} values include:
3069
3070 @itemize @minus
3071 @item @b{standard} Standard variant (default).
3072 @item @b{cy7c65215} Cypress CY7C65215 Dual Channel USB-Serial Bridge Controller
3073 (see @uref{http://www.cypress.com/?rID=82870}).
3074 @end itemize
3075 @end deffn
3076
3077 @deffn {Config Command} {openjtag_device_desc} string
3078 The USB device description string of the adapter.
3079 This value is only used with the standard variant.
3080 @end deffn
3081 @end deffn
3082
3083 @section Transport Configuration
3084 @cindex Transport
3085 As noted earlier, depending on the version of OpenOCD you use,
3086 and the debug adapter you are using,
3087 several transports may be available to
3088 communicate with debug targets (or perhaps to program flash memory).
3089 @deffn Command {transport list}
3090 displays the names of the transports supported by this
3091 version of OpenOCD.
3092 @end deffn
3093
3094 @deffn Command {transport select} @option{transport_name}
3095 Select which of the supported transports to use in this OpenOCD session.
3096
3097 When invoked with @option{transport_name}, attempts to select the named
3098 transport. The transport must be supported by the debug adapter
3099 hardware and by the version of OpenOCD you are using (including the
3100 adapter's driver).
3101
3102 If no transport has been selected and no @option{transport_name} is
3103 provided, @command{transport select} auto-selects the first transport
3104 supported by the debug adapter.
3105
3106 @command{transport select} always returns the name of the session's selected
3107 transport, if any.
3108 @end deffn
3109
3110 @subsection JTAG Transport
3111 @cindex JTAG
3112 JTAG is the original transport supported by OpenOCD, and most
3113 of the OpenOCD commands support it.
3114 JTAG transports expose a chain of one or more Test Access Points (TAPs),
3115 each of which must be explicitly declared.
3116 JTAG supports both debugging and boundary scan testing.
3117 Flash programming support is built on top of debug support.
3118
3119 JTAG transport is selected with the command @command{transport select
3120 jtag}. Unless your adapter uses @ref{hla_interface,the hla interface
3121 driver}, in which case the command is @command{transport select
3122 hla_jtag}.
3123
3124 @subsection SWD Transport
3125 @cindex SWD
3126 @cindex Serial Wire Debug
3127 SWD (Serial Wire Debug) is an ARM-specific transport which exposes one
3128 Debug Access Point (DAP, which must be explicitly declared.
3129 (SWD uses fewer signal wires than JTAG.)
3130 SWD is debug-oriented, and does not support boundary scan testing.
3131 Flash programming support is built on top of debug support.
3132 (Some processors support both JTAG and SWD.)
3133
3134 SWD transport is selected with the command @command{transport select
3135 swd}. Unless your adapter uses @ref{hla_interface,the hla interface
3136 driver}, in which case the command is @command{transport select
3137 hla_swd}.
3138
3139 @deffn Command {swd newdap} ...
3140 Declares a single DAP which uses SWD transport.
3141 Parameters are currently the same as "jtag newtap" but this is
3142 expected to change.
3143 @end deffn
3144 @deffn Command {swd wcr trn prescale}
3145 Updates TRN (turnaround delay) and prescaling.fields of the
3146 Wire Control Register (WCR).
3147 No parameters: displays current settings.
3148 @end deffn
3149
3150 @subsection SPI Transport
3151 @cindex SPI
3152 @cindex Serial Peripheral Interface
3153 The Serial Peripheral Interface (SPI) is a general purpose transport
3154 which uses four wire signaling. Some processors use it as part of a
3155 solution for flash programming.
3156
3157 @anchor{jtagspeed}
3158 @section JTAG Speed
3159 JTAG clock setup is part of system setup.
3160 It @emph{does not belong with interface setup} since any interface
3161 only knows a few of the constraints for the JTAG clock speed.
3162 Sometimes the JTAG speed is
3163 changed during the target initialization process: (1) slow at
3164 reset, (2) program the CPU clocks, (3) run fast.
3165 Both the "slow" and "fast" clock rates are functions of the
3166 oscillators used, the chip, the board design, and sometimes
3167 power management software that may be active.
3168
3169 The speed used during reset, and the scan chain verification which
3170 follows reset, can be adjusted using a @code{reset-start}
3171 target event handler.
3172 It can then be reconfigured to a faster speed by a
3173 @code{reset-init} target event handler after it reprograms those
3174 CPU clocks, or manually (if something else, such as a boot loader,
3175 sets up those clocks).
3176 @xref{targetevents,,Target Events}.
3177 When the initial low JTAG speed is a chip characteristic, perhaps
3178 because of a required oscillator speed, provide such a handler
3179 in the target config file.
3180 When that speed is a function of a board-specific characteristic
3181 such as which speed oscillator is used, it belongs in the board
3182 config file instead.
3183 In both cases it's safest to also set the initial JTAG clock rate
3184 to that same slow speed, so that OpenOCD never starts up using a
3185 clock speed that's faster than the scan chain can support.
3186
3187 @example
3188 jtag_rclk 3000
3189 $_TARGET.cpu configure -event reset-start @{ jtag_rclk 3000 @}
3190 @end example
3191
3192 If your system supports adaptive clocking (RTCK), configuring
3193 JTAG to use that is probably the most robust approach.
3194 However, it introduces delays to synchronize clocks; so it
3195 may not be the fastest solution.
3196
3197 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
3198 instead of @command{adapter_khz}, but only for (ARM) cores and boards
3199 which support adaptive clocking.
3200
3201 @deffn {Command} adapter_khz max_speed_kHz
3202 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
3203 JTAG interfaces usually support a limited number of
3204 speeds. The speed actually used won't be faster
3205 than the speed specified.
3206
3207 Chip data sheets generally include a top JTAG clock rate.
3208 The actual rate is often a function of a CPU core clock,
3209 and is normally less than that peak rate.
3210 For example, most ARM cores accept at most one sixth of the CPU clock.
3211
3212 Speed 0 (khz) selects RTCK method.
3213 @xref{faqrtck,,FAQ RTCK}.
3214 If your system uses RTCK, you won't need to change the
3215 JTAG clocking after setup.
3216 Not all interfaces, boards, or targets support ``rtck''.
3217 If the interface device can not
3218 support it, an error is returned when you try to use RTCK.
3219 @end deffn
3220
3221 @defun jtag_rclk fallback_speed_kHz
3222 @cindex adaptive clocking
3223 @cindex RTCK
3224 This Tcl proc (defined in @file{startup.tcl}) attempts to enable RTCK/RCLK.
3225 If that fails (maybe the interface, board, or target doesn't
3226 support it), falls back to the specified frequency.
3227 @example
3228 # Fall back to 3mhz if RTCK is not supported
3229 jtag_rclk 3000
3230 @end example
3231 @end defun
3232
3233 @node Reset Configuration
3234 @chapter Reset Configuration
3235 @cindex Reset Configuration
3236
3237 Every system configuration may require a different reset
3238 configuration. This can also be quite confusing.
3239 Resets also interact with @var{reset-init} event handlers,
3240 which do things like setting up clocks and DRAM, and
3241 JTAG clock rates. (@xref{jtagspeed,,JTAG Speed}.)
3242 They can also interact with JTAG routers.
3243 Please see the various board files for examples.
3244
3245 @quotation Note
3246 To maintainers and integrators:
3247 Reset configuration touches several things at once.
3248 Normally the board configuration file
3249 should define it and assume that the JTAG adapter supports
3250 everything that's wired up to the board's JTAG connector.
3251
3252 However, the target configuration file could also make note
3253 of something the silicon vendor has done inside the chip,
3254 which will be true for most (or all) boards using that chip.
3255 And when the JTAG adapter doesn't support everything, the
3256 user configuration file will need to override parts of
3257 the reset configuration provided by other files.
3258 @end quotation
3259
3260 @section Types of Reset
3261
3262 There are many kinds of reset possible through JTAG, but
3263 they may not all work with a given board and adapter.
3264 That's part of why reset configuration can be error prone.
3265
3266 @itemize @bullet
3267 @item
3268 @emph{System Reset} ... the @emph{SRST} hardware signal
3269 resets all chips connected to the JTAG adapter, such as processors,
3270 power management chips, and I/O controllers. Normally resets triggered
3271 with this signal behave exactly like pressing a RESET button.
3272 @item
3273 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
3274 just the TAP controllers connected to the JTAG adapter.
3275 Such resets should not be visible to the rest of the system; resetting a
3276 device's TAP controller just puts that controller into a known state.
3277 @item
3278 @emph{Emulation Reset} ... many devices can be reset through JTAG
3279 commands. These resets are often distinguishable from system
3280 resets, either explicitly (a "reset reason" register says so)
3281 or implicitly (not all parts of the chip get reset).
3282 @item
3283 @emph{Other Resets} ... system-on-chip devices often support
3284 several other types of reset.
3285 You may need to arrange that a watchdog timer stops
3286 while debugging, preventing a watchdog reset.
3287 There may be individual module resets.
3288 @end itemize
3289
3290 In the best case, OpenOCD can hold SRST, then reset
3291 the TAPs via TRST and send commands through JTAG to halt the
3292 CPU at the reset vector before the 1st instruction is executed.
3293 Then when it finally releases the SRST signal, the system is
3294 halted under debugger control before any code has executed.
3295 This is the behavior required to support the @command{reset halt}
3296 and @command{reset init} commands; after @command{reset init} a
3297 board-specific script might do things like setting up DRAM.
3298 (@xref{resetcommand,,Reset Command}.)
3299
3300 @anchor{srstandtrstissues}
3301 @section SRST and TRST Issues
3302
3303 Because SRST and TRST are hardware signals, they can have a
3304 variety of system-specific constraints. Some of the most
3305 common issues are:
3306
3307 @itemize @bullet
3308
3309 @item @emph{Signal not available} ... Some boards don't wire
3310 SRST or TRST to the JTAG connector. Some JTAG adapters don't
3311 support such signals even if they are wired up.
3312 Use the @command{reset_config} @var{signals} options to say
3313 when either of those signals is not connected.
3314 When SRST is not available, your code might not be able to rely
3315 on controllers having been fully reset during code startup.
3316 Missing TRST is not a problem, since JTAG-level resets can
3317 be triggered using with TMS signaling.
3318
3319 @item @emph{Signals shorted} ... Sometimes a chip, board, or
3320 adapter will connect SRST to TRST, instead of keeping them separate.
3321 Use the @command{reset_config} @var{combination} options to say
3322 when those signals aren't properly independent.
3323
3324 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
3325 delay circuit, reset supervisor, or on-chip features can extend
3326 the effect of a JTAG adapter's reset for some time after the adapter
3327 stops issuing the reset. For example, there may be chip or board
3328 requirements that all reset pulses last for at least a
3329 certain amount of time; and reset buttons commonly have
3330 hardware debouncing.
3331 Use the @command{adapter_nsrst_delay} and @command{jtag_ntrst_delay}
3332 commands to say when extra delays are needed.
3333
3334 @item @emph{Drive type} ... Reset lines often have a pullup
3335 resistor, letting the JTAG interface treat them as open-drain
3336 signals. But that's not a requirement, so the adapter may need
3337 to use push/pull output drivers.
3338 Also, with weak pullups it may be advisable to drive
3339 signals to both levels (push/pull) to minimize rise times.
3340 Use the @command{reset_config} @var{trst_type} and
3341 @var{srst_type} parameters to say how to drive reset signals.
3342
3343 @item @emph{Special initialization} ... Targets sometimes need
3344 special JTAG initialization sequences to handle chip-specific
3345 issues (not limited to errata).
3346 For example, certain JTAG commands might need to be issued while
3347 the system as a whole is in a reset state (SRST active)
3348 but the JTAG scan chain is usable (TRST inactive).
3349 Many systems treat combined assertion of SRST and TRST as a
3350 trigger for a harder reset than SRST alone.
3351 Such custom reset handling is discussed later in this chapter.
3352 @end itemize
3353
3354 There can also be other issues.
3355 Some devices don't fully conform to the JTAG specifications.
3356 Trivial system-specific differences are common, such as
3357 SRST and TRST using slightly different names.
3358 There are also vendors who distribute key JTAG documentation for
3359 their chips only to developers who have signed a Non-Disclosure
3360 Agreement (NDA).
3361
3362 Sometimes there are chip-specific extensions like a requirement to use
3363 the normally-optional TRST signal (precluding use of JTAG adapters which
3364 don't pass TRST through), or needing extra steps to complete a TAP reset.
3365
3366 In short, SRST and especially TRST handling may be very finicky,
3367 needing to cope with both architecture and board specific constraints.
3368
3369 @section Commands for Handling Resets
3370
3371 @deffn {Command} adapter_nsrst_assert_width milliseconds
3372 Minimum amount of time (in milliseconds) OpenOCD should wait
3373 after asserting nSRST (active-low system reset) before
3374 allowing it to be deasserted.
3375 @end deffn
3376
3377 @deffn {Command} adapter_nsrst_delay milliseconds
3378 How long (in milliseconds) OpenOCD should wait after deasserting
3379 nSRST (active-low system reset) before starting new JTAG operations.
3380 When a board has a reset button connected to SRST line it will
3381 probably have hardware debouncing, implying you should use this.
3382 @end deffn
3383
3384 @deffn {Command} jtag_ntrst_assert_width milliseconds
3385 Minimum amount of time (in milliseconds) OpenOCD should wait
3386 after asserting nTRST (active-low JTAG TAP reset) before
3387 allowing it to be deasserted.
3388 @end deffn
3389
3390 @deffn {Command} jtag_ntrst_delay milliseconds
3391 How long (in milliseconds) OpenOCD should wait after deasserting
3392 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
3393 @end deffn
3394
3395 @deffn {Command} reset_config mode_flag ...
3396 This command displays or modifies the reset configuration
3397 of your combination of JTAG board and target in target
3398 configuration scripts.
3399
3400 Information earlier in this section describes the kind of problems
3401 the command is intended to address (@pxref{srstandtrstissues,,SRST and TRST Issues}).
3402 As a rule this command belongs only in board config files,
3403 describing issues like @emph{board doesn't connect TRST};
3404 or in user config files, addressing limitations derived
3405 from a particular combination of interface and board.
3406 (An unlikely example would be using a TRST-only adapter
3407 with a board that only wires up SRST.)
3408
3409 The @var{mode_flag} options can be specified in any order, but only one
3410 of each type -- @var{signals}, @var{combination}, @var{gates},
3411 @var{trst_type}, @var{srst_type} and @var{connect_type}
3412 -- may be specified at a time.
3413 If you don't provide a new value for a given type, its previous
3414 value (perhaps the default) is unchanged.
3415 For example, this means that you don't need to say anything at all about
3416 TRST just to declare that if the JTAG adapter should want to drive SRST,
3417 it must explicitly be driven high (@option{srst_push_pull}).
3418
3419 @itemize
3420 @item
3421 @var{signals} can specify which of the reset signals are connected.
3422 For example, If the JTAG interface provides SRST, but the board doesn't
3423 connect that signal properly, then OpenOCD can't use it.
3424 Possible values are @option{none} (the default), @option{trst_only},
3425 @option{srst_only} and @option{trst_and_srst}.
3426
3427 @quotation Tip
3428 If your board provides SRST and/or TRST through the JTAG connector,
3429 you must declare that so those signals can be used.
3430 @end quotation
3431
3432 @item
3433 The @var{combination} is an optional value specifying broken reset
3434 signal implementations.
3435 The default behaviour if no option given is @option{separate},
3436 indicating everything behaves normally.
3437 @option{srst_pulls_trst} states that the
3438 test logic is reset together with the reset of the system (e.g. NXP
3439 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
3440 the system is reset together with the test logic (only hypothetical, I
3441 haven't seen hardware with such a bug, and can be worked around).
3442 @option{combined} implies both @option{srst_pulls_trst} and
3443 @option{trst_pulls_srst}.
3444
3445 @item
3446 The @var{gates} tokens control flags that describe some cases where
3447 JTAG may be unavailable during reset.
3448 @option{srst_gates_jtag} (default)
3449 indicates that asserting SRST gates the
3450 JTAG clock. This means that no communication can happen on JTAG
3451 while SRST is asserted.
3452 Its converse is @option{srst_nogate}, indicating that JTAG commands
3453 can safely be issued while SRST is active.
3454
3455 @item
3456 The @var{connect_type} tokens control flags that describe some cases where
3457 SRST is asserted while connecting to the target. @option{srst_nogate}
3458 is required to use this option.
3459 @option{connect_deassert_srst} (default)
3460 indicates that SRST will not be asserted while connecting to the target.
3461 Its converse is @option{connect_assert_srst}, indicating that SRST will
3462 be asserted before any target connection.
3463 Only some targets support this feature, STM32 and STR9 are examples.
3464 This feature is useful if you are unable to connect to your target due
3465 to incorrect options byte config or illegal program execution.
3466 @end itemize
3467
3468 The optional @var{trst_type} and @var{srst_type} parameters allow the
3469 driver mode of each reset line to be specified. These values only affect
3470 JTAG interfaces with support for different driver modes, like the Amontec
3471 JTAGkey and JTAG Accelerator. Also, they are necessarily ignored if the
3472 relevant signal (TRST or SRST) is not connected.
3473
3474 @itemize
3475 @item
3476 Possible @var{trst_type} driver modes for the test reset signal (TRST)
3477 are the default @option{trst_push_pull}, and @option{trst_open_drain}.
3478 Most boards connect this signal to a pulldown, so the JTAG TAPs
3479 never leave reset unless they are hooked up to a JTAG adapter.
3480
3481 @item
3482 Possible @var{srst_type} driver modes for the system reset signal (SRST)
3483 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
3484 Most boards connect this signal to a pullup, and allow the
3485 signal to be pulled low by various events including system
3486 power-up and pressing a reset button.
3487 @end itemize
3488 @end deffn
3489
3490 @section Custom Reset Handling
3491 @cindex events
3492
3493 OpenOCD has several ways to help support the various reset
3494 mechanisms provided by chip and board vendors.
3495 The commands shown in the previous section give standard parameters.
3496 There are also @emph{event handlers} associated with TAPs or Targets.
3497 Those handlers are Tcl procedures you can provide, which are invoked
3498 at particular points in the reset sequence.
3499
3500 @emph{When SRST is not an option} you must set
3501 up a @code{reset-assert} event handler for your target.
3502 For example, some JTAG adapters don't include the SRST signal;
3503 and some boards have multiple targets, and you won't always
3504 want to reset everything at once.
3505
3506 After configuring those mechanisms, you might still
3507 find your board doesn't start up or reset correctly.
3508 For example, maybe it needs a slightly different sequence
3509 of SRST and/or TRST manipulations, because of quirks that
3510 the @command{reset_config} mechanism doesn't address;
3511 or asserting both might trigger a stronger reset, which
3512 needs special attention.
3513
3514 Experiment with lower level operations, such as @command{jtag_reset}
3515 and the @command{jtag arp_*} operations shown here,
3516 to find a sequence of operations that works.
3517 @xref{JTAG Commands}.
3518 When you find a working sequence, it can be used to override
3519 @command{jtag_init}, which fires during OpenOCD startup
3520 (@pxref{configurationstage,,Configuration Stage});
3521 or @command{init_reset}, which fires during reset processing.
3522
3523 You might also want to provide some project-specific reset
3524 schemes. For example, on a multi-target board the standard
3525 @command{reset} command would reset all targets, but you
3526 may need the ability to reset only one target at time and
3527 thus want to avoid using the board-wide SRST signal.
3528
3529 @deffn {Overridable Procedure} init_reset mode
3530 This is invoked near the beginning of the @command{reset} command,
3531 usually to provide as much of a cold (power-up) reset as practical.
3532 By default it is also invoked from @command{jtag_init} if
3533 the scan chain does not respond to pure JTAG operations.
3534 The @var{mode} parameter is the parameter given to the
3535 low level reset command (@option{halt},
3536 @option{init}, or @option{run}), @option{setup},
3537 or potentially some other value.
3538
3539 The default implementation just invokes @command{jtag arp_init-reset}.
3540 Replacements will normally build on low level JTAG
3541 operations such as @command{jtag_reset}.
3542 Operations here must not address individual TAPs
3543 (or their associated targets)
3544 until the JTAG scan chain has first been verified to work.
3545
3546 Implementations must have verified the JTAG scan chain before
3547 they return.
3548 This is done by calling @command{jtag arp_init}
3549 (or @command{jtag arp_init-reset}).
3550 @end deffn
3551
3552 @deffn Command {jtag arp_init}
3553 This validates the scan chain using just the four
3554 standard JTAG signals (TMS, TCK, TDI, TDO).
3555 It starts by issuing a JTAG-only reset.
3556 Then it performs checks to verify that the scan chain configuration
3557 matches the TAPs it can observe.
3558 Those checks include checking IDCODE values for each active TAP,
3559 and verifying the length of their instruction registers using
3560 TAP @code{-ircapture} and @code{-irmask} values.
3561 If these tests all pass, TAP @code{setup} events are
3562 issued to all TAPs with handlers for that event.
3563 @end deffn
3564
3565 @deffn Command {jtag arp_init-reset}
3566 This uses TRST and SRST to try resetting
3567 everything on the JTAG scan chain
3568 (and anything else connected to SRST).
3569 It then invokes the logic of @command{jtag arp_init}.
3570 @end deffn
3571
3572
3573 @node TAP Declaration
3574 @chapter TAP Declaration
3575 @cindex TAP declaration
3576 @cindex TAP configuration
3577
3578 @emph{Test Access Ports} (TAPs) are the core of JTAG.
3579 TAPs serve many roles, including:
3580
3581 @itemize @bullet
3582 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target.
3583 @item @b{Flash Programming} Some chips program the flash directly via JTAG.
3584 Others do it indirectly, making a CPU do it.
3585 @item @b{Program Download} Using the same CPU support GDB uses,
3586 you can initialize a DRAM controller, download code to DRAM, and then
3587 start running that code.
3588 @item @b{Boundary Scan} Most chips support boundary scan, which
3589 helps test for board assembly problems like solder bridges
3590 and missing connections.
3591 @end itemize
3592
3593 OpenOCD must know about the active TAPs on your board(s).
3594 Setting up the TAPs is the core task of your configuration files.
3595 Once those TAPs are set up, you can pass their names to code
3596 which sets up CPUs and exports them as GDB targets,
3597 probes flash memory, performs low-level JTAG operations, and more.
3598
3599 @section Scan Chains
3600 @cindex scan chain
3601
3602 TAPs are part of a hardware @dfn{scan chain},
3603 which is a daisy chain of TAPs.
3604 They also need to be added to
3605 OpenOCD's software mirror of that hardware list,
3606 giving each member a name and associating other data with it.
3607 Simple scan chains, with a single TAP, are common in
3608 systems with a single microcontroller or microprocessor.
3609 More complex chips may have several TAPs internally.
3610 Very complex scan chains might have a dozen or more TAPs:
3611 several in one chip, more in the next, and connecting
3612 to other boards with their own chips and TAPs.
3613
3614 You can display the list with the @command{scan_chain} command.
3615 (Don't confuse this with the list displayed by the @command{targets}
3616 command, presented in the next chapter.
3617 That only displays TAPs for CPUs which are configured as
3618 debugging targets.)
3619 Here's what the scan chain might look like for a chip more than one TAP:
3620
3621 @verbatim
3622 TapName Enabled IdCode Expected IrLen IrCap IrMask
3623 -- ------------------ ------- ---------- ---------- ----- ----- ------
3624 0 omap5912.dsp Y 0x03df1d81 0x03df1d81 38 0x01 0x03
3625 1 omap5912.arm Y 0x0692602f 0x0692602f 4 0x01 0x0f
3626 2 omap5912.unknown Y 0x00000000 0x00000000 8 0x01 0x03
3627 @end verbatim
3628
3629 OpenOCD can detect some of that information, but not all
3630 of it. @xref{autoprobing,,Autoprobing}.
3631 Unfortunately, those TAPs can't always be autoconfigured,
3632 because not all devices provide good support for that.
3633 JTAG doesn't require supporting IDCODE instructions, and
3634 chips with JTAG routers may not link TAPs into the chain
3635 until they are told to do so.
3636
3637 The configuration mechanism currently supported by OpenOCD
3638 requires explicit configuration of all TAP devices using
3639 @command{jtag newtap} commands, as detailed later in this chapter.
3640 A command like this would declare one tap and name it @code{chip1.cpu}:
3641
3642 @example
3643 jtag newtap chip1 cpu -irlen 4 -expected-id 0x3ba00477
3644 @end example
3645
3646 Each target configuration file lists the TAPs provided
3647 by a given chip.
3648 Board configuration files combine all the targets on a board,
3649 and so forth.
3650 Note that @emph{the order in which TAPs are declared is very important.}
3651 That declaration order must match the order in the JTAG scan chain,
3652 both inside a single chip and between them.
3653 @xref{faqtaporder,,FAQ TAP Order}.
3654
3655 For example, the STMicroelectronics STR912 chip has
3656 three separate TAPs@footnote{See the ST
3657 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
3658 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
3659 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}}.
3660 To configure those taps, @file{target/str912.cfg}
3661 includes commands something like this:
3662
3663 @example
3664 jtag newtap str912 flash ... params ...
3665 jtag newtap str912 cpu ... params ...
3666 jtag newtap str912 bs ... params ...
3667 @end example
3668
3669 Actual config files typically use a variable such as @code{$_CHIPNAME}
3670 instead of literals like @option{str912}, to support more than one chip
3671 of each type. @xref{Config File Guidelines}.
3672
3673 @deffn Command {jtag names}
3674 Returns the names of all current TAPs in the scan chain.
3675 Use @command{jtag cget} or @command{jtag tapisenabled}
3676 to examine attributes and state of each TAP.
3677 @example
3678 foreach t [jtag names] @{
3679 puts [format "TAP: %s\n" $t]
3680 @}
3681 @end example
3682 @end deffn
3683
3684 @deffn Command {scan_chain}
3685 Displays the TAPs in the scan chain configuration,
3686 and their status.
3687 The set of TAPs listed by this command is fixed by
3688 exiting the OpenOCD configuration stage,
3689 but systems with a JTAG router can
3690 enable or disable TAPs dynamically.
3691 @end deffn
3692
3693 @c FIXME! "jtag cget" should be able to return all TAP
3694 @c attributes, like "$target_name cget" does for targets.
3695
3696 @c Probably want "jtag eventlist", and a "tap-reset" event
3697 @c (on entry to RESET state).
3698
3699 @section TAP Names
3700 @cindex dotted name
3701
3702 When TAP objects are declared with @command{jtag newtap},
3703 a @dfn{dotted.name} is created for the TAP, combining the
3704 name of a module (usually a chip) and a label for the TAP.
3705 For example: @code{xilinx.tap}, @code{str912.flash},
3706 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
3707 Many other commands use that dotted.name to manipulate or
3708 refer to the TAP. For example, CPU configuration uses the
3709 name, as does declaration of NAND or NOR flash banks.
3710
3711 The components of a dotted name should follow ``C'' symbol
3712 name rules: start with an alphabetic character, then numbers
3713 and underscores are OK; while others (including dots!) are not.
3714
3715 @section TAP Declaration Commands
3716
3717 @c shouldn't this be(come) a {Config Command}?
3718 @deffn Command {jtag newtap} chipname tapname configparams...
3719 Declares a new TAP with the dotted name @var{chipname}.@var{tapname},
3720 and configured according to the various @var{configparams}.
3721
3722 The @var{chipname} is a symbolic name for the chip.
3723 Conventionally target config files use @code{$_CHIPNAME},
3724 defaulting to the model name given by the chip vendor but
3725 overridable.
3726
3727 @cindex TAP naming convention
3728 The @var{tapname} reflects the role of that TAP,
3729 and should follow this convention:
3730
3731 @itemize @bullet
3732 @item @code{bs} -- For boundary scan if this is a separate TAP;
3733 @item @code{cpu} -- The main CPU of the chip, alternatively
3734 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
3735 @code{arm1} and @code{arm2} on chips with two ARMs, and so forth;
3736 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
3737 @item @code{flash} -- If the chip has a flash TAP, like the str912;
3738 @item @code{jrc} -- For JTAG route controller (example: the ICEPick modules
3739 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
3740 @item @code{tap} -- Should be used only for FPGA- or CPLD-like devices
3741 with a single TAP;
3742 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
3743 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
3744 For example, the Freescale i.MX31 has a SDMA (Smart DMA) with
3745 a JTAG TAP; that TAP should be named @code{sdma}.
3746 @end itemize
3747
3748 Every TAP requires at least the following @var{configparams}:
3749
3750 @itemize @bullet
3751 @item @code{-irlen} @var{NUMBER}
3752 @*The length in bits of the
3753 instruction register, such as 4 or 5 bits.
3754 @end itemize
3755
3756 A TAP may also provide optional @var{configparams}:
3757
3758 @itemize @bullet
3759 @item @code{-disable} (or @code{-enable})
3760 @*Use the @code{-disable} parameter to flag a TAP which is not
3761 linked into the scan chain after a reset using either TRST
3762 or the JTAG state machine's @sc{reset} state.
3763 You may use @code{-enable} to highlight the default state
3764 (the TAP is linked in).
3765 @xref{enablinganddisablingtaps,,Enabling and Disabling TAPs}.
3766 @item @code{-expected-id} @var{NUMBER}
3767 @*A non-zero @var{number} represents a 32-bit IDCODE
3768 which you expect to find when the scan chain is examined.
3769 These codes are not required by all JTAG devices.
3770 @emph{Repeat the option} as many times as required if more than one
3771 ID code could appear (for example, multiple versions).
3772 Specify @var{number} as zero to suppress warnings about IDCODE
3773 values that were found but not included in the list.
3774
3775 Provide this value if at all possible, since it lets OpenOCD
3776 tell when the scan chain it sees isn't right. These values
3777 are provided in vendors' chip documentation, usually a technical
3778 reference manual. Sometimes you may need to probe the JTAG
3779 hardware to find these values.
3780 @xref{autoprobing,,Autoprobing}.
3781 @item @code{-ignore-version}
3782 @*Specify this to ignore the JTAG version field in the @code{-expected-id}
3783 option. When vendors put out multiple versions of a chip, or use the same
3784 JTAG-level ID for several largely-compatible chips, it may be more practical
3785 to ignore the version field than to update config files to handle all of
3786 the various chip IDs. The version field is defined as bit 28-31 of the IDCODE.
3787 @item @code{-ircapture} @var{NUMBER}
3788 @*The bit pattern loaded by the TAP into the JTAG shift register
3789 on entry to the @sc{ircapture} state, such as 0x01.
3790 JTAG requires the two LSBs of this value to be 01.
3791 By default, @code{-ircapture} and @code{-irmask} are set
3792 up to verify that two-bit value. You may provide
3793 additional bits if you know them, or indicate that
3794 a TAP doesn't conform to the JTAG specification.
3795 @item @code{-irmask} @var{NUMBER}
3796 @*A mask used with @code{-ircapture}
3797 to verify that instruction scans work correctly.
3798 Such scans are not used by OpenOCD except to verify that
3799 there seems to be no problems with JTAG scan chain operations.
3800 @item @code{-ignore-syspwrupack}
3801 @*Specify this to ignore the CSYSPWRUPACK bit in the ARM DAP DP CTRL/STAT
3802 register during initial examination and when checking the sticky error bit.
3803 This bit is normally checked after setting the CSYSPWRUPREQ bit, but some
3804 devices do not set the ack bit until sometime later.
3805 @end itemize
3806 @end deffn
3807
3808 @section Other TAP commands
3809
3810 @deffn Command {jtag cget} dotted.name @option{-event} event_name
3811 @deffnx Command {jtag configure} dotted.name @option{-event} event_name handler
3812 At this writing this TAP attribute
3813 mechanism is used only for event handling.
3814 (It is not a direct analogue of the @code{cget}/@code{configure}
3815 mechanism for debugger targets.)
3816 See the next section for information about the available events.
3817
3818 The @code{configure} subcommand assigns an event handler,
3819 a TCL string which is evaluated when the event is triggered.
3820 The @code{cget} subcommand returns that handler.
3821 @end deffn
3822
3823 @section TAP Events
3824 @cindex events
3825 @cindex TAP events
3826
3827 OpenOCD includes two event mechanisms.
3828 The one presented here applies to all JTAG TAPs.
3829 The other applies to debugger targets,
3830 which are associated with certain TAPs.
3831
3832 The TAP events currently defined are:
3833
3834 @itemize @bullet
3835 @item @b{post-reset}
3836 @* The TAP has just completed a JTAG reset.
3837 The tap may still be in the JTAG @sc{reset} state.
3838 Handlers for these events might perform initialization sequences
3839 such as issuing TCK cycles, TMS sequences to ensure
3840 exit from the ARM SWD mode, and more.
3841
3842 Because the scan chain has not yet been verified, handlers for these events
3843 @emph{should not issue commands which scan the JTAG IR or DR registers}
3844 of any particular target.
3845 @b{NOTE:} As this is written (September 2009), nothing prevents such access.
3846 @item @b{setup}
3847 @* The scan chain has been reset and verified.
3848 This handler may enable TAPs as needed.
3849 @item @b{tap-disable}
3850 @* The TAP needs to be disabled. This handler should
3851 implement @command{jtag tapdisable}
3852 by issuing the relevant JTAG commands.
3853 @item @b{tap-enable}
3854 @* The TAP needs to be enabled. This handler should
3855 implement @command{jtag tapenable}
3856 by issuing the relevant JTAG commands.
3857 @end itemize
3858
3859 If you need some action after each JTAG reset which isn't actually
3860 specific to any TAP (since you can't yet trust the scan chain's
3861 contents to be accurate), you might:
3862
3863 @example
3864 jtag configure CHIP.jrc -event post-reset @{
3865 echo "JTAG Reset done"
3866 ... non-scan jtag operations to be done after reset
3867 @}
3868 @end example
3869
3870
3871 @anchor{enablinganddisablingtaps}
3872 @section Enabling and Disabling TAPs
3873 @cindex JTAG Route Controller
3874 @cindex jrc
3875
3876 In some systems, a @dfn{JTAG Route Controller} (JRC)
3877 is used to enable and/or disable specific JTAG TAPs.
3878 Many ARM-based chips from Texas Instruments include
3879 an ``ICEPick'' module, which is a JRC.
3880 Such chips include DaVinci and OMAP3 processors.
3881
3882 A given TAP may not be visible until the JRC has been
3883 told to link it into the scan chain; and if the JRC
3884 has been told to unlink that TAP, it will no longer
3885 be visible.
3886 Such routers address problems that JTAG ``bypass mode''
3887 ignores, such as:
3888
3889 @itemize
3890 @item The scan chain can only go as fast as its slowest TAP.
3891 @item Having many TAPs slows instruction scans, since all
3892 TAPs receive new instructions.
3893 @item TAPs in the scan chain must be powered up, which wastes
3894 power and prevents debugging some power management mechanisms.
3895 @end itemize
3896
3897 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
3898 as implied by the existence of JTAG routers.
3899 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
3900 does include a kind of JTAG router functionality.
3901
3902 @c (a) currently the event handlers don't seem to be able to
3903 @c fail in a way that could lead to no-change-of-state.
3904
3905 In OpenOCD, tap enabling/disabling is invoked by the Tcl commands
3906 shown below, and is implemented using TAP event handlers.
3907 So for example, when defining a TAP for a CPU connected to
3908 a JTAG router, your @file{target.cfg} file
3909 should define TAP event handlers using
3910 code that looks something like this:
3911
3912 @example
3913 jtag configure CHIP.cpu -event tap-enable @{
3914 ... jtag operations using CHIP.jrc
3915 @}
3916 jtag configure CHIP.cpu -event tap-disable @{
3917 ... jtag operations using CHIP.jrc
3918 @}
3919 @end example
3920
3921 Then you might want that CPU's TAP enabled almost all the time:
3922
3923 @example
3924 jtag configure $CHIP.jrc -event setup "jtag tapenable $CHIP.cpu"
3925 @end example
3926
3927 Note how that particular setup event handler declaration
3928 uses quotes to evaluate @code{$CHIP} when the event is configured.
3929 Using brackets @{ @} would cause it to be evaluated later,
3930 at runtime, when it might have a different value.
3931
3932 @deffn Command {jtag tapdisable} dotted.name
3933 If necessary, disables the tap
3934 by sending it a @option{tap-disable} event.
3935 Returns the string "1" if the tap
3936 specified by @var{dotted.name} is enabled,
3937 and "0" if it is disabled.
3938 @end deffn
3939
3940 @deffn Command {jtag tapenable} dotted.name
3941 If necessary, enables the tap
3942 by sending it a @option{tap-enable} event.
3943 Returns the string "1" if the tap
3944 specified by @var{dotted.name} is enabled,
3945 and "0" if it is disabled.
3946 @end deffn
3947
3948 @deffn Command {jtag tapisenabled} dotted.name
3949 Returns the string "1" if the tap
3950 specified by @var{dotted.name} is enabled,
3951 and "0" if it is disabled.
3952
3953 @quotation Note
3954 Humans will find the @command{scan_chain} command more helpful
3955 for querying the state of the JTAG taps.
3956 @end quotation
3957 @end deffn
3958
3959 @anchor{autoprobing}
3960 @section Autoprobing
3961 @cindex autoprobe
3962 @cindex JTAG autoprobe
3963
3964 TAP configuration is the first thing that needs to be done
3965 after interface and reset configuration. Sometimes it's
3966 hard finding out what TAPs exist, or how they are identified.
3967 Vendor documentation is not always easy to find and use.
3968
3969 To help you get past such problems, OpenOCD has a limited
3970 @emph{autoprobing} ability to look at the scan chain, doing
3971 a @dfn{blind interrogation} and then reporting the TAPs it finds.
3972 To use this mechanism, start the OpenOCD server with only data
3973 that configures your JTAG interface, and arranges to come up
3974 with a slow clock (many devices don't support fast JTAG clocks
3975 right when they come out of reset).
3976
3977 For example, your @file{openocd.cfg} file might have:
3978
3979 @example
3980 source [find interface/olimex-arm-usb-tiny-h.cfg]
3981 reset_config trst_and_srst
3982 jtag_rclk 8
3983 @end example
3984
3985 When you start the server without any TAPs configured, it will
3986 attempt to autoconfigure the TAPs. There are two parts to this:
3987
3988 @enumerate
3989 @item @emph{TAP discovery} ...
3990 After a JTAG reset (sometimes a system reset may be needed too),
3991 each TAP's data registers will hold the contents of either the
3992 IDCODE or BYPASS register.
3993 If JTAG communication is working, OpenOCD will see each TAP,
3994 and report what @option{-expected-id} to use with it.
3995 @item @emph{IR Length discovery} ...
3996 Unfortunately JTAG does not provide a reliable way to find out
3997 the value of the @option{-irlen} parameter to use with a TAP
3998 that is discovered.
3999 If OpenOCD can discover the length of a TAP's instruction
4000 register, it will report it.
4001 Otherwise you may need to consult vendor documentation, such
4002 as chip data sheets or BSDL files.
4003 @end enumerate
4004
4005 In many cases your board will have a simple scan chain with just
4006 a single device. Here's what OpenOCD reported with one board
4007 that's a bit more complex:
4008
4009 @example
4010 clock speed 8 kHz
4011 There are no enabled taps. AUTO PROBING MIGHT NOT WORK!!
4012 AUTO auto0.tap - use "jtag newtap auto0 tap -expected-id 0x2b900f0f ..."
4013 AUTO auto1.tap - use "jtag newtap auto1 tap -expected-id 0x07926001 ..."
4014 AUTO auto2.tap - use "jtag newtap auto2 tap -expected-id 0x0b73b02f ..."
4015 AUTO auto0.tap - use "... -irlen 4"
4016 AUTO auto1.tap - use "... -irlen 4"
4017 AUTO auto2.tap - use "... -irlen 6"
4018 no gdb ports allocated as no target has been specified
4019 @end example
4020
4021 Given that information, you should be able to either find some existing
4022 config files to use, or create your own. If you create your own, you
4023 would configure from the bottom up: first a @file{target.cfg} file
4024 with these TAPs, any targets associated with them, and any on-chip
4025 resources; then a @file{board.cfg} with off-chip resources, clocking,
4026 and so forth.
4027
4028 @anchor{dapdeclaration}
4029 @section DAP declaration (ARMv7 and ARMv8 targets)
4030 @cindex DAP declaration
4031
4032 Since OpenOCD version 0.11.0, the Debug Access Port (DAP) is
4033 no longer implicitly created together with the target. It must be
4034 explicitly declared using the @command{dap create} command. For all
4035 ARMv7 and ARMv8 targets, the option "@option{-dap} @var{dap_name}" has to be used
4036 instead of "@option{-chain-position} @var{dotted.name}" when the target is created.
4037
4038 The @command{dap} command group supports the following sub-commands:
4039
4040 @deffn Command {dap create} dap_name @option{-chain-position} dotted.name configparams...
4041 Declare a DAP instance named @var{dap_name} linked to the JTAG tap
4042 @var{dotted.name}. This also creates a new command (@command{dap_name})
4043 which is used for various purposes including additional configuration.
4044 There can only be one DAP for each JTAG tap in the system.
4045
4046 A DAP may also provide optional @var{configparams}:
4047
4048 @itemize @bullet
4049 @item @code{-ignore-syspwrupack}
4050 @*Specify this to ignore the CSYSPWRUPACK bit in the ARM DAP DP CTRL/STAT
4051 register during initial examination and when checking the sticky error bit.
4052 This bit is normally checked after setting the CSYSPWRUPREQ bit, but some
4053 devices do not set the ack bit until sometime later.
4054 @end itemize
4055 @end deffn
4056
4057 @deffn Command {dap names}
4058 This command returns a list of all registered DAP objects. It it useful mainly
4059 for TCL scripting.
4060 @end deffn
4061
4062 @deffn Command {dap info} [num]
4063 Displays the ROM table for MEM-AP @var{num},
4064 defaulting to the currently selected AP of the currently selected target.
4065 @end deffn
4066
4067 @deffn Command {dap init}
4068 Initialize all registered DAPs. This command is used internally
4069 during initialization. It can be issued at any time after the
4070 initialization, too.
4071 @end deffn
4072
4073 The following commands exist as subcommands of DAP instances:
4074
4075 @deffn Command {$dap_name info} [num]
4076 Displays the ROM table for MEM-AP @var{num},
4077 defaulting to the currently selected AP.
4078 @end deffn
4079
4080 @deffn Command {$dap_name apid} [num]
4081 Displays ID register from AP @var{num}, defaulting to the currently selected AP.
4082 @end deffn
4083
4084 @anchor{DAP subcommand apreg}
4085 @deffn Command {$dap_name apreg} ap_num reg [value]
4086 Displays content of a register @var{reg} from AP @var{ap_num}
4087 or set a new value @var{value}.
4088 @var{reg} is byte address of a word register, 0, 4, 8 ... 0xfc.
4089 @end deffn
4090
4091 @deffn Command {$dap_name apsel} [num]
4092 Select AP @var{num}, defaulting to 0.
4093 @end deffn
4094
4095 @deffn Command {$dap_name dpreg} reg [value]
4096 Displays the content of DP register at address @var{reg}, or set it to a new
4097 value @var{value}.
4098
4099 In case of SWD, @var{reg} is a value in packed format
4100 @math{dpbanksel << 4 | addr} and assumes values 0, 4, 8 ... 0xfc.
4101 In case of JTAG it only assumes values 0, 4, 8 and 0xc.
4102
4103 @emph{Note:} Consider using @command{poll off} to avoid any disturbing
4104 background activity by OpenOCD while you are operating at such low-level.
4105 @end deffn
4106
4107 @deffn Command {$dap_name baseaddr} [num]
4108 Displays debug base address from MEM-AP @var{num},
4109 defaulting to the currently selected AP.
4110 @end deffn
4111
4112 @deffn Command {$dap_name memaccess} [value]
4113 Displays the number of extra tck cycles in the JTAG idle to use for MEM-AP
4114 memory bus access [0-255], giving additional time to respond to reads.
4115 If @var{value} is defined, first assigns that.
4116 @end deffn
4117
4118 @deffn Command {$dap_name apcsw} [value [mask]]
4119 Displays or changes CSW bit pattern for MEM-AP transfers.
4120
4121 At the begin of each memory access the CSW pattern is extended (bitwise or-ed)
4122 by @dfn{Size} and @dfn{AddrInc} bit-fields according to transfer requirements
4123 and the result is written to the real CSW register. All bits except dynamically
4124 updated fields @dfn{Size} and @dfn{AddrInc} can be changed by changing
4125 the CSW pattern. Refer to ARM ADI v5 manual chapter 7.6.4 and appendix A
4126 for details.
4127
4128 Use @var{value} only syntax if you want to set the new CSW pattern as a whole.
4129 The example sets HPROT1 bit (required by Cortex-M) and clears the rest of
4130 the pattern:
4131 @example
4132 kx.dap apcsw 0x2000000
4133 @end example
4134
4135 If @var{mask} is also used, the CSW pattern is changed only on bit positions
4136 where the mask bit is 1. The following example sets HPROT3 (cacheable)
4137 and leaves the rest of the pattern intact. It configures memory access through
4138 DCache on Cortex-M7.
4139 @example
4140 set CSW_HPROT3_CACHEABLE [expr 1 << 27]
4141 samv.dap apcsw $CSW_HPROT3_CACHEABLE $CSW_HPROT3_CACHEABLE
4142 @end example
4143
4144 Another example clears SPROT bit and leaves the rest of pattern intact:
4145 @example
4146 set CSW_SPROT [expr 1 << 30]
4147 samv.dap apcsw 0 $CSW_SPROT
4148 @end example
4149
4150 @emph{Note:} If you want to check the real value of CSW, not CSW pattern, use
4151 @code{xxx.dap apreg 0}. @xref{DAP subcommand apreg,,}.
4152
4153 @emph{Warning:} Some of the CSW bits are vital for working memory transfer.
4154 If you set a wrong CSW pattern and MEM-AP stopped working, use the following
4155 example with a proper dap name:
4156 @example
4157 xxx.dap apcsw default
4158 @end example
4159 @end deffn
4160
4161 @deffn Command {$dap_name ti_be_32_quirks} [@option{enable}]
4162 Set/get quirks mode for TI TMS450/TMS570 processors
4163 Disabled by default
4164 @end deffn
4165
4166
4167 @node CPU Configuration
4168 @chapter CPU Configuration
4169 @cindex GDB target
4170
4171 This chapter discusses how to set up GDB debug targets for CPUs.
4172 You can also access these targets without GDB
4173 (@pxref{Architecture and Core Commands},
4174 and @ref{targetstatehandling,,Target State handling}) and
4175 through various kinds of NAND and NOR flash commands.
4176 If you have multiple CPUs you can have multiple such targets.
4177
4178 We'll start by looking at how to examine the targets you have,
4179 then look at how to add one more target and how to configure it.
4180
4181 @section Target List
4182 @cindex target, current
4183 @cindex target, list
4184
4185 All targets that have been set up are part of a list,
4186 where each member has a name.
4187 That name should normally be the same as the TAP name.
4188 You can display the list with the @command{targets}
4189 (plural!) command.
4190 This display often has only one CPU; here's what it might
4191 look like with more than one:
4192 @verbatim
4193 TargetName Type Endian TapName State
4194 -- ------------------ ---------- ------ ------------------ ------------
4195 0* at91rm9200.cpu arm920t little at91rm9200.cpu running
4196 1 MyTarget cortex_m little mychip.foo tap-disabled
4197 @end verbatim
4198
4199 One member of that list is the @dfn{current target}, which
4200 is implicitly referenced by many commands.
4201 It's the one marked with a @code{*} near the target name.
4202 In particular, memory addresses often refer to the address
4203 space seen by that current target.
4204 Commands like @command{mdw} (memory display words)
4205 and @command{flash erase_address} (erase NOR flash blocks)
4206 are examples; and there are many more.
4207
4208 Several commands let you examine the list of targets:
4209
4210 @deffn Command {target current}
4211 Returns the name of the current target.
4212 @end deffn
4213
4214 @deffn Command {target names}
4215 Lists the names of all current targets in the list.
4216 @example
4217 foreach t [target names] @{
4218 puts [format "Target: %s\n" $t]
4219 @}
4220 @end example
4221 @end deffn
4222
4223 @c yep, "target list" would have been better.
4224 @c plus maybe "target setdefault".
4225
4226 @deffn Command targets [name]
4227 @emph{Note: the name of this command is plural. Other target
4228 command names are singular.}
4229
4230 With no parameter, this command displays a table of all known
4231 targets in a user friendly form.
4232
4233 With a parameter, this command sets the current target to
4234 the given target with the given @var{name}; this is
4235 only relevant on boards which have more than one target.
4236 @end deffn
4237
4238 @section Target CPU Types
4239 @cindex target type
4240 @cindex CPU type
4241
4242 Each target has a @dfn{CPU type}, as shown in the output of
4243 the @command{targets} command. You need to specify that type
4244 when calling @command{target create}.
4245 The CPU type indicates more than just the instruction set.
4246 It also indicates how that instruction set is implemented,
4247 what kind of debug support it integrates,
4248 whether it has an MMU (and if so, what kind),
4249 what core-specific commands may be available
4250 (@pxref{Architecture and Core Commands}),
4251 and more.
4252
4253 It's easy to see what target types are supported,
4254 since there's a command to list them.
4255
4256 @anchor{targettypes}
4257 @deffn Command {target types}
4258 Lists all supported target types.
4259 At this writing, the supported CPU types are:
4260
4261 @itemize @bullet
4262 @item @code{arm11} -- this is a generation of ARMv6 cores
4263 @item @code{arm720t} -- this is an ARMv4 core with an MMU
4264 @item @code{arm7tdmi} -- this is an ARMv4 core
4265 @item @code{arm920t} -- this is an ARMv4 core with an MMU
4266 @item @code{arm926ejs} -- this is an ARMv5 core with an MMU
4267 @item @code{arm966e} -- this is an ARMv5 core
4268 @item @code{arm9tdmi} -- this is an ARMv4 core
4269 @item @code{avr} -- implements Atmel's 8-bit AVR instruction set.
4270 (Support for this is preliminary and incomplete.)
4271 @item @code{cortex_a} -- this is an ARMv7 core with an MMU
4272 @item @code{cortex_m} -- this is an ARMv7 core, supporting only the
4273 compact Thumb2 instruction set.
4274 @item @code{aarch64} -- this is an ARMv8-A core with an MMU
4275 @item @code{dragonite} -- resembles arm966e
4276 @item @code{dsp563xx} -- implements Freescale's 24-bit DSP.
4277 (Support for this is still incomplete.)
4278 @item @code{fa526} -- resembles arm920 (w/o Thumb)
4279 @item @code{feroceon} -- resembles arm926
4280 @item @code{mips_m4k} -- a MIPS core
4281 @item @code{xscale} -- this is actually an architecture,
4282 not a CPU type. It is based on the ARMv5 architecture.
4283 @item @code{openrisc} -- this is an OpenRISC 1000 core.
4284 The current implementation supports three JTAG TAP cores:
4285 @item @code{ls1_sap} -- this is the SAP on NXP LS102x CPUs,
4286 allowing access to physical memory addresses independently of CPU cores.
4287 @itemize @minus
4288 @item @code{OpenCores TAP} (See: @url{http://opencores.org/project,jtag})
4289 @item @code{Altera Virtual JTAG TAP} (See: @url{http://www.altera.com/literature/ug/ug_virtualjtag.pdf})
4290 @item @code{Xilinx BSCAN_* virtual JTAG interface} (See: @url{http://www.xilinx.com/support/documentation/sw_manuals/xilinx14_2/spartan6_hdl.pdf})
4291 @end itemize
4292 And two debug interfaces cores:
4293 @itemize @minus
4294 @item @code{Advanced debug interface} (See: @url{http://opencores.org/project,adv_debug_sys})
4295 @item @code{SoC Debug Interface} (See: @url{http://opencores.org/project,dbg_interface})
4296 @end itemize
4297 @end itemize
4298 @end deffn
4299
4300 To avoid being confused by the variety of ARM based cores, remember
4301 this key point: @emph{ARM is a technology licencing company}.
4302 (See: @url{http://www.arm.com}.)
4303 The CPU name used by OpenOCD will reflect the CPU design that was
4304 licensed, not a vendor brand which incorporates that design.
4305 Name prefixes like arm7, arm9, arm11, and cortex
4306 reflect design generations;
4307 while names like ARMv4, ARMv5, ARMv6, ARMv7 and ARMv8
4308 reflect an architecture version implemented by a CPU design.
4309
4310 @anchor{targetconfiguration}
4311 @section Target Configuration
4312
4313 Before creating a ``target'', you must have added its TAP to the scan chain.
4314 When you've added that TAP, you will have a @code{dotted.name}
4315 which is used to set up the CPU support.
4316 The chip-specific configuration file will normally configure its CPU(s)
4317 right after it adds all of the chip's TAPs to the scan chain.
4318
4319 Although you can set up a target in one step, it's often clearer if you
4320 use shorter commands and do it in two steps: create it, then configure
4321 optional parts.
4322 All operations on the target after it's created will use a new
4323 command, created as part of target creation.
4324
4325 The two main things to configure after target creation are
4326 a work area, which usually has target-specific defaults even
4327 if the board setup code overrides them later;
4328 and event handlers (@pxref{targetevents,,Target Events}), which tend
4329 to be much more board-specific.
4330 The key steps you use might look something like this
4331
4332 @example
4333 dap create mychip.dap -chain-position mychip.cpu
4334 target create MyTarget cortex_m -dap mychip.dap
4335 MyTarget configure -work-area-phys 0x08000 -work-area-size 8096
4336 MyTarget configure -event reset-deassert-pre @{ jtag_rclk 5 @}
4337 MyTarget configure -event reset-init @{ myboard_reinit @}
4338 @end example
4339
4340 You should specify a working area if you can; typically it uses some
4341 on-chip SRAM.
4342 Such a working area can speed up many things, including bulk
4343 writes to target memory;
4344 flash operations like checking to see if memory needs to be erased;
4345 GDB memory checksumming;
4346 and more.
4347
4348 @quotation Warning
4349 On more complex chips, the work area can become
4350 inaccessible when application code
4351 (such as an operating system)
4352 enables or disables the MMU.
4353 For example, the particular MMU context used to access the virtual
4354 address will probably matter ... and that context might not have
4355 easy access to other addresses needed.
4356 At this writing, OpenOCD doesn't have much MMU intelligence.
4357 @end quotation
4358
4359 It's often very useful to define a @code{reset-init} event handler.
4360 For systems that are normally used with a boot loader,
4361 common tasks include updating clocks and initializing memory
4362 controllers.
4363 That may be needed to let you write the boot loader into flash,
4364 in order to ``de-brick'' your board; or to load programs into
4365 external DDR memory without having run the boot loader.
4366
4367 @deffn Command {target create} target_name type configparams...
4368 This command creates a GDB debug target that refers to a specific JTAG tap.
4369 It enters that target into a list, and creates a new
4370 command (@command{@var{target_name}}) which is used for various
4371 purposes including additional configuration.
4372
4373 @itemize @bullet
4374 @item @var{target_name} ... is the name of the debug target.
4375 By convention this should be the same as the @emph{dotted.name}
4376 of the TAP associated with this target, which must be specified here
4377 using the @code{-chain-position @var{dotted.name}} configparam.
4378
4379 This name is also used to create the target object command,
4380 referred to here as @command{$target_name},
4381 and in other places the target needs to be identified.
4382 @item @var{type} ... specifies the target type. @xref{targettypes,,target types}.
4383 @item @var{configparams} ... all parameters accepted by
4384 @command{$target_name configure} are permitted.
4385 If the target is big-endian, set it here with @code{-endian big}.
4386
4387 You @emph{must} set the @code{-chain-position @var{dotted.name}} or
4388 @code{-dap @var{dap_name}} here.
4389 @end itemize
4390 @end deffn
4391
4392 @deffn Command {$target_name configure} configparams...
4393 The options accepted by this command may also be
4394 specified as parameters to @command{target create}.
4395 Their values can later be queried one at a time by
4396 using the @command{$target_name cget} command.
4397
4398 @emph{Warning:} changing some of these after setup is dangerous.
4399 For example, moving a target from one TAP to another;
4400 and changing its endianness.
4401
4402 @itemize @bullet
4403
4404 @item @code{-chain-position} @var{dotted.name} -- names the TAP
4405 used to access this target.
4406
4407 @item @code{-dap} @var{dap_name} -- names the DAP used to access
4408 this target. @xref{dapdeclaration,,DAP declaration}, on how to
4409 create and manage DAP instances.
4410
4411 @item @code{-endian} (@option{big}|@option{little}) -- specifies
4412 whether the CPU uses big or little endian conventions
4413
4414 @item @code{-event} @var{event_name} @var{event_body} --
4415 @xref{targetevents,,Target Events}.
4416 Note that this updates a list of named event handlers.
4417 Calling this twice with two different event names assigns
4418 two different handlers, but calling it twice with the
4419 same event name assigns only one handler.
4420
4421 Current target is temporarily overridden to the event issuing target
4422 before handler code starts and switched back after handler is done.
4423
4424 @item @code{-work-area-backup} (@option{0}|@option{1}) -- says
4425 whether the work area gets backed up; by default,
4426 @emph{it is not backed up.}
4427 When possible, use a working_area that doesn't need to be backed up,
4428 since performing a backup slows down operations.
4429 For example, the beginning of an SRAM block is likely to
4430 be used by most build systems, but the end is often unused.
4431
4432 @item @code{-work-area-size} @var{size} -- specify work are size,
4433 in bytes. The same size applies regardless of whether its physical
4434 or virtual address is being used.
4435
4436 @item @code{-work-area-phys} @var{address} -- set the work area
4437 base @var{address} to be used when no MMU is active.
4438
4439 @item @code{-work-area-virt} @var{address} -- set the work area
4440 base @var{address} to be used when an MMU is active.
4441 @emph{Do not specify a value for this except on targets with an MMU.}
4442 The value should normally correspond to a static mapping for the
4443 @code{-work-area-phys} address, set up by the current operating system.
4444
4445 @anchor{rtostype}
4446 @item @code{-rtos} @var{rtos_type} -- enable rtos support for target,
4447 @var{rtos_type} can be one of @option{auto}, @option{eCos},
4448 @option{ThreadX}, @option{FreeRTOS}, @option{linux}, @option{ChibiOS},
4449 @option{embKernel}, @option{mqx}, @option{uCOS-III}, @option{nuttx}
4450 @xref{gdbrtossupport,,RTOS Support}.
4451
4452 @item @code{-defer-examine} -- skip target examination at initial JTAG chain
4453 scan and after a reset. A manual call to arp_examine is required to
4454 access the target for debugging.
4455
4456 @item @code{-ap-num} @var{ap_number} -- set DAP access port for target,
4457 @var{ap_number} is the numeric index of the DAP AP the target is connected to.
4458 Use this option with systems where multiple, independent cores are connected
4459 to separate access ports of the same DAP.
4460
4461 @item @code{-cti} @var{cti_name} -- set Cross-Trigger Interface (CTI) connected
4462 to the target. Currently, only the @code{aarch64} target makes use of this option,
4463 where it is a mandatory configuration for the target run control.
4464 @xref{armcrosstrigger,,ARM Cross-Trigger Interface},
4465 for instruction on how to declare and control a CTI instance.
4466
4467 @anchor{gdbportoverride}
4468 @item @code{-gdb-port} @var{number} -- see command @command{gdb_port} for the
4469 possible values of the parameter @var{number}, which are not only numeric values.
4470 Use this option to override, for this target only, the global parameter set with
4471 command @command{gdb_port}.
4472 @xref{gdb_port,,command gdb_port}.
4473 @end itemize
4474 @end deffn
4475
4476 @section Other $target_name Commands
4477 @cindex object command
4478
4479 The Tcl/Tk language has the concept of object commands,
4480 and OpenOCD adopts that same model for targets.
4481
4482 A good Tk example is a on screen button.
4483 Once a button is created a button
4484 has a name (a path in Tk terms) and that name is useable as a first
4485 class command. For example in Tk, one can create a button and later
4486 configure it like this:
4487
4488 @example
4489 # Create
4490 button .foobar -background red -command @{ foo @}
4491 # Modify
4492 .foobar configure -foreground blue
4493 # Query
4494 set x [.foobar cget -background]
4495 # Report
4496 puts [format "The button is %s" $x]
4497 @end example
4498
4499 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
4500 button, and its object commands are invoked the same way.
4501
4502 @example
4503 str912.cpu mww 0x1234 0x42
4504 omap3530.cpu mww 0x5555 123
4505 @end example
4506
4507 The commands supported by OpenOCD target objects are:
4508
4509 @deffn Command {$target_name arp_examine} @option{allow-defer}
4510 @deffnx Command {$target_name arp_halt}
4511 @deffnx Command {$target_name arp_poll}
4512 @deffnx Command {$target_name arp_reset}
4513 @deffnx Command {$target_name arp_waitstate}
4514 Internal OpenOCD scripts (most notably @file{startup.tcl})
4515 use these to deal with specific reset cases.
4516 They are not otherwise documented here.
4517 @end deffn
4518
4519 @deffn Command {$target_name array2mem} arrayname width address count
4520 @deffnx Command {$target_name mem2array} arrayname width address count
4521 These provide an efficient script-oriented interface to memory.
4522 The @code{array2mem} primitive writes bytes, halfwords, or words;
4523 while @code{mem2array} reads them.
4524 In both cases, the TCL side uses an array, and
4525 the target side uses raw memory.
4526
4527 The efficiency comes from enabling the use of
4528 bulk JTAG data transfer operations.
4529 The script orientation comes from working with data
4530 values that are packaged for use by TCL scripts;
4531 @command{mdw} type primitives only print data they retrieve,
4532 and neither store nor return those values.
4533
4534 @itemize
4535 @item @var{arrayname} ... is the name of an array variable
4536 @item @var{width} ... is 8/16/32 - indicating the memory access size
4537 @item @var{address} ... is the target memory address
4538 @item @var{count} ... is the number of elements to process
4539 @end itemize
4540 @end deffn
4541
4542 @deffn Command {$target_name cget} queryparm
4543 Each configuration parameter accepted by
4544 @command{$target_name configure}
4545 can be individually queried, to return its current value.
4546 The @var{queryparm} is a parameter name
4547 accepted by that command, such as @code{-work-area-phys}.
4548 There are a few special cases:
4549
4550 @itemize @bullet
4551 @item @code{-event} @var{event_name} -- returns the handler for the
4552 event named @var{event_name}.
4553 This is a special case because setting a handler requires
4554 two parameters.
4555 @item @code{-type} -- returns the target type.
4556 This is a special case because this is set using
4557 @command{target create} and can't be changed
4558 using @command{$target_name configure}.
4559 @end itemize
4560
4561 For example, if you wanted to summarize information about
4562 all the targets you might use something like this:
4563
4564 @example
4565 foreach name [target names] @{
4566 set y [$name cget -endian]
4567 set z [$name cget -type]
4568 puts [format "Chip %d is %s, Endian: %s, type: %s" \
4569 $x $name $y $z]
4570 @}
4571 @end example
4572 @end deffn
4573
4574 @anchor{targetcurstate}
4575 @deffn Command {$target_name curstate}
4576 Displays the current target state:
4577 @code{debug-running},
4578 @code{halted},
4579 @code{reset},
4580 @code{running}, or @code{unknown}.
4581 (Also, @pxref{eventpolling,,Event Polling}.)
4582 @end deffn
4583
4584 @deffn Command {$target_name eventlist}
4585 Displays a table listing all event handlers
4586 currently associated with this target.
4587 @xref{targetevents,,Target Events}.
4588 @end deffn
4589
4590 @deffn Command {$target_name invoke-event} event_name
4591 Invokes the handler for the event named @var{event_name}.
4592 (This is primarily intended for use by OpenOCD framework
4593 code, for example by the reset code in @file{startup.tcl}.)
4594 @end deffn
4595
4596 @deffn Command {$target_name mdw} addr [count]
4597 @deffnx Command {$target_name mdh} addr [count]
4598 @deffnx Command {$target_name mdb} addr [count]
4599 Display contents of address @var{addr}, as
4600 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
4601 or 8-bit bytes (@command{mdb}).
4602 If @var{count} is specified, displays that many units.
4603 (If you want to manipulate the data instead of displaying it,
4604 see the @code{mem2array} primitives.)
4605 @end deffn
4606
4607 @deffn Command {$target_name mww} addr word
4608 @deffnx Command {$target_name mwh} addr halfword
4609 @deffnx Command {$target_name mwb} addr byte
4610 Writes the specified @var{word} (32 bits),
4611 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4612 at the specified address @var{addr}.
4613 @end deffn
4614
4615 @anchor{targetevents}
4616 @section Target Events
4617 @cindex target events
4618 @cindex events
4619 At various times, certain things can happen, or you want them to happen.
4620 For example:
4621 @itemize @bullet
4622 @item What should happen when GDB connects? Should your target reset?
4623 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
4624 @item Is using SRST appropriate (and possible) on your system?
4625 Or instead of that, do you need to issue JTAG commands to trigger reset?
4626 SRST usually resets everything on the scan chain, which can be inappropriate.
4627 @item During reset, do you need to write to certain memory locations
4628 to set up system clocks or
4629 to reconfigure the SDRAM?
4630 How about configuring the watchdog timer, or other peripherals,
4631 to stop running while you hold the core stopped for debugging?
4632 @end itemize
4633
4634 All of the above items can be addressed by target event handlers.
4635 These are set up by @command{$target_name configure -event} or
4636 @command{target create ... -event}.
4637
4638 The programmer's model matches the @code{-command} option used in Tcl/Tk
4639 buttons and events. The two examples below act the same, but one creates
4640 and invokes a small procedure while the other inlines it.
4641
4642 @example
4643 proc my_init_proc @{ @} @{
4644 echo "Disabling watchdog..."
4645 mww 0xfffffd44 0x00008000
4646 @}
4647 mychip.cpu configure -event reset-init my_init_proc
4648 mychip.cpu configure -event reset-init @{
4649 echo "Disabling watchdog..."
4650 mww 0xfffffd44 0x00008000
4651 @}
4652 @end example
4653
4654 The following target events are defined:
4655
4656 @itemize @bullet
4657 @item @b{debug-halted}
4658 @* The target has halted for debug reasons (i.e.: breakpoint)
4659 @item @b{debug-resumed}
4660 @* The target has resumed (i.e.: GDB said run)
4661 @item @b{early-halted}
4662 @* Occurs early in the halt process
4663 @item @b{examine-start}
4664 @* Before target examine is called.
4665 @item @b{examine-end}
4666 @* After target examine is called with no errors.
4667 @item @b{gdb-attach}
4668 @* When GDB connects. Issued before any GDB communication with the target
4669 starts. GDB expects the target is halted during attachment.
4670 @xref{gdbmeminspect,,GDB as a non-intrusive memory inspector}, how to
4671 connect GDB to running target.
4672 The event can be also used to set up the target so it is possible to probe flash.
4673 Probing flash is necessary during GDB connect if you want to use
4674 @pxref{programmingusinggdb,,programming using GDB}.
4675 Another use of the flash memory map is for GDB to automatically choose
4676 hardware or software breakpoints depending on whether the breakpoint
4677 is in RAM or read only memory.
4678 Default is @code{halt}
4679 @item @b{gdb-detach}
4680 @* When GDB disconnects
4681 @item @b{gdb-end}
4682 @* When the target has halted and GDB is not doing anything (see early halt)
4683 @item @b{gdb-flash-erase-start}
4684 @* Before the GDB flash process tries to erase the flash (default is
4685 @code{reset init})
4686 @item @b{gdb-flash-erase-end}
4687 @* After the GDB flash process has finished erasing the flash
4688 @item @b{gdb-flash-write-start}
4689 @* Before GDB writes to the flash
4690 @item @b{gdb-flash-write-end}
4691 @* After GDB writes to the flash (default is @code{reset halt})
4692 @item @b{gdb-start}
4693 @* Before the target steps, GDB is trying to start/resume the target
4694 @item @b{halted}
4695 @* The target has halted
4696 @item @b{reset-assert-pre}
4697 @* Issued as part of @command{reset} processing
4698 after @command{reset-start} was triggered
4699 but before either SRST alone is asserted on the scan chain,
4700 or @code{reset-assert} is triggered.
4701 @item @b{reset-assert}
4702 @* Issued as part of @command{reset} processing
4703 after @command{reset-assert-pre} was triggered.
4704 When such a handler is present, cores which support this event will use
4705 it instead of asserting SRST.
4706 This support is essential for debugging with JTAG interfaces which
4707 don't include an SRST line (JTAG doesn't require SRST), and for
4708 selective reset on scan chains that have multiple targets.
4709 @item @b{reset-assert-post}
4710 @* Issued as part of @command{reset} processing
4711 after @code{reset-assert} has been triggered.
4712 or the target asserted SRST on the entire scan chain.
4713 @item @b{reset-deassert-pre}
4714 @* Issued as part of @command{reset} processing
4715 after @code{reset-assert-post} has been triggered.
4716 @item @b{reset-deassert-post}
4717 @* Issued as part of @command{reset} processing
4718 after @code{reset-deassert-pre} has been triggered
4719 and (if the target is using it) after SRST has been
4720 released on the scan chain.
4721 @item @b{reset-end}
4722 @* Issued as the final step in @command{reset} processing.
4723 @item @b{reset-init}
4724 @* Used by @b{reset init} command for board-specific initialization.
4725 This event fires after @emph{reset-deassert-post}.
4726
4727 This is where you would configure PLLs and clocking, set up DRAM so
4728 you can download programs that don't fit in on-chip SRAM, set up pin
4729 multiplexing, and so on.
4730 (You may be able to switch to a fast JTAG clock rate here, after
4731 the target clocks are fully set up.)
4732 @item @b{reset-start}
4733 @* Issued as the first step in @command{reset} processing
4734 before @command{reset-assert-pre} is called.
4735
4736 This is the most robust place to use @command{jtag_rclk}
4737 or @command{adapter_khz} to switch to a low JTAG clock rate,
4738 when reset disables PLLs needed to use a fast clock.
4739 @item @b{resume-start}
4740 @* Before any target is resumed
4741 @item @b{resume-end}
4742 @* After all targets have resumed
4743 @item @b{resumed}
4744 @* Target has resumed
4745 @item @b{trace-config}
4746 @* After target hardware trace configuration was changed
4747 @end itemize
4748
4749 @node Flash Commands
4750 @chapter Flash Commands
4751
4752 OpenOCD has different commands for NOR and NAND flash;
4753 the ``flash'' command works with NOR flash, while
4754 the ``nand'' command works with NAND flash.
4755 This partially reflects different hardware technologies:
4756 NOR flash usually supports direct CPU instruction and data bus access,
4757 while data from a NAND flash must be copied to memory before it can be
4758 used. (SPI flash must also be copied to memory before use.)
4759 However, the documentation also uses ``flash'' as a generic term;
4760 for example, ``Put flash configuration in board-specific files''.
4761
4762 Flash Steps:
4763 @enumerate
4764 @item Configure via the command @command{flash bank}
4765 @* Do this in a board-specific configuration file,
4766 passing parameters as needed by the driver.
4767 @item Operate on the flash via @command{flash subcommand}
4768 @* Often commands to manipulate the flash are typed by a human, or run
4769 via a script in some automated way. Common tasks include writing a
4770 boot loader, operating system, or other data.
4771 @item GDB Flashing
4772 @* Flashing via GDB requires the flash be configured via ``flash
4773 bank'', and the GDB flash features be enabled.
4774 @xref{gdbconfiguration,,GDB Configuration}.
4775 @end enumerate
4776
4777 Many CPUs have the ability to ``boot'' from the first flash bank.
4778 This means that misprogramming that bank can ``brick'' a system,
4779 so that it can't boot.
4780 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
4781 board by (re)installing working boot firmware.
4782
4783 @anchor{norconfiguration}
4784 @section Flash Configuration Commands
4785 @cindex flash configuration
4786
4787 @deffn {Config Command} {flash bank} name driver base size chip_width bus_width target [driver_options]
4788 Configures a flash bank which provides persistent storage
4789 for addresses from @math{base} to @math{base + size - 1}.
4790 These banks will often be visible to GDB through the target's memory map.
4791 In some cases, configuring a flash bank will activate extra commands;
4792 see the driver-specific documentation.
4793
4794 @itemize @bullet
4795 @item @var{name} ... may be used to reference the flash bank
4796 in other flash commands. A number is also available.
4797 @item @var{driver} ... identifies the controller driver
4798 associated with the flash bank being declared.
4799 This is usually @code{cfi} for external flash, or else
4800 the name of a microcontroller with embedded flash memory.
4801 @xref{flashdriverlist,,Flash Driver List}.
4802 @item @var{base} ... Base address of the flash chip.
4803 @item @var{size} ... Size of the chip, in bytes.
4804 For some drivers, this value is detected from the hardware.
4805 @item @var{chip_width} ... Width of the flash chip, in bytes;
4806 ignored for most microcontroller drivers.
4807 @item @var{bus_width} ... Width of the data bus used to access the
4808 chip, in bytes; ignored for most microcontroller drivers.
4809 @item @var{target} ... Names the target used to issue
4810 commands to the flash controller.
4811 @comment Actually, it's currently a controller-specific parameter...
4812 @item @var{driver_options} ... drivers may support, or require,
4813 additional parameters. See the driver-specific documentation
4814 for more information.
4815 @end itemize
4816 @quotation Note
4817 This command is not available after OpenOCD initialization has completed.
4818 Use it in board specific configuration files, not interactively.
4819 @end quotation
4820 @end deffn
4821
4822 @comment the REAL name for this command is "ocd_flash_banks"
4823 @comment less confusing would be: "flash list" (like "nand list")
4824 @deffn Command {flash banks}
4825 Prints a one-line summary of each device that was
4826 declared using @command{flash bank}, numbered from zero.
4827 Note that this is the @emph{plural} form;
4828 the @emph{singular} form is a very different command.
4829 @end deffn
4830
4831 @deffn Command {flash list}
4832 Retrieves a list of associative arrays for each device that was
4833 declared using @command{flash bank}, numbered from zero.
4834 This returned list can be manipulated easily from within scripts.
4835 @end deffn
4836
4837 @deffn Command {flash probe} num
4838 Identify the flash, or validate the parameters of the configured flash. Operation
4839 depends on the flash type.
4840 The @var{num} parameter is a value shown by @command{flash banks}.
4841 Most flash commands will implicitly @emph{autoprobe} the bank;
4842 flash drivers can distinguish between probing and autoprobing,
4843 but most don't bother.
4844 @end deffn
4845
4846 @section Erasing, Reading, Writing to Flash
4847 @cindex flash erasing
4848 @cindex flash reading
4849 @cindex flash writing
4850 @cindex flash programming
4851 @anchor{flashprogrammingcommands}
4852
4853 One feature distinguishing NOR flash from NAND or serial flash technologies
4854 is that for read access, it acts exactly like any other addressable memory.
4855 This means you can use normal memory read commands like @command{mdw} or
4856 @command{dump_image} with it, with no special @command{flash} subcommands.
4857 @xref{memoryaccess,,Memory access}, and @ref{imageaccess,,Image access}.
4858
4859 Write access works differently. Flash memory normally needs to be erased
4860 before it's written. Erasing a sector turns all of its bits to ones, and
4861 writing can turn ones into zeroes. This is why there are special commands
4862 for interactive erasing and writing, and why GDB needs to know which parts
4863 of the address space hold NOR flash memory.
4864
4865 @quotation Note
4866 Most of these erase and write commands leverage the fact that NOR flash
4867 chips consume target address space. They implicitly refer to the current
4868 JTAG target, and map from an address in that target's address space
4869 back to a flash bank.
4870 @comment In May 2009, those mappings may fail if any bank associated
4871 @comment with that target doesn't successfully autoprobe ... bug worth fixing?
4872 A few commands use abstract addressing based on bank and sector numbers,
4873 and don't depend on searching the current target and its address space.
4874 Avoid confusing the two command models.
4875 @end quotation
4876
4877 Some flash chips implement software protection against accidental writes,
4878 since such buggy writes could in some cases ``brick'' a system.
4879 For such systems, erasing and writing may require sector protection to be
4880 disabled first.
4881 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
4882 and AT91SAM7 on-chip flash.
4883 @xref{flashprotect,,flash protect}.
4884
4885 @deffn Command {flash erase_sector} num first last
4886 Erase sectors in bank @var{num}, starting at sector @var{first}
4887 up to and including @var{last}.
4888 Sector numbering starts at 0.
4889 Providing a @var{last} sector of @option{last}
4890 specifies "to the end of the flash bank".
4891 The @var{num} parameter is a value shown by @command{flash banks}.
4892 @end deffn
4893
4894 @deffn Command {flash erase_address} [@option{pad}] [@option{unlock}] address length
4895 Erase sectors starting at @var{address} for @var{length} bytes.
4896 Unless @option{pad} is specified, @math{address} must begin a
4897 flash sector, and @math{address + length - 1} must end a sector.
4898 Specifying @option{pad} erases extra data at the beginning and/or
4899 end of the specified region, as needed to erase only full sectors.
4900 The flash bank to use is inferred from the @var{address}, and
4901 the specified length must stay within that bank.
4902 As a special case, when @var{length} is zero and @var{address} is
4903 the start of the bank, the whole flash is erased.
4904 If @option{unlock} is specified, then the flash is unprotected
4905 before erase starts.
4906 @end deffn
4907
4908 @deffn Command {flash fillw} address word length
4909 @deffnx Command {flash fillh} address halfword length
4910 @deffnx Command {flash fillb} address byte length
4911 Fills flash memory with the specified @var{word} (32 bits),
4912 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4913 starting at @var{address} and continuing
4914 for @var{length} units (word/halfword/byte).
4915 No erasure is done before writing; when needed, that must be done
4916 before issuing this command.
4917 Writes are done in blocks of up to 1024 bytes, and each write is
4918 verified by reading back the data and comparing it to what was written.
4919 The flash bank to use is inferred from the @var{address} of
4920 each block, and the specified length must stay within that bank.
4921 @end deffn
4922 @comment no current checks for errors if fill blocks touch multiple banks!
4923
4924 @deffn Command {flash write_bank} num filename [offset]
4925 Write the binary @file{filename} to flash bank @var{num},
4926 starting at @var{offset} bytes from the beginning of the bank. If @var{offset}
4927 is omitted, start at the beginning of the flash bank.
4928 The @var{num} parameter is a value shown by @command{flash banks}.
4929 @end deffn
4930
4931 @deffn Command {flash read_bank} num filename [offset [length]]
4932 Read @var{length} bytes from the flash bank @var{num} starting at @var{offset}
4933 and write the contents to the binary @file{filename}. If @var{offset} is
4934 omitted, start at the beginning of the flash bank. If @var{length} is omitted,
4935 read the remaining bytes from the flash bank.
4936 The @var{num} parameter is a value shown by @command{flash banks}.
4937 @end deffn
4938
4939 @deffn Command {flash verify_bank} num filename [offset]
4940 Compare the contents of the binary file @var{filename} with the contents of the
4941 flash bank @var{num} starting at @var{offset}. If @var{offset} is omitted,
4942 start at the beginning of the flash bank. Fail if the contents do not match.
4943 The @var{num} parameter is a value shown by @command{flash banks}.
4944 @end deffn
4945
4946 @deffn Command {flash write_image} [erase] [unlock] filename [offset] [type]
4947 Write the image @file{filename} to the current target's flash bank(s).
4948 Only loadable sections from the image are written.
4949 A relocation @var{offset} may be specified, in which case it is added
4950 to the base address for each section in the image.
4951 The file [@var{type}] can be specified
4952 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
4953 @option{elf} (ELF file), @option{s19} (Motorola s19).
4954 @option{mem}, or @option{builder}.
4955 The relevant flash sectors will be erased prior to programming
4956 if the @option{erase} parameter is given. If @option{unlock} is
4957 provided, then the flash banks are unlocked before erase and
4958 program. The flash bank to use is inferred from the address of
4959 each image section.
4960
4961 @quotation Warning
4962 Be careful using the @option{erase} flag when the flash is holding
4963 data you want to preserve.
4964 Portions of the flash outside those described in the image's
4965 sections might be erased with no notice.
4966 @itemize
4967 @item
4968 When a section of the image being written does not fill out all the
4969 sectors it uses, the unwritten parts of those sectors are necessarily
4970 also erased, because sectors can't be partially erased.
4971 @item
4972 Data stored in sector "holes" between image sections are also affected.
4973 For example, "@command{flash write_image erase ...}" of an image with
4974 one byte at the beginning of a flash bank and one byte at the end
4975 erases the entire bank -- not just the two sectors being written.
4976 @end itemize
4977 Also, when flash protection is important, you must re-apply it after
4978 it has been removed by the @option{unlock} flag.
4979 @end quotation
4980
4981 @end deffn
4982
4983 @section Other Flash commands
4984 @cindex flash protection
4985
4986 @deffn Command {flash erase_check} num
4987 Check erase state of sectors in flash bank @var{num},
4988 and display that status.
4989 The @var{num} parameter is a value shown by @command{flash banks}.
4990 @end deffn
4991
4992 @deffn Command {flash info} num [sectors]
4993 Print info about flash bank @var{num}, a list of protection blocks
4994 and their status. Use @option{sectors} to show a list of sectors instead.
4995
4996 The @var{num} parameter is a value shown by @command{flash banks}.
4997 This command will first query the hardware, it does not print cached
4998 and possibly stale information.
4999 @end deffn
5000
5001 @anchor{flashprotect}
5002 @deffn Command {flash protect} num first last (@option{on}|@option{off})
5003 Enable (@option{on}) or disable (@option{off}) protection of flash blocks
5004 in flash bank @var{num}, starting at protection block @var{first}
5005 and continuing up to and including @var{last}.
5006 Providing a @var{last} block of @option{last}
5007 specifies "to the end of the flash bank".
5008 The @var{num} parameter is a value shown by @command{flash banks}.
5009 The protection block is usually identical to a flash sector.
5010 Some devices may utilize a protection block distinct from flash sector.
5011 See @command{flash info} for a list of protection blocks.
5012 @end deffn
5013
5014 @deffn Command {flash padded_value} num value
5015 Sets the default value used for padding any image sections, This should
5016 normally match the flash bank erased value. If not specified by this
5017 command or the flash driver then it defaults to 0xff.
5018 @end deffn
5019
5020 @anchor{program}
5021 @deffn Command {program} filename [verify] [reset] [exit] [offset]
5022 This is a helper script that simplifies using OpenOCD as a standalone
5023 programmer. The only required parameter is @option{filename}, the others are optional.
5024 @xref{Flash Programming}.
5025 @end deffn
5026
5027 @anchor{flashdriverlist}
5028 @section Flash Driver List
5029 As noted above, the @command{flash bank} command requires a driver name,
5030 and allows driver-specific options and behaviors.
5031 Some drivers also activate driver-specific commands.
5032
5033 @deffn {Flash Driver} virtual
5034 This is a special driver that maps a previously defined bank to another
5035 address. All bank settings will be copied from the master physical bank.
5036
5037 The @var{virtual} driver defines one mandatory parameters,
5038
5039 @itemize
5040 @item @var{master_bank} The bank that this virtual address refers to.
5041 @end itemize
5042
5043 So in the following example addresses 0xbfc00000 and 0x9fc00000 refer to
5044 the flash bank defined at address 0x1fc00000. Any command executed on
5045 the virtual banks is actually performed on the physical banks.
5046 @example
5047 flash bank $_FLASHNAME pic32mx 0x1fc00000 0 0 0 $_TARGETNAME
5048 flash bank vbank0 virtual 0xbfc00000 0 0 0 \
5049 $_TARGETNAME $_FLASHNAME
5050 flash bank vbank1 virtual 0x9fc00000 0 0 0 \
5051 $_TARGETNAME $_FLASHNAME
5052 @end example
5053 @end deffn
5054
5055 @subsection External Flash
5056
5057 @deffn {Flash Driver} cfi
5058 @cindex Common Flash Interface
5059 @cindex CFI
5060 The ``Common Flash Interface'' (CFI) is the main standard for
5061 external NOR flash chips, each of which connects to a
5062 specific external chip select on the CPU.
5063 Frequently the first such chip is used to boot the system.
5064 Your board's @code{reset-init} handler might need to
5065 configure additional chip selects using other commands (like: @command{mww} to
5066 configure a bus and its timings), or
5067 perhaps configure a GPIO pin that controls the ``write protect'' pin
5068 on the flash chip.
5069 The CFI driver can use a target-specific working area to significantly
5070 speed up operation.
5071
5072 The CFI driver can accept the following optional parameters, in any order:
5073
5074 @itemize
5075 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
5076 like AM29LV010 and similar types.
5077 @item @var{x16_as_x8} ... when a 16-bit flash is hooked up to an 8-bit bus.
5078 @item @var{bus_swap} ... when data bytes in a 16-bit flash needs to be swapped.
5079 @item @var{data_swap} ... when data bytes in a 16-bit flash needs to be
5080 swapped when writing data values (i.e. not CFI commands).
5081 @end itemize
5082
5083 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
5084 wide on a sixteen bit bus:
5085
5086 @example
5087 flash bank $_FLASHNAME cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
5088 flash bank $_FLASHNAME cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
5089 @end example
5090
5091 To configure one bank of 32 MBytes
5092 built from two sixteen bit (two byte) wide parts wired in parallel
5093 to create a thirty-two bit (four byte) bus with doubled throughput:
5094
5095 @example
5096 flash bank $_FLASHNAME cfi 0x00000000 0x02000000 2 4 $_TARGETNAME
5097 @end example
5098
5099 @c "cfi part_id" disabled
5100 @end deffn
5101
5102 @deffn {Flash Driver} jtagspi
5103 @cindex Generic JTAG2SPI driver
5104 @cindex SPI
5105 @cindex jtagspi
5106 @cindex bscan_spi
5107 Several FPGAs and CPLDs can retrieve their configuration (bitstream) from a
5108 SPI flash connected to them. To access this flash from the host, the device
5109 is first programmed with a special proxy bitstream that
5110 exposes the SPI flash on the device's JTAG interface. The flash can then be
5111 accessed through JTAG.
5112
5113 Since signaling between JTAG and SPI is compatible, all that is required for
5114 a proxy bitstream is to connect TDI-MOSI, TDO-MISO, TCK-CLK and activate
5115 the flash chip select when the JTAG state machine is in SHIFT-DR. Such
5116 a bitstream for several Xilinx FPGAs can be found in
5117 @file{contrib/loaders/flash/fpga/xilinx_bscan_spi.py}. It requires
5118 @uref{https://github.com/m-labs/migen, migen} and a Xilinx toolchain to build.
5119
5120 This flash bank driver requires a target on a JTAG tap and will access that
5121 tap directly. Since no support from the target is needed, the target can be a
5122 "testee" dummy. Since the target does not expose the flash memory
5123 mapping, target commands that would otherwise be expected to access the flash
5124 will not work. These include all @command{*_image} and
5125 @command{$target_name m*} commands as well as @command{program}. Equivalent
5126 functionality is available through the @command{flash write_bank},
5127 @command{flash read_bank}, and @command{flash verify_bank} commands.
5128
5129 @itemize
5130 @item @var{ir} ... is loaded into the JTAG IR to map the flash as the JTAG DR.
5131 For the bitstreams generated from @file{xilinx_bscan_spi.py} this is the
5132 @var{USER1} instruction.
5133 @end itemize
5134
5135 @example
5136 target create $_TARGETNAME testee -chain-position $_CHIPNAME.fpga
5137 set _XILINX_USER1 0x02
5138 flash bank $_FLASHNAME spi 0x0 0 0 0 \
5139 $_TARGETNAME $_XILINX_USER1
5140 @end example
5141 @end deffn
5142
5143 @deffn {Flash Driver} xcf
5144 @cindex Xilinx Platform flash driver
5145 @cindex xcf
5146 Xilinx FPGAs can be configured from specialized flash ICs named Platform Flash.
5147 It is (almost) regular NOR flash with erase sectors, program pages, etc. The
5148 only difference is special registers controlling its FPGA specific behavior.
5149 They must be properly configured for successful FPGA loading using
5150 additional @var{xcf} driver command:
5151
5152 @deffn Command {xcf ccb} <bank_id>
5153 command accepts additional parameters:
5154 @itemize
5155 @item @var{external|internal} ... selects clock source.
5156 @item @var{serial|parallel} ... selects serial or parallel data bus mode.
5157 @item @var{slave|master} ... selects slave of master mode for flash device.
5158 @item @var{40|20} ... selects clock frequency in MHz for internal clock
5159 in master mode.
5160 @end itemize
5161 @example
5162 xcf ccb 0 external parallel slave 40
5163 @end example
5164 All of them must be specified even if clock frequency is pointless
5165 in slave mode. If only bank id specified than command prints current
5166 CCB register value. Note: there is no need to write this register
5167 every time you erase/program data sectors because it stores in
5168 dedicated sector.
5169 @end deffn
5170
5171 @deffn Command {xcf configure} <bank_id>
5172 Initiates FPGA loading procedure. Useful if your board has no "configure"
5173 button.
5174 @example
5175 xcf configure 0
5176 @end example
5177 @end deffn
5178
5179 Additional driver notes:
5180 @itemize
5181 @item Only single revision supported.
5182 @item Driver automatically detects need of bit reverse, but
5183 only "bin" (raw binary, do not confuse it with "bit") and "mcs"
5184 (Intel hex) file types supported.
5185 @item For additional info check xapp972.pdf and ug380.pdf.
5186 @end itemize
5187 @end deffn
5188
5189 @deffn {Flash Driver} lpcspifi
5190 @cindex NXP SPI Flash Interface
5191 @cindex SPIFI
5192 @cindex lpcspifi
5193 NXP's LPC43xx and LPC18xx families include a proprietary SPI
5194 Flash Interface (SPIFI) peripheral that can drive and provide
5195 memory mapped access to external SPI flash devices.
5196
5197 The lpcspifi driver initializes this interface and provides
5198 program and erase functionality for these serial flash devices.
5199 Use of this driver @b{requires} a working area of at least 1kB
5200 to be configured on the target device; more than this will
5201 significantly reduce flash programming times.
5202
5203 The setup command only requires the @var{base} parameter. All
5204 other parameters are ignored, and the flash size and layout
5205 are configured by the driver.
5206
5207 @example
5208 flash bank $_FLASHNAME lpcspifi 0x14000000 0 0 0 $_TARGETNAME
5209 @end example
5210
5211 @end deffn
5212
5213 @deffn {Flash Driver} stmsmi
5214 @cindex STMicroelectronics Serial Memory Interface
5215 @cindex SMI
5216 @cindex stmsmi
5217 Some devices from STMicroelectronics (e.g. STR75x MCU family,
5218 SPEAr MPU family) include a proprietary
5219 ``Serial Memory Interface'' (SMI) controller able to drive external
5220 SPI flash devices.
5221 Depending on specific device and board configuration, up to 4 external
5222 flash devices can be connected.
5223
5224 SMI makes the flash content directly accessible in the CPU address
5225 space; each external device is mapped in a memory bank.
5226 CPU can directly read data, execute code and boot from SMI banks.
5227 Normal OpenOCD commands like @command{mdw} can be used to display
5228 the flash content.
5229
5230 The setup command only requires the @var{base} parameter in order
5231 to identify the memory bank.
5232 All other parameters are ignored. Additional information, like
5233 flash size, are detected automatically.
5234
5235 @example
5236 flash bank $_FLASHNAME stmsmi 0xf8000000 0 0 0 $_TARGETNAME
5237 @end example
5238
5239 @end deffn
5240
5241 @deffn {Flash Driver} mrvlqspi
5242 This driver supports QSPI flash controller of Marvell's Wireless
5243 Microcontroller platform.
5244
5245 The flash size is autodetected based on the table of known JEDEC IDs
5246 hardcoded in the OpenOCD sources.
5247
5248 @example
5249 flash bank $_FLASHNAME mrvlqspi 0x0 0 0 0 $_TARGETNAME 0x46010000
5250 @end example
5251
5252 @end deffn
5253
5254 @deffn {Flash Driver} ath79
5255 @cindex Atheros ath79 SPI driver
5256 @cindex ath79
5257 Members of ATH79 SoC family from Atheros include a SPI interface with 3
5258 chip selects.
5259 On reset a SPI flash connected to the first chip select (CS0) is made
5260 directly read-accessible in the CPU address space (up to 16MBytes)
5261 and is usually used to store the bootloader and operating system.
5262 Normal OpenOCD commands like @command{mdw} can be used to display
5263 the flash content while it is in memory-mapped mode (only the first
5264 4MBytes are accessible without additional configuration on reset).
5265
5266 The setup command only requires the @var{base} parameter in order
5267 to identify the memory bank. The actual value for the base address
5268 is not otherwise used by the driver. However the mapping is passed
5269 to gdb. Thus for the memory mapped flash (chipselect CS0) the base
5270 address should be the actual memory mapped base address. For unmapped
5271 chipselects (CS1 and CS2) care should be taken to use a base address
5272 that does not overlap with real memory regions.
5273 Additional information, like flash size, are detected automatically.
5274 An optional additional parameter sets the chipselect for the bank,
5275 with the default CS0.
5276 CS1 and CS2 require additional GPIO setup before they can be used
5277 since the alternate function must be enabled on the GPIO pin
5278 CS1/CS2 is routed to on the given SoC.
5279
5280 @example
5281 flash bank $_FLASHNAME ath79 0 0 0 0 $_TARGETNAME
5282
5283 # When using multiple chipselects the base should be different for each,
5284 # otherwise the write_image command is not able to distinguish the
5285 # banks.
5286 flash bank flash0 ath79 0x00000000 0 0 0 $_TARGETNAME cs0
5287 flash bank flash1 ath79 0x10000000 0 0 0 $_TARGETNAME cs1
5288 flash bank flash2 ath79 0x20000000 0 0 0 $_TARGETNAME cs2
5289 @end example
5290
5291 @end deffn
5292
5293 @subsection Internal Flash (Microcontrollers)
5294
5295 @deffn {Flash Driver} aduc702x
5296 The ADUC702x analog microcontrollers from Analog Devices
5297 include internal flash and use ARM7TDMI cores.
5298 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
5299 The setup command only requires the @var{target} argument
5300 since all devices in this family have the same memory layout.
5301
5302 @example
5303 flash bank $_FLASHNAME aduc702x 0 0 0 0 $_TARGETNAME
5304 @end example
5305 @end deffn
5306
5307 @deffn {Flash Driver} ambiqmicro
5308 @cindex ambiqmicro
5309 @cindex apollo
5310 All members of the Apollo microcontroller family from
5311 Ambiq Micro include internal flash and use ARM's Cortex-M4 core.
5312 The host connects over USB to an FTDI interface that communicates
5313 with the target using SWD.
5314
5315 The @var{ambiqmicro} driver reads the Chip Information Register detect
5316 the device class of the MCU.
5317 The Flash and SRAM sizes directly follow device class, and are used
5318 to set up the flash banks.
5319 If this fails, the driver will use default values set to the minimum
5320 sizes of an Apollo chip.
5321
5322 All Apollo chips have two flash banks of the same size.
5323 In all cases the first flash bank starts at location 0,
5324 and the second bank starts after the first.
5325
5326 @example
5327 # Flash bank 0
5328 flash bank $_FLASHNAME ambiqmicro 0 0x00040000 0 0 $_TARGETNAME
5329 # Flash bank 1 - same size as bank0, starts after bank 0.
5330 flash bank $_FLASHNAME ambiqmicro 0x00040000 0x00040000 0 0 \
5331 $_TARGETNAME
5332 @end example
5333
5334 Flash is programmed using custom entry points into the bootloader.
5335 This is the only way to program the flash as no flash control registers
5336 are available to the user.
5337
5338 The @var{ambiqmicro} driver adds some additional commands:
5339
5340 @deffn Command {ambiqmicro mass_erase} <bank>
5341 Erase entire bank.
5342 @end deffn
5343 @deffn Command {ambiqmicro page_erase} <bank> <first> <last>
5344 Erase device pages.
5345 @end deffn
5346 @deffn Command {ambiqmicro program_otp} <bank> <offset> <count>
5347 Program OTP is a one time operation to create write protected flash.
5348 The user writes sectors to SRAM starting at 0x10000010.
5349 Program OTP will write these sectors from SRAM to flash, and write protect
5350 the flash.
5351 @end deffn
5352 @end deffn
5353
5354 @anchor{at91samd}
5355 @deffn {Flash Driver} at91samd
5356 @cindex at91samd
5357 All members of the ATSAMD, ATSAMR, ATSAML and ATSAMC microcontroller
5358 families from Atmel include internal flash and use ARM's Cortex-M0+ core.
5359 This driver uses the same command names/syntax as @xref{at91sam3}.
5360
5361 @deffn Command {at91samd chip-erase}
5362 Issues a complete Flash erase via the Device Service Unit (DSU). This can be
5363 used to erase a chip back to its factory state and does not require the
5364 processor to be halted.
5365 @end deffn
5366
5367 @deffn Command {at91samd set-security}
5368 Secures the Flash via the Set Security Bit (SSB) command. This prevents access
5369 to the Flash and can only be undone by using the chip-erase command which
5370 erases the Flash contents and turns off the security bit. Warning: at this
5371 time, openocd will not be able to communicate with a secured chip and it is
5372 therefore not possible to chip-erase it without using another tool.
5373
5374 @example
5375 at91samd set-security enable
5376 @end example
5377 @end deffn
5378
5379 @deffn Command {at91samd eeprom}
5380 Shows or sets the EEPROM emulation size configuration, stored in the User Row
5381 of the Flash. When setting, the EEPROM size must be specified in bytes and it
5382 must be one of the permitted sizes according to the datasheet. Settings are
5383 written immediately but only take effect on MCU reset. EEPROM emulation
5384 requires additional firmware support and the minimum EEPROM size may not be
5385 the same as the minimum that the hardware supports. Set the EEPROM size to 0
5386 in order to disable this feature.
5387
5388 @example
5389 at91samd eeprom
5390 at91samd eeprom 1024
5391 @end example
5392 @end deffn
5393
5394 @deffn Command {at91samd bootloader}
5395 Shows or sets the bootloader size configuration, stored in the User Row of the
5396 Flash. This is called the BOOTPROT region. When setting, the bootloader size
5397 must be specified in bytes and it must be one of the permitted sizes according
5398 to the datasheet. Settings are written immediately but only take effect on
5399 MCU reset. Setting the bootloader size to 0 disables bootloader protection.
5400
5401 @example
5402 at91samd bootloader
5403 at91samd bootloader 16384
5404 @end example
5405 @end deffn
5406
5407 @deffn Command {at91samd dsu_reset_deassert}
5408 This command releases internal reset held by DSU
5409 and prepares reset vector catch in case of reset halt.
5410 Command is used internally in event event reset-deassert-post.
5411 @end deffn
5412
5413 @deffn Command {at91samd nvmuserrow}
5414 Writes or reads the entire 64 bit wide NVM user row register which is located at
5415 0x804000. This register includes various fuses lock-bits and factory calibration
5416 data. Reading the register is done by invoking this command without any
5417 arguments. Writing is possible by giving 1 or 2 hex values. The first argument
5418 is the register value to be written and the second one is an optional changemask.
5419 Every bit which value in changemask is 0 will stay unchanged. The lock- and
5420 reserved-bits are masked out and cannot be changed.
5421
5422 @example
5423 # Read user row
5424 >at91samd nvmuserrow
5425 NVMUSERROW: 0xFFFFFC5DD8E0C788
5426 # Write 0xFFFFFC5DD8E0C788 to user row
5427 >at91samd nvmuserrow 0xFFFFFC5DD8E0C788
5428 # Write 0x12300 to user row but leave other bits and low byte unchanged
5429 >at91samd nvmuserrow 0x12345 0xFFF00
5430 @end example
5431 @end deffn
5432
5433 @end deffn
5434
5435 @anchor{at91sam3}
5436 @deffn {Flash Driver} at91sam3
5437 @cindex at91sam3
5438 All members of the AT91SAM3 microcontroller family from
5439 Atmel include internal flash and use ARM's Cortex-M3 core. The driver
5440 currently (6/22/09) recognizes the AT91SAM3U[1/2/4][C/E] chips. Note
5441 that the driver was orginaly developed and tested using the
5442 AT91SAM3U4E, using a SAM3U-EK eval board. Support for other chips in
5443 the family was cribbed from the data sheet. @emph{Note to future
5444 readers/updaters: Please remove this worrisome comment after other
5445 chips are confirmed.}
5446
5447 The AT91SAM3U4[E/C] (256K) chips have two flash banks; most other chips
5448 have one flash bank. In all cases the flash banks are at
5449 the following fixed locations:
5450
5451 @example
5452 # Flash bank 0 - all chips
5453 flash bank $_FLASHNAME at91sam3 0x00080000 0 1 1 $_TARGETNAME
5454 # Flash bank 1 - only 256K chips
5455 flash bank $_FLASHNAME at91sam3 0x00100000 0 1 1 $_TARGETNAME
5456 @end example
5457
5458 Internally, the AT91SAM3 flash memory is organized as follows.
5459 Unlike the AT91SAM7 chips, these are not used as parameters
5460 to the @command{flash bank} command:
5461
5462 @itemize
5463 @item @emph{N-Banks:} 256K chips have 2 banks, others have 1 bank.
5464 @item @emph{Bank Size:} 128K/64K Per flash bank
5465 @item @emph{Sectors:} 16 or 8 per bank
5466 @item @emph{SectorSize:} 8K Per Sector
5467 @item @emph{PageSize:} 256 bytes per page. Note that OpenOCD operates on 'sector' sizes, not page sizes.
5468 @end itemize
5469
5470 The AT91SAM3 driver adds some additional commands:
5471
5472 @deffn Command {at91sam3 gpnvm}
5473 @deffnx Command {at91sam3 gpnvm clear} number
5474 @deffnx Command {at91sam3 gpnvm set} number
5475 @deffnx Command {at91sam3 gpnvm show} [@option{all}|number]
5476 With no parameters, @command{show} or @command{show all},
5477 shows the status of all GPNVM bits.
5478 With @command{show} @var{number}, displays that bit.
5479
5480 With @command{set} @var{number} or @command{clear} @var{number},
5481 modifies that GPNVM bit.
5482 @end deffn
5483
5484 @deffn Command {at91sam3 info}
5485 This command attempts to display information about the AT91SAM3
5486 chip. @emph{First} it read the @code{CHIPID_CIDR} [address 0x400e0740, see
5487 Section 28.2.1, page 505 of the AT91SAM3U 29/may/2009 datasheet,
5488 document id: doc6430A] and decodes the values. @emph{Second} it reads the
5489 various clock configuration registers and attempts to display how it
5490 believes the chip is configured. By default, the SLOWCLK is assumed to
5491 be 32768 Hz, see the command @command{at91sam3 slowclk}.
5492 @end deffn
5493
5494 @deffn Command {at91sam3 slowclk} [value]
5495 This command shows/sets the slow clock frequency used in the
5496 @command{at91sam3 info} command calculations above.
5497 @end deffn
5498 @end deffn
5499
5500 @deffn {Flash Driver} at91sam4
5501 @cindex at91sam4
5502 All members of the AT91SAM4 microcontroller family from
5503 Atmel include internal flash and use ARM's Cortex-M4 core.
5504 This driver uses the same command names/syntax as @xref{at91sam3}.
5505 @end deffn
5506
5507 @deffn {Flash Driver} at91sam4l
5508 @cindex at91sam4l
5509 All members of the AT91SAM4L microcontroller family from
5510 Atmel include internal flash and use ARM's Cortex-M4 core.
5511 This driver uses the same command names/syntax as @xref{at91sam3}.
5512
5513 The AT91SAM4L driver adds some additional commands:
5514 @deffn Command {at91sam4l smap_reset_deassert}
5515 This command releases internal reset held by SMAP
5516 and prepares reset vector catch in case of reset halt.
5517 Command is used internally in event event reset-deassert-post.
5518 @end deffn
5519 @end deffn
5520
5521 @deffn {Flash Driver} atsamv
5522 @cindex atsamv
5523 All members of the ATSAMV, ATSAMS, and ATSAME families from
5524 Atmel include internal flash and use ARM's Cortex-M7 core.
5525 This driver uses the same command names/syntax as @xref{at91sam3}.
5526 @end deffn
5527
5528 @deffn {Flash Driver} at91sam7
5529 All members of the AT91SAM7 microcontroller family from Atmel include
5530 internal flash and use ARM7TDMI cores. The driver automatically
5531 recognizes a number of these chips using the chip identification
5532 register, and autoconfigures itself.
5533
5534 @example
5535 flash bank $_FLASHNAME at91sam7 0 0 0 0 $_TARGETNAME
5536 @end example
5537
5538 For chips which are not recognized by the controller driver, you must
5539 provide additional parameters in the following order:
5540
5541 @itemize
5542 @item @var{chip_model} ... label used with @command{flash info}
5543 @item @var{banks}
5544 @item @var{sectors_per_bank}
5545 @item @var{pages_per_sector}
5546 @item @var{pages_size}
5547 @item @var{num_nvm_bits}
5548 @item @var{freq_khz} ... required if an external clock is provided,
5549 optional (but recommended) when the oscillator frequency is known
5550 @end itemize
5551
5552 It is recommended that you provide zeroes for all of those values
5553 except the clock frequency, so that everything except that frequency
5554 will be autoconfigured.
5555 Knowing the frequency helps ensure correct timings for flash access.
5556
5557 The flash controller handles erases automatically on a page (128/256 byte)
5558 basis, so explicit erase commands are not necessary for flash programming.
5559 However, there is an ``EraseAll`` command that can erase an entire flash
5560 plane (of up to 256KB), and it will be used automatically when you issue
5561 @command{flash erase_sector} or @command{flash erase_address} commands.
5562
5563 @deffn Command {at91sam7 gpnvm} bitnum (@option{set}|@option{clear})
5564 Set or clear a ``General Purpose Non-Volatile Memory'' (GPNVM)
5565 bit for the processor. Each processor has a number of such bits,
5566 used for controlling features such as brownout detection (so they
5567 are not truly general purpose).
5568 @quotation Note
5569 This assumes that the first flash bank (number 0) is associated with
5570 the appropriate at91sam7 target.
5571 @end quotation
5572 @end deffn
5573 @end deffn
5574
5575 @deffn {Flash Driver} avr
5576 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
5577 @emph{The current implementation is incomplete.}
5578 @comment - defines mass_erase ... pointless given flash_erase_address
5579 @end deffn
5580
5581 @deffn {Flash Driver} bluenrg-x
5582 STMicroelectronics BlueNRG-1 and BlueNRG-2 Bluetooth low energy wireless system-on-chip. They include ARM Cortex-M0 core and internal flash memory.
5583 The driver automatically recognizes these chips using
5584 the chip identification registers, and autoconfigures itself.
5585
5586 @example
5587 flash bank $_FLASHNAME bluenrg-x 0 0 0 0 $_TARGETNAME
5588 @end example
5589
5590 Note that when users ask to erase all the sectors of the flash, a mass erase command is used which is faster than erasing
5591 each single sector one by one.
5592
5593 @example
5594 flash erase_sector 0 0 79 # It will perform a mass erase on BlueNRG-1
5595 @end example
5596
5597 @example
5598 flash erase_sector 0 0 127 # It will perform a mass erase on BlueNRG-2
5599 @end example
5600
5601 Triggering a mass erase is also useful when users want to disable readout protection.
5602 @end deffn
5603
5604 @deffn {Flash Driver} cc26xx
5605 All versions of the SimpleLink CC13xx and CC26xx microcontrollers from Texas
5606 Instruments include internal flash. The cc26xx flash driver supports both the
5607 CC13xx and CC26xx family of devices. The driver automatically recognizes the
5608 specific version's flash parameters and autoconfigures itself. Flash bank 0
5609 starts at address 0.
5610
5611 @example
5612 flash bank $_FLASHNAME cc26xx 0 0 0 0 $_TARGETNAME
5613 @end example
5614 @end deffn
5615
5616 @deffn {Flash Driver} cc3220sf
5617 The CC3220SF version of the SimpleLink CC32xx microcontrollers from Texas
5618 Instruments includes 1MB of internal flash. The cc3220sf flash driver only
5619 supports the internal flash. The serial flash on SimpleLink boards is
5620 programmed via the bootloader over a UART connection. Security features of
5621 the CC3220SF may erase the internal flash during power on reset. Refer to
5622 documentation at @url{www.ti.com/cc3220sf} for details on security features
5623 and programming the serial flash.
5624
5625 @example
5626 flash bank $_FLASHNAME cc3220sf 0 0 0 0 $_TARGETNAME
5627 @end example
5628 @end deffn
5629
5630 @deffn {Flash Driver} efm32
5631 All members of the EFM32 microcontroller family from Energy Micro include
5632 internal flash and use ARM Cortex-M3 cores. The driver automatically recognizes
5633 a number of these chips using the chip identification register, and
5634 autoconfigures itself.
5635 @example
5636 flash bank $_FLASHNAME efm32 0 0 0 0 $_TARGETNAME
5637 @end example
5638 A special feature of efm32 controllers is that it is possible to completely disable the
5639 debug interface by writing the correct values to the 'Debug Lock Word'. OpenOCD supports
5640 this via the following command:
5641 @example
5642 efm32 debuglock num
5643 @end example
5644 The @var{num} parameter is a value shown by @command{flash banks}.
5645 Note that in order for this command to take effect, the target needs to be reset.
5646 @emph{The current implementation is incomplete. Unprotecting flash pages is not
5647 supported.}
5648 @end deffn
5649
5650 @deffn {Flash Driver} fm3
5651 All members of the FM3 microcontroller family from Fujitsu
5652 include internal flash and use ARM Cortex-M3 cores.
5653 The @var{fm3} driver uses the @var{target} parameter to select the
5654 correct bank config, it can currently be one of the following:
5655 @code{mb9bfxx1.cpu}, @code{mb9bfxx2.cpu}, @code{mb9bfxx3.cpu},
5656 @code{mb9bfxx4.cpu}, @code{mb9bfxx5.cpu} or @code{mb9bfxx6.cpu}.
5657
5658 @example
5659 flash bank $_FLASHNAME fm3 0 0 0 0 $_TARGETNAME
5660 @end example
5661 @end deffn
5662
5663 @deffn {Flash Driver} fm4
5664 All members of the FM4 microcontroller family from Spansion (formerly Fujitsu)
5665 include internal flash and use ARM Cortex-M4 cores.
5666 The @var{fm4} driver uses a @var{family} parameter to select the
5667 correct bank config, it can currently be one of the following:
5668 @code{MB9BFx64}, @code{MB9BFx65}, @code{MB9BFx66}, @code{MB9BFx67}, @code{MB9BFx68},
5669 @code{S6E2Cx8}, @code{S6E2Cx9}, @code{S6E2CxA} or @code{S6E2Dx},
5670 with @code{x} treated as wildcard and otherwise case (and any trailing
5671 characters) ignored.
5672
5673 @example
5674 flash bank $@{_FLASHNAME@}0 fm4 0x00000000 0 0 0 \
5675 $_TARGETNAME S6E2CCAJ0A
5676 flash bank $@{_FLASHNAME@}1 fm4 0x00100000 0 0 0 \
5677 $_TARGETNAME S6E2CCAJ0A
5678 @end example
5679 @emph{The current implementation is incomplete. Protection is not supported,
5680 nor is Chip Erase (only Sector Erase is implemented).}
5681 @end deffn
5682
5683 @deffn {Flash Driver} kinetis
5684 @cindex kinetis
5685 Kx, KLx, KVx and KE1x members of the Kinetis microcontroller family
5686 from NXP (former Freescale) include
5687 internal flash and use ARM Cortex-M0+ or M4 cores. The driver automatically
5688 recognizes flash size and a number of flash banks (1-4) using the chip
5689 identification register, and autoconfigures itself.
5690 Use kinetis_ke driver for KE0x and KEAx devices.
5691
5692 The @var{kinetis} driver defines option:
5693 @itemize
5694 @item -sim-base @var{addr} ... base of System Integration Module where chip identification resides. Driver tries two known locations if option is omitted.
5695 @end itemize
5696
5697 @example
5698 flash bank $_FLASHNAME kinetis 0 0 0 0 $_TARGETNAME
5699 @end example
5700
5701 @deffn Command {kinetis create_banks}
5702 Configuration command enables automatic creation of additional flash banks
5703 based on real flash layout of device. Banks are created during device probe.
5704 Use 'flash probe 0' to force probe.
5705 @end deffn
5706
5707 @deffn Command {kinetis fcf_source} [protection|write]
5708 Select what source is used when writing to a Flash Configuration Field.
5709 @option{protection} mode builds FCF content from protection bits previously
5710 set by 'flash protect' command.
5711 This mode is default. MCU is protected from unwanted locking by immediate
5712 writing FCF after erase of relevant sector.
5713 @option{write} mode enables direct write to FCF.
5714 Protection cannot be set by 'flash protect' command. FCF is written along
5715 with the rest of a flash image.
5716 @emph{BEWARE: Incorrect flash configuration may permanently lock the device!}
5717 @end deffn
5718
5719 @deffn Command {kinetis fopt} [num]
5720 Set value to write to FOPT byte of Flash Configuration Field.
5721 Used in kinetis 'fcf_source protection' mode only.
5722 @end deffn
5723
5724 @deffn Command {kinetis mdm check_security}
5725 Checks status of device security lock. Used internally in examine-end event.
5726 @end deffn
5727
5728 @deffn Command {kinetis mdm halt}
5729 Issues a halt via the MDM-AP. This command can be used to break a watchdog reset
5730 loop when connecting to an unsecured target.
5731 @end deffn
5732
5733 @deffn Command {kinetis mdm mass_erase}
5734 Issues a complete flash erase via the MDM-AP. This can be used to erase a chip
5735 back to its factory state, removing security. It does not require the processor
5736 to be halted, however the target will remain in a halted state after this
5737 command completes.
5738 @end deffn
5739
5740 @deffn Command {kinetis nvm_partition}
5741 For FlexNVM devices only (KxxDX and KxxFX).
5742 Command shows or sets data flash or EEPROM backup size in kilobytes,
5743 sets two EEPROM blocks sizes in bytes and enables/disables loading
5744 of EEPROM contents to FlexRAM during reset.
5745
5746 For details see device reference manual, Flash Memory Module,
5747 Program Partition command.
5748
5749 Setting is possible only once after mass_erase.
5750 Reset the device after partition setting.
5751
5752 Show partition size:
5753 @example
5754 kinetis nvm_partition info
5755 @end example
5756
5757 Set 32 KB data flash, rest of FlexNVM is EEPROM backup. EEPROM has two blocks
5758 of 512 and 1536 bytes and its contents is loaded to FlexRAM during reset:
5759 @example
5760 kinetis nvm_partition dataflash 32 512 1536 on
5761 @end example
5762
5763 Set 16 KB EEPROM backup, rest of FlexNVM is a data flash. EEPROM has two blocks
5764 of 1024 bytes and its contents is not loaded to FlexRAM during reset:
5765 @example
5766 kinetis nvm_partition eebkp 16 1024 1024 off
5767 @end example
5768 @end deffn
5769
5770 @deffn Command {kinetis mdm reset}
5771 Issues a reset via the MDM-AP. This causes the MCU to output a low pulse on the
5772 RESET pin, which can be used to reset other hardware on board.
5773 @end deffn
5774
5775 @deffn Command {kinetis disable_wdog}
5776 For Kx devices only (KLx has different COP watchdog, it is not supported).
5777 Command disables watchdog timer.
5778 @end deffn
5779 @end deffn
5780
5781 @deffn {Flash Driver} kinetis_ke
5782 @cindex kinetis_ke
5783 KE0x and KEAx members of the Kinetis microcontroller family from NXP include
5784 internal flash and use ARM Cortex-M0+. The driver automatically recognizes
5785 the KE0x sub-family using the chip identification register, and
5786 autoconfigures itself.
5787 Use kinetis (not kinetis_ke) driver for KE1x devices.
5788
5789 @example
5790 flash bank $_FLASHNAME kinetis_ke 0 0 0 0 $_TARGETNAME
5791 @end example
5792
5793 @deffn Command {kinetis_ke mdm check_security}
5794 Checks status of device security lock. Used internally in examine-end event.
5795 @end deffn
5796
5797 @deffn Command {kinetis_ke mdm mass_erase}
5798 Issues a complete Flash erase via the MDM-AP.
5799 This can be used to erase a chip back to its factory state.
5800 Command removes security lock from a device (use of SRST highly recommended).
5801 It does not require the processor to be halted.
5802 @end deffn
5803
5804 @deffn Command {kinetis_ke disable_wdog}
5805 Command disables watchdog timer.
5806 @end deffn
5807 @end deffn
5808
5809 @deffn {Flash Driver} lpc2000
5810 This is the driver to support internal flash of all members of the
5811 LPC11(x)00 and LPC1300 microcontroller families and most members of
5812 the LPC800, LPC1500, LPC1700, LPC1800, LPC2000, LPC4000 and LPC54100
5813 microcontroller families from NXP.
5814
5815 @quotation Note
5816 There are LPC2000 devices which are not supported by the @var{lpc2000}
5817 driver:
5818 The LPC2888 is supported by the @var{lpc288x} driver.
5819 The LPC29xx family is supported by the @var{lpc2900} driver.
5820 @end quotation
5821
5822 The @var{lpc2000} driver defines two mandatory and one optional parameters,
5823 which must appear in the following order:
5824
5825 @itemize
5826 @item @var{variant} ... required, may be
5827 @option{lpc2000_v1} (older LPC21xx and LPC22xx)
5828 @option{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
5829 @option{lpc1700} (LPC175x and LPC176x and LPC177x/8x)
5830 @option{lpc4300} - available also as @option{lpc1800} alias (LPC18x[2357] and
5831 LPC43x[2357])
5832 @option{lpc800} (LPC8xx)
5833 @option{lpc1100} (LPC11(x)xx and LPC13xx)
5834 @option{lpc1500} (LPC15xx)
5835 @option{lpc54100} (LPC541xx)
5836 @option{lpc4000} (LPC40xx)
5837 or @option{auto} - automatically detects flash variant and size for LPC11(x)00,
5838 LPC8xx, LPC13xx, LPC17xx and LPC40xx
5839 @item @var{clock_kHz} ... the frequency, in kiloHertz,
5840 at which the core is running
5841 @item @option{calc_checksum} ... optional (but you probably want to provide this!),
5842 telling the driver to calculate a valid checksum for the exception vector table.
5843 @quotation Note
5844 If you don't provide @option{calc_checksum} when you're writing the vector
5845 table, the boot ROM will almost certainly ignore your flash image.
5846 However, if you do provide it,
5847 with most tool chains @command{verify_image} will fail.
5848 @end quotation
5849 @end itemize
5850
5851 LPC flashes don't require the chip and bus width to be specified.
5852
5853 @example
5854 flash bank $_FLASHNAME lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
5855 lpc2000_v2 14765 calc_checksum
5856 @end example
5857
5858 @deffn {Command} {lpc2000 part_id} bank
5859 Displays the four byte part identifier associated with
5860 the specified flash @var{bank}.
5861 @end deffn
5862 @end deffn
5863
5864 @deffn {Flash Driver} lpc288x
5865 The LPC2888 microcontroller from NXP needs slightly different flash
5866 support from its lpc2000 siblings.
5867 The @var{lpc288x} driver defines one mandatory parameter,
5868 the programming clock rate in Hz.
5869 LPC flashes don't require the chip and bus width to be specified.
5870
5871 @example
5872 flash bank $_FLASHNAME lpc288x 0 0 0 0 $_TARGETNAME 12000000
5873 @end example
5874 @end deffn
5875
5876 @deffn {Flash Driver} lpc2900
5877 This driver supports the LPC29xx ARM968E based microcontroller family
5878 from NXP.
5879
5880 The predefined parameters @var{base}, @var{size}, @var{chip_width} and
5881 @var{bus_width} of the @code{flash bank} command are ignored. Flash size and
5882 sector layout are auto-configured by the driver.
5883 The driver has one additional mandatory parameter: The CPU clock rate
5884 (in kHz) at the time the flash operations will take place. Most of the time this
5885 will not be the crystal frequency, but a higher PLL frequency. The
5886 @code{reset-init} event handler in the board script is usually the place where
5887 you start the PLL.
5888
5889 The driver rejects flashless devices (currently the LPC2930).
5890
5891 The EEPROM in LPC2900 devices is not mapped directly into the address space.
5892 It must be handled much more like NAND flash memory, and will therefore be
5893 handled by a separate @code{lpc2900_eeprom} driver (not yet available).
5894
5895 Sector protection in terms of the LPC2900 is handled transparently. Every time a
5896 sector needs to be erased or programmed, it is automatically unprotected.
5897 What is shown as protection status in the @code{flash info} command, is
5898 actually the LPC2900 @emph{sector security}. This is a mechanism to prevent a
5899 sector from ever being erased or programmed again. As this is an irreversible
5900 mechanism, it is handled by a special command (@code{lpc2900 secure_sector}),
5901 and not by the standard @code{flash protect} command.
5902
5903 Example for a 125 MHz clock frequency:
5904 @example
5905 flash bank $_FLASHNAME lpc2900 0 0 0 0 $_TARGETNAME 125000
5906 @end example
5907
5908 Some @code{lpc2900}-specific commands are defined. In the following command list,
5909 the @var{bank} parameter is the bank number as obtained by the
5910 @code{flash banks} command.
5911
5912 @deffn Command {lpc2900 signature} bank
5913 Calculates a 128-bit hash value, the @emph{signature}, from the whole flash
5914 content. This is a hardware feature of the flash block, hence the calculation is
5915 very fast. You may use this to verify the content of a programmed device against
5916 a known signature.
5917 Example:
5918 @example
5919 lpc2900 signature 0
5920 signature: 0x5f40cdc8:0xc64e592e:0x10490f89:0x32a0f317
5921 @end example
5922 @end deffn
5923
5924 @deffn Command {lpc2900 read_custom} bank filename
5925 Reads the 912 bytes of customer information from the flash index sector, and
5926 saves it to a file in binary format.
5927 Example:
5928 @example
5929 lpc2900 read_custom 0 /path_to/customer_info.bin
5930 @end example
5931 @end deffn
5932
5933 The index sector of the flash is a @emph{write-only} sector. It cannot be
5934 erased! In order to guard against unintentional write access, all following
5935 commands need to be preceded by a successful call to the @code{password}
5936 command:
5937
5938 @deffn Command {lpc2900 password} bank password
5939 You need to use this command right before each of the following commands:
5940 @code{lpc2900 write_custom}, @code{lpc2900 secure_sector},
5941 @code{lpc2900 secure_jtag}.
5942
5943 The password string is fixed to "I_know_what_I_am_doing".
5944 Example:
5945 @example
5946 lpc2900 password 0 I_know_what_I_am_doing
5947 Potentially dangerous operation allowed in next command!
5948 @end example
5949 @end deffn
5950
5951 @deffn Command {lpc2900 write_custom} bank filename type
5952 Writes the content of the file into the customer info space of the flash index
5953 sector. The filetype can be specified with the @var{type} field. Possible values
5954 for @var{type} are: @var{bin} (binary), @var{ihex} (Intel hex format),
5955 @var{elf} (ELF binary) or @var{s19} (Motorola S-records). The file must
5956 contain a single section, and the contained data length must be exactly
5957 912 bytes.
5958 @quotation Attention
5959 This cannot be reverted! Be careful!
5960 @end quotation
5961 Example:
5962 @example
5963 lpc2900 write_custom 0 /path_to/customer_info.bin bin
5964 @end example
5965 @end deffn
5966
5967 @deffn Command {lpc2900 secure_sector} bank first last
5968 Secures the sector range from @var{first} to @var{last} (including) against
5969 further program and erase operations. The sector security will be effective
5970 after the next power cycle.
5971 @quotation Attention
5972 This cannot be reverted! Be careful!
5973 @end quotation
5974 Secured sectors appear as @emph{protected} in the @code{flash info} command.
5975 Example:
5976 @example
5977 lpc2900 secure_sector 0 1 1
5978 flash info 0
5979 #0 : lpc2900 at 0x20000000, size 0x000c0000, (...)
5980 # 0: 0x00000000 (0x2000 8kB) not protected
5981 # 1: 0x00002000 (0x2000 8kB) protected
5982 # 2: 0x00004000 (0x2000 8kB) not protected
5983 @end example
5984 @end deffn
5985
5986 @deffn Command {lpc2900 secure_jtag} bank
5987 Irreversibly disable the JTAG port. The new JTAG security setting will be
5988 effective after the next power cycle.
5989 @quotation Attention
5990 This cannot be reverted! Be careful!
5991 @end quotation
5992 Examples:
5993 @example
5994 lpc2900 secure_jtag 0
5995 @end example
5996 @end deffn
5997 @end deffn
5998
5999 @deffn {Flash Driver} mdr
6000 This drivers handles the integrated NOR flash on Milandr Cortex-M
6001 based controllers. A known limitation is that the Info memory can't be
6002 read or verified as it's not memory mapped.
6003
6004 @example
6005 flash bank <name> mdr <base> <size> \
6006 0 0 <target#> @var{type} @var{page_count} @var{sec_count}
6007 @end example
6008
6009 @itemize @bullet
6010 @item @var{type} - 0 for main memory, 1 for info memory
6011 @item @var{page_count} - total number of pages
6012 @item @var{sec_count} - number of sector per page count
6013 @end itemize
6014
6015 Example usage:
6016 @example
6017 if @{ [info exists IMEMORY] && [string equal $IMEMORY true] @} @{
6018 flash bank $@{_CHIPNAME@}_info.flash mdr 0x00000000 0x01000 \
6019 0 0 $_TARGETNAME 1 1 4
6020 @} else @{
6021 flash bank $_CHIPNAME.flash mdr 0x00000000 0x20000 \
6022 0 0 $_TARGETNAME 0 32 4
6023 @}
6024 @end example
6025 @end deffn
6026
6027 @deffn {Flash Driver} msp432
6028 All versions of the SimpleLink MSP432 microcontrollers from Texas
6029 Instruments include internal flash. The msp432 flash driver automatically
6030 recognizes the specific version's flash parameters and autoconfigures itself.
6031 Main program flash (starting at address 0) is flash bank 0. Information flash
6032 region on MSP432P4 versions (starting at address 0x200000) is flash bank 1.
6033
6034 @example
6035 flash bank $_FLASHNAME msp432 0 0 0 0 $_TARGETNAME
6036 @end example
6037
6038 @deffn Command {msp432 mass_erase} [main|all]
6039 Performs a complete erase of flash. By default, @command{mass_erase} will erase
6040 only the main program flash.
6041
6042 On MSP432P4 versions, using @command{mass_erase all} will erase both the
6043 main program and information flash regions. To also erase the BSL in information
6044 flash, the user must first use the @command{bsl} command.
6045 @end deffn
6046
6047 @deffn Command {msp432 bsl} [unlock|lock]
6048 On MSP432P4 versions, @command{bsl} unlocks and locks the bootstrap loader (BSL)
6049 region in information flash so that flash commands can erase or write the BSL.
6050 Leave the BSL locked to prevent accidentally corrupting the bootstrap loader.
6051
6052 To erase and program the BSL:
6053 @example
6054 msp432 bsl unlock
6055 flash erase_address 0x202000 0x2000
6056 flash write_image bsl.bin 0x202000
6057 msp432 bsl lock
6058 @end example
6059 @end deffn
6060 @end deffn
6061
6062 @deffn {Flash Driver} niietcm4
6063 This drivers handles the integrated NOR flash on NIIET Cortex-M4
6064 based controllers. Flash size and sector layout are auto-configured by the driver.
6065 Main flash memory is called "Bootflash" and has main region and info region.
6066 Info region is NOT memory mapped by default,
6067 but it can replace first part of main region if needed.
6068 Full erase, single and block writes are supported for both main and info regions.
6069 There is additional not memory mapped flash called "Userflash", which
6070 also have division into regions: main and info.
6071 Purpose of userflash - to store system and user settings.
6072 Driver has special commands to perform operations with this memory.
6073
6074 @example
6075 flash bank $_FLASHNAME niietcm4 0 0 0 0 $_TARGETNAME
6076 @end example
6077
6078 Some niietcm4-specific commands are defined:
6079
6080 @deffn Command {niietcm4 uflash_read_byte} bank ('main'|'info') address
6081 Read byte from main or info userflash region.
6082 @end deffn
6083
6084 @deffn Command {niietcm4 uflash_write_byte} bank ('main'|'info') address value
6085 Write byte to main or info userflash region.
6086 @end deffn
6087
6088 @deffn Command {niietcm4 uflash_full_erase} bank
6089 Erase all userflash including info region.
6090 @end deffn
6091
6092 @deffn Command {niietcm4 uflash_erase} bank ('main'|'info') first_sector last_sector
6093 Erase sectors of main or info userflash region, starting at sector first up to and including last.
6094 @end deffn
6095
6096 @deffn Command {niietcm4 uflash_protect_check} bank ('main'|'info')
6097 Check sectors protect.
6098 @end deffn
6099
6100 @deffn Command {niietcm4 uflash_protect} bank ('main'|'info') first_sector last_sector ('on'|'off')
6101 Protect sectors of main or info userflash region, starting at sector first up to and including last.
6102 @end deffn
6103
6104 @deffn Command {niietcm4 bflash_info_remap} bank ('on'|'off')
6105 Enable remapping bootflash info region to 0x00000000 (or 0x40000000 if external memory boot used).
6106 @end deffn
6107
6108 @deffn Command {niietcm4 extmem_cfg} bank ('gpioa'|'gpiob'|'gpioc'|'gpiod'|'gpioe'|'gpiof'|'gpiog'|'gpioh') pin_num ('func1'|'func3')
6109 Configure external memory interface for boot.
6110 @end deffn
6111
6112 @deffn Command {niietcm4 service_mode_erase} bank
6113 Perform emergency erase of all flash (bootflash and userflash).
6114 @end deffn
6115
6116 @deffn Command {niietcm4 driver_info} bank
6117 Show information about flash driver.
6118 @end deffn
6119
6120 @end deffn
6121
6122 @deffn {Flash Driver} nrf5
6123 All members of the nRF51 microcontroller families from Nordic Semiconductor
6124 include internal flash and use ARM Cortex-M0 core.
6125 Also, the nRF52832 microcontroller from Nordic Semiconductor, which include
6126 internal flash and use an ARM Cortex-M4F core.
6127
6128 @example
6129 flash bank $_FLASHNAME nrf5 0 0x00000000 0 0 $_TARGETNAME
6130 @end example
6131
6132 Some nrf5-specific commands are defined:
6133
6134 @deffn Command {nrf5 mass_erase}
6135 Erases the contents of the code memory and user information
6136 configuration registers as well. It must be noted that this command
6137 works only for chips that do not have factory pre-programmed region 0
6138 code.
6139 @end deffn
6140
6141 @end deffn
6142
6143 @deffn {Flash Driver} ocl
6144 This driver is an implementation of the ``on chip flash loader''
6145 protocol proposed by Pavel Chromy.
6146
6147 It is a minimalistic command-response protocol intended to be used
6148 over a DCC when communicating with an internal or external flash
6149 loader running from RAM. An example implementation for AT91SAM7x is
6150 available in @file{contrib/loaders/flash/at91sam7x/}.
6151
6152 @example
6153 flash bank $_FLASHNAME ocl 0 0 0 0 $_TARGETNAME
6154 @end example
6155 @end deffn
6156
6157 @deffn {Flash Driver} pic32mx
6158 The PIC32MX microcontrollers are based on the MIPS 4K cores,
6159 and integrate flash memory.
6160
6161 @example
6162 flash bank $_FLASHNAME pix32mx 0x1fc00000 0 0 0 $_TARGETNAME
6163 flash bank $_FLASHNAME pix32mx 0x1d000000 0 0 0 $_TARGETNAME
6164 @end example
6165
6166 @comment numerous *disabled* commands are defined:
6167 @comment - chip_erase ... pointless given flash_erase_address
6168 @comment - lock, unlock ... pointless given protect on/off (yes?)
6169 @comment - pgm_word ... shouldn't bank be deduced from address??
6170 Some pic32mx-specific commands are defined:
6171 @deffn Command {pic32mx pgm_word} address value bank
6172 Programs the specified 32-bit @var{value} at the given @var{address}
6173 in the specified chip @var{bank}.
6174 @end deffn
6175 @deffn Command {pic32mx unlock} bank
6176 Unlock and erase specified chip @var{bank}.
6177 This will remove any Code Protection.
6178 @end deffn
6179 @end deffn
6180
6181 @deffn {Flash Driver} psoc4
6182 All members of the PSoC 41xx/42xx microcontroller family from Cypress
6183 include internal flash and use ARM Cortex-M0 cores.
6184 The driver automatically recognizes a number of these chips using
6185 the chip identification register, and autoconfigures itself.
6186
6187 Note: Erased internal flash reads as 00.
6188 System ROM of PSoC 4 does not implement erase of a flash sector.
6189
6190 @example
6191 flash bank $_FLASHNAME psoc4 0 0 0 0 $_TARGETNAME
6192 @end example
6193
6194 psoc4-specific commands
6195 @deffn Command {psoc4 flash_autoerase} num (on|off)
6196 Enables or disables autoerase mode for a flash bank.
6197
6198 If flash_autoerase is off, use mass_erase before flash programming.
6199 Flash erase command fails if region to erase is not whole flash memory.
6200
6201 If flash_autoerase is on, a sector is both erased and programmed in one
6202 system ROM call. Flash erase command is ignored.
6203 This mode is suitable for gdb load.
6204
6205 The @var{num} parameter is a value shown by @command{flash banks}.
6206 @end deffn
6207
6208 @deffn Command {psoc4 mass_erase} num
6209 Erases the contents of the flash memory, protection and security lock.
6210
6211 The @var{num} parameter is a value shown by @command{flash banks}.
6212 @end deffn
6213 @end deffn
6214
6215 @deffn {Flash Driver} psoc5lp
6216 All members of the PSoC 5LP microcontroller family from Cypress
6217 include internal program flash and use ARM Cortex-M3 cores.
6218 The driver probes for a number of these chips and autoconfigures itself,
6219 apart from the base address.
6220
6221 @example
6222 flash bank $_FLASHNAME psoc5lp 0x00000000 0 0 0 $_TARGETNAME
6223 @end example
6224
6225 @b{Note:} PSoC 5LP chips can be configured to have ECC enabled or disabled.
6226 @quotation Attention
6227 If flash operations are performed in ECC-disabled mode, they will also affect
6228 the ECC flash region. Erasing a 16k flash sector in the 0x00000000 area will
6229 then also erase the corresponding 2k data bytes in the 0x48000000 area.
6230 Writing to the ECC data bytes in ECC-disabled mode is not implemented.
6231 @end quotation
6232
6233 Commands defined in the @var{psoc5lp} driver:
6234
6235 @deffn Command {psoc5lp mass_erase}
6236 Erases all flash data and ECC/configuration bytes, all flash protection rows,
6237 and all row latches in all flash arrays on the device.
6238 @end deffn
6239 @end deffn
6240
6241 @deffn {Flash Driver} psoc5lp_eeprom
6242 All members of the PSoC 5LP microcontroller family from Cypress
6243 include internal EEPROM and use ARM Cortex-M3 cores.
6244 The driver probes for a number of these chips and autoconfigures itself,
6245 apart from the base address.
6246
6247 @example
6248 flash bank $_CHIPNAME.eeprom psoc5lp_eeprom 0x40008000 0 0 0 $_TARGETNAME
6249 @end example
6250 @end deffn
6251
6252 @deffn {Flash Driver} psoc5lp_nvl
6253 All members of the PSoC 5LP microcontroller family from Cypress
6254 include internal Nonvolatile Latches and use ARM Cortex-M3 cores.
6255 The driver probes for a number of these chips and autoconfigures itself.
6256
6257 @example
6258 flash bank $_CHIPNAME.nvl psoc5lp_nvl 0 0 0 0 $_TARGETNAME
6259 @end example
6260
6261 PSoC 5LP chips have multiple NV Latches:
6262
6263 @itemize
6264 @item Device Configuration NV Latch - 4 bytes
6265 @item Write Once (WO) NV Latch - 4 bytes
6266 @end itemize
6267
6268 @b{Note:} This driver only implements the Device Configuration NVL.
6269
6270 The @var{psoc5lp} driver reads the ECC mode from Device Configuration NVL.
6271 @quotation Attention
6272 Switching ECC mode via write to Device Configuration NVL will require a reset
6273 after successful write.
6274 @end quotation
6275 @end deffn
6276
6277 @deffn {Flash Driver} psoc6
6278 Supports PSoC6 (CY8C6xxx) family of Cypress microcontrollers.
6279 PSoC6 is a dual-core device with CM0+ and CM4 cores. Both cores share
6280 the same Flash/RAM/MMIO address space.
6281
6282 Flash in PSoC6 is split into three regions:
6283 @itemize @bullet
6284 @item Main Flash - this is the main storage for user application.
6285 Total size varies among devices, sector size: 256 kBytes, row size:
6286 512 bytes. Supports erase operation on individual rows.
6287 @item Work Flash - intended to be used as storage for user data
6288 (e.g. EEPROM emulation). Total size: 32 KBytes, sector size: 32 KBytes,
6289 row size: 512 bytes.
6290 @item Supervisory Flash - special region which contains device-specific
6291 service data. This region does not support erase operation. Only few rows can
6292 be programmed by the user, most of the rows are read only. Programming
6293 operation will erase row automatically.
6294 @end itemize
6295
6296 All three flash regions are supported by the driver. Flash geometry is detected
6297 automatically by parsing data in SPCIF_GEOMETRY register.
6298
6299 PSoC6 is equipped with NOR Flash so erased Flash reads as 0x00.
6300
6301 @example
6302 flash bank main_flash_cm0 psoc6 0x10000000 0 0 0 $@{TARGET@}.cm0
6303 flash bank work_flash_cm0 psoc6 0x14000000 0 0 0 $@{TARGET@}.cm0
6304 flash bank super_flash_user_cm0 psoc6 0x16000800 0 0 0 $@{TARGET@}.cm0
6305 flash bank super_flash_nar_cm0 psoc6 0x16001A00 0 0 0 $@{TARGET@}.cm0
6306 flash bank super_flash_key_cm0 psoc6 0x16005A00 0 0 0 $@{TARGET@}.cm0
6307 flash bank super_flash_toc2_cm0 psoc6 0x16007C00 0 0 0 $@{TARGET@}.cm0
6308
6309 flash bank main_flash_cm4 psoc6 0x10000000 0 0 0 $@{TARGET@}.cm4
6310 flash bank work_flash_cm4 psoc6 0x14000000 0 0 0 $@{TARGET@}.cm4
6311 flash bank super_flash_user_cm4 psoc6 0x16000800 0 0 0 $@{TARGET@}.cm4
6312 flash bank super_flash_nar_cm4 psoc6 0x16001A00 0 0 0 $@{TARGET@}.cm4
6313 flash bank super_flash_key_cm4 psoc6 0x16005A00 0 0 0 $@{TARGET@}.cm4
6314 flash bank super_flash_toc2_cm4 psoc6 0x16007C00 0 0 0 $@{TARGET@}.cm4
6315 @end example
6316
6317 psoc6-specific commands
6318 @deffn Command {psoc6 reset_halt}
6319 Command can be used to simulate broken Vector Catch from gdbinit or tcl scripts.
6320 When invoked for CM0+ target, it will set break point at application entry point
6321 and issue SYSRESETREQ. This will reset both cores and all peripherals. CM0+ will
6322 reset CM4 during boot anyway so this is safe. On CM4 target, VECTRESET is used
6323 instead of SYSRESETREQ to avoid unwanted reset of CM0+;
6324 @end deffn
6325
6326 @deffn Command {psoc6 mass_erase} num
6327 Erases the contents given flash bank. The @var{num} parameter is a value shown
6328 by @command{flash banks}.
6329 Note: only Main and Work flash regions support Erase operation.
6330 @end deffn
6331 @end deffn
6332
6333 @deffn {Flash Driver} sim3x
6334 All members of the SiM3 microcontroller family from Silicon Laboratories
6335 include internal flash and use ARM Cortex-M3 cores. It supports both JTAG
6336 and SWD interface.
6337 The @var{sim3x} driver tries to probe the device to auto detect the MCU.
6338 If this fails, it will use the @var{size} parameter as the size of flash bank.
6339
6340 @example
6341 flash bank $_FLASHNAME sim3x 0 $_CPUROMSIZE 0 0 $_TARGETNAME
6342 @end example
6343
6344 There are 2 commands defined in the @var{sim3x} driver:
6345
6346 @deffn Command {sim3x mass_erase}
6347 Erases the complete flash. This is used to unlock the flash.
6348 And this command is only possible when using the SWD interface.
6349 @end deffn
6350
6351 @deffn Command {sim3x lock}
6352 Lock the flash. To unlock use the @command{sim3x mass_erase} command.
6353 @end deffn
6354 @end deffn
6355
6356 @deffn {Flash Driver} stellaris
6357 All members of the Stellaris LM3Sxxx, LM4x and Tiva C microcontroller
6358 families from Texas Instruments include internal flash. The driver
6359 automatically recognizes a number of these chips using the chip
6360 identification register, and autoconfigures itself.
6361
6362 @example
6363 flash bank $_FLASHNAME stellaris 0 0 0 0 $_TARGETNAME
6364 @end example
6365
6366 @deffn Command {stellaris recover}
6367 Performs the @emph{Recovering a "Locked" Device} procedure to restore
6368 the flash and its associated nonvolatile registers to their factory
6369 default values (erased). This is the only way to remove flash
6370 protection or re-enable debugging if that capability has been
6371 disabled.
6372
6373 Note that the final "power cycle the chip" step in this procedure
6374 must be performed by hand, since OpenOCD can't do it.
6375 @quotation Warning
6376 if more than one Stellaris chip is connected, the procedure is
6377 applied to all of them.
6378 @end quotation
6379 @end deffn
6380 @end deffn
6381
6382 @deffn {Flash Driver} stm32f1x
6383 All members of the STM32F0, STM32F1 and STM32F3 microcontroller families
6384 from ST Microelectronics include internal flash and use ARM Cortex-M0/M3/M4 cores.
6385 The driver automatically recognizes a number of these chips using
6386 the chip identification register, and autoconfigures itself.
6387
6388 @example
6389 flash bank $_FLASHNAME stm32f1x 0 0 0 0 $_TARGETNAME
6390 @end example
6391
6392 Note that some devices have been found that have a flash size register that contains
6393 an invalid value, to workaround this issue you can override the probed value used by
6394 the flash driver.
6395
6396 @example
6397 flash bank $_FLASHNAME stm32f1x 0 0x20000 0 0 $_TARGETNAME
6398 @end example
6399
6400 If you have a target with dual flash banks then define the second bank
6401 as per the following example.
6402 @example
6403 flash bank $_FLASHNAME stm32f1x 0x08080000 0 0 0 $_TARGETNAME
6404 @end example
6405
6406 Some stm32f1x-specific commands are defined:
6407
6408 @deffn Command {stm32f1x lock} num
6409 Locks the entire stm32 device.
6410 The @var{num} parameter is a value shown by @command{flash banks}.
6411 @end deffn
6412
6413 @deffn Command {stm32f1x unlock} num
6414 Unlocks the entire stm32 device.
6415 The @var{num} parameter is a value shown by @command{flash banks}.
6416 @end deffn
6417
6418 @deffn Command {stm32f1x mass_erase} num
6419 Mass erases the entire stm32f1x device.
6420 The @var{num} parameter is a value shown by @command{flash banks}.
6421 @end deffn
6422
6423 @deffn Command {stm32f1x options_read} num
6424 Read and display the stm32 option bytes written by
6425 the @command{stm32f1x options_write} command.
6426 The @var{num} parameter is a value shown by @command{flash banks}.
6427 @end deffn
6428
6429 @deffn Command {stm32f1x options_write} num (@option{SWWDG}|@option{HWWDG}) (@option{RSTSTNDBY}|@option{NORSTSTNDBY}) (@option{RSTSTOP}|@option{NORSTSTOP})
6430 Writes the stm32 option byte with the specified values.
6431 The @var{num} parameter is a value shown by @command{flash banks}.
6432 @end deffn
6433 @end deffn
6434
6435 @deffn {Flash Driver} stm32f2x
6436 All members of the STM32F2, STM32F4 and STM32F7 microcontroller families from ST Microelectronics
6437 include internal flash and use ARM Cortex-M3/M4/M7 cores.
6438 The driver automatically recognizes a number of these chips using
6439 the chip identification register, and autoconfigures itself.
6440
6441 @example
6442 flash bank $_FLASHNAME stm32f2x 0 0 0 0 $_TARGETNAME
6443 @end example
6444
6445 Note that some devices have been found that have a flash size register that contains
6446 an invalid value, to workaround this issue you can override the probed value used by
6447 the flash driver.
6448
6449 @example
6450 flash bank $_FLASHNAME stm32f2x 0 0x20000 0 0 $_TARGETNAME
6451 @end example
6452
6453 Some stm32f2x-specific commands are defined:
6454
6455 @deffn Command {stm32f2x lock} num
6456 Locks the entire stm32 device.
6457 The @var{num} parameter is a value shown by @command{flash banks}.
6458 @end deffn
6459
6460 @deffn Command {stm32f2x unlock} num
6461 Unlocks the entire stm32 device.
6462 The @var{num} parameter is a value shown by @command{flash banks}.
6463 @end deffn
6464
6465 @deffn Command {stm32f2x mass_erase} num
6466 Mass erases the entire stm32f2x device.
6467 The @var{num} parameter is a value shown by @command{flash banks}.
6468 @end deffn
6469
6470 @deffn Command {stm32f2x options_read} num
6471 Reads and displays user options and (where implemented) boot_addr0, boot_addr1, optcr2.
6472 The @var{num} parameter is a value shown by @command{flash banks}.
6473 @end deffn
6474
6475 @deffn Command {stm32f2x options_write} num user_options boot_addr0 boot_addr1
6476 Writes user options and (where implemented) boot_addr0 and boot_addr1 in raw format.
6477 Warning: The meaning of the various bits depends on the device, always check datasheet!
6478 The @var{num} parameter is a value shown by @command{flash banks}, @var{user_options} a
6479 12 bit value, consisting of bits 31-28 and 7-0 of FLASH_OPTCR, @var{boot_addr0} and
6480 @var{boot_addr1} two halfwords (of FLASH_OPTCR1).
6481 @end deffn
6482
6483 @deffn Command {stm32f2x optcr2_write} num optcr2
6484 Writes FLASH_OPTCR2 options. Warning: Clearing PCROPi bits requires a full mass erase!
6485 The @var{num} parameter is a value shown by @command{flash banks}, @var{optcr2} a 32-bit word.
6486 @end deffn
6487 @end deffn
6488
6489 @deffn {Flash Driver} stm32h7x
6490 All members of the STM32H7 microcontroller families from ST Microelectronics
6491 include internal flash and use ARM Cortex-M7 core.
6492 The driver automatically recognizes a number of these chips using
6493 the chip identification register, and autoconfigures itself.
6494
6495 @example
6496 flash bank $_FLASHNAME stm32h7x 0 0 0 0 $_TARGETNAME
6497 @end example
6498
6499 Note that some devices have been found that have a flash size register that contains
6500 an invalid value, to workaround this issue you can override the probed value used by
6501 the flash driver.
6502
6503 @example
6504 flash bank $_FLASHNAME stm32h7x 0 0x20000 0 0 $_TARGETNAME
6505 @end example
6506
6507 Some stm32h7x-specific commands are defined:
6508
6509 @deffn Command {stm32h7x lock} num
6510 Locks the entire stm32 device.
6511 The @var{num} parameter is a value shown by @command{flash banks}.
6512 @end deffn
6513
6514 @deffn Command {stm32h7x unlock} num
6515 Unlocks the entire stm32 device.
6516 The @var{num} parameter is a value shown by @command{flash banks}.
6517 @end deffn
6518
6519 @deffn Command {stm32h7x mass_erase} num
6520 Mass erases the entire stm32h7x device.
6521 The @var{num} parameter is a value shown by @command{flash banks}.
6522 @end deffn
6523 @end deffn
6524
6525 @deffn {Flash Driver} stm32lx
6526 All members of the STM32L microcontroller families from ST Microelectronics
6527 include internal flash and use ARM Cortex-M3 and Cortex-M0+ cores.
6528 The driver automatically recognizes a number of these chips using
6529 the chip identification register, and autoconfigures itself.
6530
6531 @example
6532 flash bank $_FLASHNAME stm32lx 0 0 0 0 $_TARGETNAME
6533 @end example
6534
6535 Note that some devices have been found that have a flash size register that contains
6536 an invalid value, to workaround this issue you can override the probed value used by
6537 the flash driver. If you use 0 as the bank base address, it tells the
6538 driver to autodetect the bank location assuming you're configuring the
6539 second bank.
6540
6541 @example
6542 flash bank $_FLASHNAME stm32lx 0x08000000 0x20000 0 0 $_TARGETNAME
6543 @end example
6544
6545 Some stm32lx-specific commands are defined:
6546
6547 @deffn Command {stm32lx lock} num
6548 Locks the entire stm32 device.
6549 The @var{num} parameter is a value shown by @command{flash banks}.
6550 @end deffn
6551
6552 @deffn Command {stm32lx unlock} num
6553 Unlocks the entire stm32 device.
6554 The @var{num} parameter is a value shown by @command{flash banks}.
6555 @end deffn
6556
6557 @deffn Command {stm32lx mass_erase} num
6558 Mass erases the entire stm32lx device (all flash banks and EEPROM
6559 data). This is the only way to unlock a protected flash (unless RDP
6560 Level is 2 which can't be unlocked at all).
6561 The @var{num} parameter is a value shown by @command{flash banks}.
6562 @end deffn
6563 @end deffn
6564
6565 @deffn {Flash Driver} stm32l4x
6566 All members of the STM32L4 microcontroller families from ST Microelectronics
6567 include internal flash and use ARM Cortex-M4 cores.
6568 The driver automatically recognizes a number of these chips using
6569 the chip identification register, and autoconfigures itself.
6570
6571 @example
6572 flash bank $_FLASHNAME stm32l4x 0 0 0 0 $_TARGETNAME
6573 @end example
6574
6575 Note that some devices have been found that have a flash size register that contains
6576 an invalid value, to workaround this issue you can override the probed value used by
6577 the flash driver.
6578
6579 @example
6580 flash bank $_FLASHNAME stm32l4x 0x08000000 0x40000 0 0 $_TARGETNAME
6581 @end example
6582
6583 Some stm32l4x-specific commands are defined:
6584
6585 @deffn Command {stm32l4x lock} num
6586 Locks the entire stm32 device.
6587 The @var{num} parameter is a value shown by @command{flash banks}.
6588 @end deffn
6589
6590 @deffn Command {stm32l4x unlock} num
6591 Unlocks the entire stm32 device.
6592 The @var{num} parameter is a value shown by @command{flash banks}.
6593 @end deffn
6594
6595 @deffn Command {stm32l4x mass_erase} num
6596 Mass erases the entire stm32l4x device.
6597 The @var{num} parameter is a value shown by @command{flash banks}.
6598 @end deffn
6599
6600 @deffn Command {stm32l4x option_read} num reg_offset
6601 Reads an option byte register from the stm32l4x device.
6602 The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
6603 is the register offset of the Option byte to read.
6604
6605 For example to read the FLASH_OPTR register:
6606 @example
6607 stm32l4x option_read 0 0x20
6608 # Option Register: <0x40022020> = 0xffeff8aa
6609 @end example
6610
6611 The above example will read out the FLASH_OPTR register which contains the RDP
6612 option byte, Watchdog configuration, BOR level etc.
6613 @end deffn
6614
6615 @deffn Command {stm32l4x option_write} num reg_offset reg_mask
6616 Write an option byte register of the stm32l4x device.
6617 The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
6618 is the register offset of the Option byte to write, and @var{reg_mask} is the mask
6619 to apply when writing the register (only bits with a '1' will be touched).
6620
6621 For example to write the WRP1AR option bytes:
6622 @example
6623 stm32l4x option_write 0 0x28 0x00FF0000 0x00FF00FF
6624 @end example
6625
6626 The above example will write the WRP1AR option register configuring the Write protection
6627 Area A for bank 1. The above example set WRP1AR_END=255, WRP1AR_START=0.
6628 This will effectively write protect all sectors in flash bank 1.
6629 @end deffn
6630
6631 @deffn Command {stm32l4x option_load} num
6632 Forces a re-load of the option byte registers. Will cause a reset of the device.
6633 The @var{num} parameter is a value shown by @command{flash banks}.
6634 @end deffn
6635 @end deffn
6636
6637 @deffn {Flash Driver} str7x
6638 All members of the STR7 microcontroller family from ST Microelectronics
6639 include internal flash and use ARM7TDMI cores.
6640 The @var{str7x} driver defines one mandatory parameter, @var{variant},
6641 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
6642
6643 @example
6644 flash bank $_FLASHNAME str7x \
6645 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
6646 @end example
6647
6648 @deffn Command {str7x disable_jtag} bank
6649 Activate the Debug/Readout protection mechanism
6650 for the specified flash bank.
6651 @end deffn
6652 @end deffn
6653
6654 @deffn {Flash Driver} str9x
6655 Most members of the STR9 microcontroller family from ST Microelectronics
6656 include internal flash and use ARM966E cores.
6657 The str9 needs the flash controller to be configured using
6658 the @command{str9x flash_config} command prior to Flash programming.
6659
6660 @example
6661 flash bank $_FLASHNAME str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
6662 str9x flash_config 0 4 2 0 0x80000
6663 @end example
6664
6665 @deffn Command {str9x flash_config} num bbsr nbbsr bbadr nbbadr
6666 Configures the str9 flash controller.
6667 The @var{num} parameter is a value shown by @command{flash banks}.
6668
6669 @itemize @bullet
6670 @item @var{bbsr} - Boot Bank Size register
6671 @item @var{nbbsr} - Non Boot Bank Size register
6672 @item @var{bbadr} - Boot Bank Start Address register
6673 @item @var{nbbadr} - Boot Bank Start Address register
6674 @end itemize
6675 @end deffn
6676
6677 @end deffn
6678
6679 @deffn {Flash Driver} str9xpec
6680 @cindex str9xpec
6681
6682 Only use this driver for locking/unlocking the device or configuring the option bytes.
6683 Use the standard str9 driver for programming.
6684 Before using the flash commands the turbo mode must be enabled using the
6685 @command{str9xpec enable_turbo} command.
6686
6687 Here is some background info to help
6688 you better understand how this driver works. OpenOCD has two flash drivers for
6689 the str9:
6690 @enumerate
6691 @item
6692 Standard driver @option{str9x} programmed via the str9 core. Normally used for
6693 flash programming as it is faster than the @option{str9xpec} driver.
6694 @item
6695 Direct programming @option{str9xpec} using the flash controller. This is an
6696 ISC compliant (IEEE 1532) tap connected in series with the str9 core. The str9
6697 core does not need to be running to program using this flash driver. Typical use
6698 for this driver is locking/unlocking the target and programming the option bytes.
6699 @end enumerate
6700
6701 Before we run any commands using the @option{str9xpec} driver we must first disable
6702 the str9 core. This example assumes the @option{str9xpec} driver has been
6703 configured for flash bank 0.
6704 @example
6705 # assert srst, we do not want core running
6706 # while accessing str9xpec flash driver
6707 jtag_reset 0 1
6708 # turn off target polling
6709 poll off
6710 # disable str9 core
6711 str9xpec enable_turbo 0
6712 # read option bytes
6713 str9xpec options_read 0
6714 # re-enable str9 core
6715 str9xpec disable_turbo 0
6716 poll on
6717 reset halt
6718 @end example
6719 The above example will read the str9 option bytes.
6720 When performing a unlock remember that you will not be able to halt the str9 - it
6721 has been locked. Halting the core is not required for the @option{str9xpec} driver
6722 as mentioned above, just issue the commands above manually or from a telnet prompt.
6723
6724 Several str9xpec-specific commands are defined:
6725
6726 @deffn Command {str9xpec disable_turbo} num
6727 Restore the str9 into JTAG chain.
6728 @end deffn
6729
6730 @deffn Command {str9xpec enable_turbo} num
6731 Enable turbo mode, will simply remove the str9 from the chain and talk
6732 directly to the embedded flash controller.
6733 @end deffn
6734
6735 @deffn Command {str9xpec lock} num
6736 Lock str9 device. The str9 will only respond to an unlock command that will
6737 erase the device.
6738 @end deffn
6739
6740 @deffn Command {str9xpec part_id} num
6741 Prints the part identifier for bank @var{num}.
6742 @end deffn
6743
6744 @deffn Command {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
6745 Configure str9 boot bank.
6746 @end deffn
6747
6748 @deffn Command {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
6749 Configure str9 lvd source.
6750 @end deffn
6751
6752 @deffn Command {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
6753 Configure str9 lvd threshold.
6754 @end deffn
6755
6756 @deffn Command {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
6757 Configure str9 lvd reset warning source.
6758 @end deffn
6759
6760 @deffn Command {str9xpec options_read} num
6761 Read str9 option bytes.
6762 @end deffn
6763
6764 @deffn Command {str9xpec options_write} num
6765 Write str9 option bytes.
6766 @end deffn
6767
6768 @deffn Command {str9xpec unlock} num
6769 unlock str9 device.
6770 @end deffn
6771
6772 @end deffn
6773
6774 @deffn {Flash Driver} tms470
6775 Most members of the TMS470 microcontroller family from Texas Instruments
6776 include internal flash and use ARM7TDMI cores.
6777 This driver doesn't require the chip and bus width to be specified.
6778
6779 Some tms470-specific commands are defined:
6780
6781 @deffn Command {tms470 flash_keyset} key0 key1 key2 key3
6782 Saves programming keys in a register, to enable flash erase and write commands.
6783 @end deffn
6784
6785 @deffn Command {tms470 osc_mhz} clock_mhz
6786 Reports the clock speed, which is used to calculate timings.
6787 @end deffn
6788
6789 @deffn Command {tms470 plldis} (0|1)
6790 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
6791 the flash clock.
6792 @end deffn
6793 @end deffn
6794
6795 @deffn {Flash Driver} xmc1xxx
6796 All members of the XMC1xxx microcontroller family from Infineon.
6797 This driver does not require the chip and bus width to be specified.
6798 @end deffn
6799
6800 @deffn {Flash Driver} xmc4xxx
6801 All members of the XMC4xxx microcontroller family from Infineon.
6802 This driver does not require the chip and bus width to be specified.
6803
6804 Some xmc4xxx-specific commands are defined:
6805
6806 @deffn Command {xmc4xxx flash_password} bank_id passwd1 passwd2
6807 Saves flash protection passwords which are used to lock the user flash
6808 @end deffn
6809
6810 @deffn Command {xmc4xxx flash_unprotect} bank_id user_level[0-1]
6811 Removes Flash write protection from the selected user bank
6812 @end deffn
6813
6814 @end deffn
6815
6816 @section NAND Flash Commands
6817 @cindex NAND
6818
6819 Compared to NOR or SPI flash, NAND devices are inexpensive
6820 and high density. Today's NAND chips, and multi-chip modules,
6821 commonly hold multiple GigaBytes of data.
6822
6823 NAND chips consist of a number of ``erase blocks'' of a given
6824 size (such as 128 KBytes), each of which is divided into a
6825 number of pages (of perhaps 512 or 2048 bytes each). Each
6826 page of a NAND flash has an ``out of band'' (OOB) area to hold
6827 Error Correcting Code (ECC) and other metadata, usually 16 bytes
6828 of OOB for every 512 bytes of page data.
6829
6830 One key characteristic of NAND flash is that its error rate
6831 is higher than that of NOR flash. In normal operation, that
6832 ECC is used to correct and detect errors. However, NAND
6833 blocks can also wear out and become unusable; those blocks
6834 are then marked "bad". NAND chips are even shipped from the
6835 manufacturer with a few bad blocks. The highest density chips
6836 use a technology (MLC) that wears out more quickly, so ECC
6837 support is increasingly important as a way to detect blocks
6838 that have begun to fail, and help to preserve data integrity
6839 with techniques such as wear leveling.
6840
6841 Software is used to manage the ECC. Some controllers don't
6842 support ECC directly; in those cases, software ECC is used.
6843 Other controllers speed up the ECC calculations with hardware.
6844 Single-bit error correction hardware is routine. Controllers
6845 geared for newer MLC chips may correct 4 or more errors for
6846 every 512 bytes of data.
6847
6848 You will need to make sure that any data you write using
6849 OpenOCD includes the appropriate kind of ECC. For example,
6850 that may mean passing the @code{oob_softecc} flag when
6851 writing NAND data, or ensuring that the correct hardware
6852 ECC mode is used.
6853
6854 The basic steps for using NAND devices include:
6855 @enumerate
6856 @item Declare via the command @command{nand device}
6857 @* Do this in a board-specific configuration file,
6858 passing parameters as needed by the controller.
6859 @item Configure each device using @command{nand probe}.
6860 @* Do this only after the associated target is set up,
6861 such as in its reset-init script or in procures defined
6862 to access that device.
6863 @item Operate on the flash via @command{nand subcommand}
6864 @* Often commands to manipulate the flash are typed by a human, or run
6865 via a script in some automated way. Common task include writing a
6866 boot loader, operating system, or other data needed to initialize or
6867 de-brick a board.
6868 @end enumerate
6869
6870 @b{NOTE:} At the time this text was written, the largest NAND
6871 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
6872 This is because the variables used to hold offsets and lengths
6873 are only 32 bits wide.
6874 (Larger chips may work in some cases, unless an offset or length
6875 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
6876 Some larger devices will work, since they are actually multi-chip
6877 modules with two smaller chips and individual chipselect lines.
6878
6879 @anchor{nandconfiguration}
6880 @subsection NAND Configuration Commands
6881 @cindex NAND configuration
6882
6883 NAND chips must be declared in configuration scripts,
6884 plus some additional configuration that's done after
6885 OpenOCD has initialized.
6886
6887 @deffn {Config Command} {nand device} name driver target [configparams...]
6888 Declares a NAND device, which can be read and written to
6889 after it has been configured through @command{nand probe}.
6890 In OpenOCD, devices are single chips; this is unlike some
6891 operating systems, which may manage multiple chips as if
6892 they were a single (larger) device.
6893 In some cases, configuring a device will activate extra
6894 commands; see the controller-specific documentation.
6895
6896 @b{NOTE:} This command is not available after OpenOCD
6897 initialization has completed. Use it in board specific
6898 configuration files, not interactively.
6899
6900 @itemize @bullet
6901 @item @var{name} ... may be used to reference the NAND bank
6902 in most other NAND commands. A number is also available.
6903 @item @var{driver} ... identifies the NAND controller driver
6904 associated with the NAND device being declared.
6905 @xref{nanddriverlist,,NAND Driver List}.
6906 @item @var{target} ... names the target used when issuing
6907 commands to the NAND controller.
6908 @comment Actually, it's currently a controller-specific parameter...
6909 @item @var{configparams} ... controllers may support, or require,
6910 additional parameters. See the controller-specific documentation
6911 for more information.
6912 @end itemize
6913 @end deffn
6914
6915 @deffn Command {nand list}
6916 Prints a summary of each device declared
6917 using @command{nand device}, numbered from zero.
6918 Note that un-probed devices show no details.
6919 @example
6920 > nand list
6921 #0: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
6922 blocksize: 131072, blocks: 8192
6923 #1: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
6924 blocksize: 131072, blocks: 8192
6925 >
6926 @end example
6927 @end deffn
6928
6929 @deffn Command {nand probe} num
6930 Probes the specified device to determine key characteristics
6931 like its page and block sizes, and how many blocks it has.
6932 The @var{num} parameter is the value shown by @command{nand list}.
6933 You must (successfully) probe a device before you can use
6934 it with most other NAND commands.
6935 @end deffn
6936
6937 @subsection Erasing, Reading, Writing to NAND Flash
6938
6939 @deffn Command {nand dump} num filename offset length [oob_option]
6940 @cindex NAND reading
6941 Reads binary data from the NAND device and writes it to the file,
6942 starting at the specified offset.
6943 The @var{num} parameter is the value shown by @command{nand list}.
6944
6945 Use a complete path name for @var{filename}, so you don't depend
6946 on the directory used to start the OpenOCD server.
6947
6948 The @var{offset} and @var{length} must be exact multiples of the
6949 device's page size. They describe a data region; the OOB data
6950 associated with each such page may also be accessed.
6951
6952 @b{NOTE:} At the time this text was written, no error correction
6953 was done on the data that's read, unless raw access was disabled
6954 and the underlying NAND controller driver had a @code{read_page}
6955 method which handled that error correction.
6956
6957 By default, only page data is saved to the specified file.
6958 Use an @var{oob_option} parameter to save OOB data:
6959 @itemize @bullet
6960 @item no oob_* parameter
6961 @*Output file holds only page data; OOB is discarded.
6962 @item @code{oob_raw}
6963 @*Output file interleaves page data and OOB data;
6964 the file will be longer than "length" by the size of the
6965 spare areas associated with each data page.
6966 Note that this kind of "raw" access is different from
6967 what's implied by @command{nand raw_access}, which just
6968 controls whether a hardware-aware access method is used.
6969 @item @code{oob_only}
6970 @*Output file has only raw OOB data, and will
6971 be smaller than "length" since it will contain only the
6972 spare areas associated with each data page.
6973 @end itemize
6974 @end deffn
6975
6976 @deffn Command {nand erase} num [offset length]
6977 @cindex NAND erasing
6978 @cindex NAND programming
6979 Erases blocks on the specified NAND device, starting at the
6980 specified @var{offset} and continuing for @var{length} bytes.
6981 Both of those values must be exact multiples of the device's
6982 block size, and the region they specify must fit entirely in the chip.
6983 If those parameters are not specified,
6984 the whole NAND chip will be erased.
6985 The @var{num} parameter is the value shown by @command{nand list}.
6986
6987 @b{NOTE:} This command will try to erase bad blocks, when told
6988 to do so, which will probably invalidate the manufacturer's bad
6989 block marker.
6990 For the remainder of the current server session, @command{nand info}
6991 will still report that the block ``is'' bad.
6992 @end deffn
6993
6994 @deffn Command {nand write} num filename offset [option...]
6995 @cindex NAND writing
6996 @cindex NAND programming
6997 Writes binary data from the file into the specified NAND device,
6998 starting at the specified offset. Those pages should already
6999 have been erased; you can't change zero bits to one bits.
7000 The @var{num} parameter is the value shown by @command{nand list}.
7001
7002 Use a complete path name for @var{filename}, so you don't depend
7003 on the directory used to start the OpenOCD server.
7004
7005 The @var{offset} must be an exact multiple of the device's page size.
7006 All data in the file will be written, assuming it doesn't run
7007 past the end of the device.
7008 Only full pages are written, and any extra space in the last
7009 page will be filled with 0xff bytes. (That includes OOB data,
7010 if that's being written.)
7011
7012 @b{NOTE:} At the time this text was written, bad blocks are
7013 ignored. That is, this routine will not skip bad blocks,
7014 but will instead try to write them. This can cause problems.
7015
7016 Provide at most one @var{option} parameter. With some
7017 NAND drivers, the meanings of these parameters may change
7018 if @command{nand raw_access} was used to disable hardware ECC.
7019 @itemize @bullet
7020 @item no oob_* parameter
7021 @*File has only page data, which is written.
7022 If raw access is in use, the OOB area will not be written.
7023 Otherwise, if the underlying NAND controller driver has
7024 a @code{write_page} routine, that routine may write the OOB
7025 with hardware-computed ECC data.
7026 @item @code{oob_only}
7027 @*File has only raw OOB data, which is written to the OOB area.
7028 Each page's data area stays untouched. @i{This can be a dangerous
7029 option}, since it can invalidate the ECC data.
7030 You may need to force raw access to use this mode.
7031 @item @code{oob_raw}
7032 @*File interleaves data and OOB data, both of which are written
7033 If raw access is enabled, the data is written first, then the
7034 un-altered OOB.
7035 Otherwise, if the underlying NAND controller driver has
7036 a @code{write_page} routine, that routine may modify the OOB
7037 before it's written, to include hardware-computed ECC data.
7038 @item @code{oob_softecc}
7039 @*File has only page data, which is written.
7040 The OOB area is filled with 0xff, except for a standard 1-bit
7041 software ECC code stored in conventional locations.
7042 You might need to force raw access to use this mode, to prevent
7043 the underlying driver from applying hardware ECC.
7044 @item @code{oob_softecc_kw}
7045 @*File has only page data, which is written.
7046 The OOB area is filled with 0xff, except for a 4-bit software ECC
7047 specific to the boot ROM in Marvell Kirkwood SoCs.
7048 You might need to force raw access to use this mode, to prevent
7049 the underlying driver from applying hardware ECC.
7050 @end itemize
7051 @end deffn
7052
7053 @deffn Command {nand verify} num filename offset [option...]
7054 @cindex NAND verification
7055 @cindex NAND programming
7056 Verify the binary data in the file has been programmed to the
7057 specified NAND device, starting at the specified offset.
7058 The @var{num} parameter is the value shown by @command{nand list}.
7059
7060 Use a complete path name for @var{filename}, so you don't depend
7061 on the directory used to start the OpenOCD server.
7062
7063 The @var{offset} must be an exact multiple of the device's page size.
7064 All data in the file will be read and compared to the contents of the
7065 flash, assuming it doesn't run past the end of the device.
7066 As with @command{nand write}, only full pages are verified, so any extra
7067 space in the last page will be filled with 0xff bytes.
7068
7069 The same @var{options} accepted by @command{nand write},
7070 and the file will be processed similarly to produce the buffers that
7071 can be compared against the contents produced from @command{nand dump}.
7072
7073 @b{NOTE:} This will not work when the underlying NAND controller
7074 driver's @code{write_page} routine must update the OOB with a
7075 hardware-computed ECC before the data is written. This limitation may
7076 be removed in a future release.
7077 @end deffn
7078
7079 @subsection Other NAND commands
7080 @cindex NAND other commands
7081
7082 @deffn Command {nand check_bad_blocks} num [offset length]
7083 Checks for manufacturer bad block markers on the specified NAND
7084 device. If no parameters are provided, checks the whole
7085 device; otherwise, starts at the specified @var{offset} and
7086 continues for @var{length} bytes.
7087 Both of those values must be exact multiples of the device's
7088 block size, and the region they specify must fit entirely in the chip.
7089 The @var{num} parameter is the value shown by @command{nand list}.
7090
7091 @b{NOTE:} Before using this command you should force raw access
7092 with @command{nand raw_access enable} to ensure that the underlying
7093 driver will not try to apply hardware ECC.
7094 @end deffn
7095
7096 @deffn Command {nand info} num
7097 The @var{num} parameter is the value shown by @command{nand list}.
7098 This prints the one-line summary from "nand list", plus for
7099 devices which have been probed this also prints any known
7100 status for each block.
7101 @end deffn
7102
7103 @deffn Command {nand raw_access} num (@option{enable}|@option{disable})
7104 Sets or clears an flag affecting how page I/O is done.
7105 The @var{num} parameter is the value shown by @command{nand list}.
7106
7107 This flag is cleared (disabled) by default, but changing that
7108 value won't affect all NAND devices. The key factor is whether
7109 the underlying driver provides @code{read_page} or @code{write_page}
7110 methods. If it doesn't provide those methods, the setting of
7111 this flag is irrelevant; all access is effectively ``raw''.
7112
7113 When those methods exist, they are normally used when reading
7114 data (@command{nand dump} or reading bad block markers) or
7115 writing it (@command{nand write}). However, enabling
7116 raw access (setting the flag) prevents use of those methods,
7117 bypassing hardware ECC logic.
7118 @i{This can be a dangerous option}, since writing blocks
7119 with the wrong ECC data can cause them to be marked as bad.
7120 @end deffn
7121
7122 @anchor{nanddriverlist}
7123 @subsection NAND Driver List
7124 As noted above, the @command{nand device} command allows
7125 driver-specific options and behaviors.
7126 Some controllers also activate controller-specific commands.
7127
7128 @deffn {NAND Driver} at91sam9
7129 This driver handles the NAND controllers found on AT91SAM9 family chips from
7130 Atmel. It takes two extra parameters: address of the NAND chip;
7131 address of the ECC controller.
7132 @example
7133 nand device $NANDFLASH at91sam9 $CHIPNAME 0x40000000 0xfffffe800
7134 @end example
7135 AT91SAM9 chips support single-bit ECC hardware. The @code{write_page} and
7136 @code{read_page} methods are used to utilize the ECC hardware unless they are
7137 disabled by using the @command{nand raw_access} command. There are four
7138 additional commands that are needed to fully configure the AT91SAM9 NAND
7139 controller. Two are optional; most boards use the same wiring for ALE/CLE:
7140 @deffn Command {at91sam9 cle} num addr_line
7141 Configure the address line used for latching commands. The @var{num}
7142 parameter is the value shown by @command{nand list}.
7143 @end deffn
7144 @deffn Command {at91sam9 ale} num addr_line
7145 Configure the address line used for latching addresses. The @var{num}
7146 parameter is the value shown by @command{nand list}.
7147 @end deffn
7148
7149 For the next two commands, it is assumed that the pins have already been
7150 properly configured for input or output.
7151 @deffn Command {at91sam9 rdy_busy} num pio_base_addr pin
7152 Configure the RDY/nBUSY input from the NAND device. The @var{num}
7153 parameter is the value shown by @command{nand list}. @var{pio_base_addr}
7154 is the base address of the PIO controller and @var{pin} is the pin number.
7155 @end deffn
7156 @deffn Command {at91sam9 ce} num pio_base_addr pin
7157 Configure the chip enable input to the NAND device. The @var{num}
7158 parameter is the value shown by @command{nand list}. @var{pio_base_addr}
7159 is the base address of the PIO controller and @var{pin} is the pin number.
7160 @end deffn
7161 @end deffn
7162
7163 @deffn {NAND Driver} davinci
7164 This driver handles the NAND controllers found on DaVinci family
7165 chips from Texas Instruments.
7166 It takes three extra parameters:
7167 address of the NAND chip;
7168 hardware ECC mode to use (@option{hwecc1},
7169 @option{hwecc4}, @option{hwecc4_infix});
7170 address of the AEMIF controller on this processor.
7171 @example
7172 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
7173 @end example
7174 All DaVinci processors support the single-bit ECC hardware,
7175 and newer ones also support the four-bit ECC hardware.
7176 The @code{write_page} and @code{read_page} methods are used
7177 to implement those ECC modes, unless they are disabled using
7178 the @command{nand raw_access} command.
7179 @end deffn
7180
7181 @deffn {NAND Driver} lpc3180
7182 These controllers require an extra @command{nand device}
7183 parameter: the clock rate used by the controller.
7184 @deffn Command {lpc3180 select} num [mlc|slc]
7185 Configures use of the MLC or SLC controller mode.
7186 MLC implies use of hardware ECC.
7187 The @var{num} parameter is the value shown by @command{nand list}.
7188 @end deffn
7189
7190 At this writing, this driver includes @code{write_page}
7191 and @code{read_page} methods. Using @command{nand raw_access}
7192 to disable those methods will prevent use of hardware ECC
7193 in the MLC controller mode, but won't change SLC behavior.
7194 @end deffn
7195 @comment current lpc3180 code won't issue 5-byte address cycles
7196
7197 @deffn {NAND Driver} mx3
7198 This driver handles the NAND controller in i.MX31. The mxc driver
7199 should work for this chip as well.
7200 @end deffn
7201
7202 @deffn {NAND Driver} mxc
7203 This driver handles the NAND controller found in Freescale i.MX
7204 chips. It has support for v1 (i.MX27 and i.MX31) and v2 (i.MX35).
7205 The driver takes 3 extra arguments, chip (@option{mx27},
7206 @option{mx31}, @option{mx35}), ecc (@option{noecc}, @option{hwecc})
7207 and optionally if bad block information should be swapped between
7208 main area and spare area (@option{biswap}), defaults to off.
7209 @example
7210 nand device mx35.nand mxc imx35.cpu mx35 hwecc biswap
7211 @end example
7212 @deffn Command {mxc biswap} bank_num [enable|disable]
7213 Turns on/off bad block information swapping from main area,
7214 without parameter query status.
7215 @end deffn
7216 @end deffn
7217
7218 @deffn {NAND Driver} orion
7219 These controllers require an extra @command{nand device}
7220 parameter: the address of the controller.
7221 @example
7222 nand device orion 0xd8000000
7223 @end example
7224 These controllers don't define any specialized commands.
7225 At this writing, their drivers don't include @code{write_page}
7226 or @code{read_page} methods, so @command{nand raw_access} won't
7227 change any behavior.
7228 @end deffn
7229
7230 @deffn {NAND Driver} s3c2410
7231 @deffnx {NAND Driver} s3c2412
7232 @deffnx {NAND Driver} s3c2440
7233 @deffnx {NAND Driver} s3c2443
7234 @deffnx {NAND Driver} s3c6400
7235 These S3C family controllers don't have any special
7236 @command{nand device} options, and don't define any
7237 specialized commands.
7238 At this writing, their drivers don't include @code{write_page}
7239 or @code{read_page} methods, so @command{nand raw_access} won't
7240 change any behavior.
7241 @end deffn
7242
7243 @section mFlash
7244
7245 @subsection mFlash Configuration
7246 @cindex mFlash Configuration
7247
7248 @deffn {Config Command} {mflash bank} soc base RST_pin target
7249 Configures a mflash for @var{soc} host bank at
7250 address @var{base}.
7251 The pin number format depends on the host GPIO naming convention.
7252 Currently, the mflash driver supports s3c2440 and pxa270.
7253
7254 Example for s3c2440 mflash where @var{RST pin} is GPIO B1:
7255
7256 @example
7257 mflash bank $_FLASHNAME s3c2440 0x10000000 1b 0
7258 @end example
7259
7260 Example for pxa270 mflash where @var{RST pin} is GPIO 43:
7261
7262 @example
7263 mflash bank $_FLASHNAME pxa270 0x08000000 43 0
7264 @end example
7265 @end deffn
7266
7267 @subsection mFlash commands
7268 @cindex mFlash commands
7269
7270 @deffn Command {mflash config pll} frequency
7271 Configure mflash PLL.
7272 The @var{frequency} is the mflash input frequency, in Hz.
7273 Issuing this command will erase mflash's whole internal nand and write new pll.
7274 After this command, mflash needs power-on-reset for normal operation.
7275 If pll was newly configured, storage and boot(optional) info also need to be update.
7276 @end deffn
7277
7278 @deffn Command {mflash config boot}
7279 Configure bootable option.
7280 If bootable option is set, mflash offer the first 8 sectors
7281 (4kB) for boot.
7282 @end deffn
7283
7284 @deffn Command {mflash config storage}
7285 Configure storage information.
7286 For the normal storage operation, this information must be
7287 written.
7288 @end deffn
7289
7290 @deffn Command {mflash dump} num filename offset size
7291 Dump @var{size} bytes, starting at @var{offset} bytes from the
7292 beginning of the bank @var{num}, to the file named @var{filename}.
7293 @end deffn
7294
7295 @deffn Command {mflash probe}
7296 Probe mflash.
7297 @end deffn
7298
7299 @deffn Command {mflash write} num filename offset
7300 Write the binary file @var{filename} to mflash bank @var{num}, starting at
7301 @var{offset} bytes from the beginning of the bank.
7302 @end deffn
7303
7304 @node Flash Programming
7305 @chapter Flash Programming
7306
7307 OpenOCD implements numerous ways to program the target flash, whether internal or external.
7308 Programming can be achieved by either using GDB @ref{programmingusinggdb,,Programming using GDB},
7309 or using the commands given in @ref{flashprogrammingcommands,,Flash Programming Commands}.
7310
7311 @*To simplify using the flash commands directly a jimtcl script is available that handles the programming and verify stage.
7312 OpenOCD will program/verify/reset the target and optionally shutdown.
7313
7314 The script is executed as follows and by default the following actions will be performed.
7315 @enumerate
7316 @item 'init' is executed.
7317 @item 'reset init' is called to reset and halt the target, any 'reset init' scripts are executed.
7318 @item @code{flash write_image} is called to erase and write any flash using the filename given.
7319 @item @code{verify_image} is called if @option{verify} parameter is given.
7320 @item @code{reset run} is called if @option{reset} parameter is given.
7321 @item OpenOCD is shutdown if @option{exit} parameter is given.
7322 @end enumerate
7323
7324 An example of usage is given below. @xref{program}.
7325
7326 @example
7327 # program and verify using elf/hex/s19. verify and reset
7328 # are optional parameters
7329 openocd -f board/stm32f3discovery.cfg \
7330 -c "program filename.elf verify reset exit"
7331
7332 # binary files need the flash address passing
7333 openocd -f board/stm32f3discovery.cfg \
7334 -c "program filename.bin exit 0x08000000"
7335 @end example
7336
7337 @node PLD/FPGA Commands
7338 @chapter PLD/FPGA Commands
7339 @cindex PLD
7340 @cindex FPGA
7341
7342 Programmable Logic Devices (PLDs) and the more flexible
7343 Field Programmable Gate Arrays (FPGAs) are both types of programmable hardware.
7344 OpenOCD can support programming them.
7345 Although PLDs are generally restrictive (cells are less functional, and
7346 there are no special purpose cells for memory or computational tasks),
7347 they share the same OpenOCD infrastructure.
7348 Accordingly, both are called PLDs here.
7349
7350 @section PLD/FPGA Configuration and Commands
7351
7352 As it does for JTAG TAPs, debug targets, and flash chips (both NOR and NAND),
7353 OpenOCD maintains a list of PLDs available for use in various commands.
7354 Also, each such PLD requires a driver.
7355
7356 They are referenced by the number shown by the @command{pld devices} command,
7357 and new PLDs are defined by @command{pld device driver_name}.
7358
7359 @deffn {Config Command} {pld device} driver_name tap_name [driver_options]
7360 Defines a new PLD device, supported by driver @var{driver_name},
7361 using the TAP named @var{tap_name}.
7362 The driver may make use of any @var{driver_options} to configure its
7363 behavior.
7364 @end deffn
7365
7366 @deffn {Command} {pld devices}
7367 Lists the PLDs and their numbers.
7368 @end deffn
7369
7370 @deffn {Command} {pld load} num filename
7371 Loads the file @file{filename} into the PLD identified by @var{num}.
7372 The file format must be inferred by the driver.
7373 @end deffn
7374
7375 @section PLD/FPGA Drivers, Options, and Commands
7376
7377 Drivers may support PLD-specific options to the @command{pld device}
7378 definition command, and may also define commands usable only with
7379 that particular type of PLD.
7380
7381 @deffn {FPGA Driver} virtex2 [no_jstart]
7382 Virtex-II is a family of FPGAs sold by Xilinx.
7383 It supports the IEEE 1532 standard for In-System Configuration (ISC).
7384
7385 If @var{no_jstart} is non-zero, the JSTART instruction is not used after
7386 loading the bitstream. While required for Series2, Series3, and Series6, it
7387 breaks bitstream loading on Series7.
7388
7389 @deffn {Command} {virtex2 read_stat} num
7390 Reads and displays the Virtex-II status register (STAT)
7391 for FPGA @var{num}.
7392 @end deffn
7393 @end deffn
7394
7395 @node General Commands
7396 @chapter General Commands
7397 @cindex commands
7398
7399 The commands documented in this chapter here are common commands that
7400 you, as a human, may want to type and see the output of. Configuration type
7401 commands are documented elsewhere.
7402
7403 Intent:
7404 @itemize @bullet
7405 @item @b{Source Of Commands}
7406 @* OpenOCD commands can occur in a configuration script (discussed
7407 elsewhere) or typed manually by a human or supplied programmatically,
7408 or via one of several TCP/IP Ports.
7409
7410 @item @b{From the human}
7411 @* A human should interact with the telnet interface (default port: 4444)
7412 or via GDB (default port 3333).
7413
7414 To issue commands from within a GDB session, use the @option{monitor}
7415 command, e.g. use @option{monitor poll} to issue the @option{poll}
7416 command. All output is relayed through the GDB session.
7417
7418 @item @b{Machine Interface}
7419 The Tcl interface's intent is to be a machine interface. The default Tcl
7420 port is 5555.
7421 @end itemize
7422
7423
7424 @section Server Commands
7425
7426 @deffn {Command} exit
7427 Exits the current telnet session.
7428 @end deffn
7429
7430 @deffn {Command} help [string]
7431 With no parameters, prints help text for all commands.
7432 Otherwise, prints each helptext containing @var{string}.
7433 Not every command provides helptext.
7434
7435 Configuration commands, and commands valid at any time, are
7436 explicitly noted in parenthesis.
7437 In most cases, no such restriction is listed; this indicates commands
7438 which are only available after the configuration stage has completed.
7439 @end deffn
7440
7441 @deffn Command sleep msec [@option{busy}]
7442 Wait for at least @var{msec} milliseconds before resuming.
7443 If @option{busy} is passed, busy-wait instead of sleeping.
7444 (This option is strongly discouraged.)
7445 Useful in connection with script files
7446 (@command{script} command and @command{target_name} configuration).
7447 @end deffn
7448
7449 @deffn Command shutdown [@option{error}]
7450 Close the OpenOCD server, disconnecting all clients (GDB, telnet,
7451 other). If option @option{error} is used, OpenOCD will return a
7452 non-zero exit code to the parent process.
7453
7454 Like any TCL commands, also @command{shutdown} can be redefined, e.g.:
7455 @example
7456 # redefine shutdown
7457 rename shutdown original_shutdown
7458 proc shutdown @{@} @{
7459 puts "This is my implementation of shutdown"
7460 # my own stuff before exit OpenOCD
7461 original_shutdown
7462 @}
7463 @end example
7464 If user types CTRL-C or kills OpenOCD, either the command @command{shutdown}
7465 or its replacement will be automatically executed before OpenOCD exits.
7466 @end deffn
7467
7468 @anchor{debuglevel}
7469 @deffn Command debug_level [n]
7470 @cindex message level
7471 Display debug level.
7472 If @var{n} (from 0..4) is provided, then set it to that level.
7473 This affects the kind of messages sent to the server log.
7474 Level 0 is error messages only;
7475 level 1 adds warnings;
7476 level 2 adds informational messages;
7477 level 3 adds debugging messages;
7478 and level 4 adds verbose low-level debug messages.
7479 The default is level 2, but that can be overridden on
7480 the command line along with the location of that log
7481 file (which is normally the server's standard output).
7482 @xref{Running}.
7483 @end deffn
7484
7485 @deffn Command echo [-n] message
7486 Logs a message at "user" priority.
7487 Output @var{message} to stdout.
7488 Option "-n" suppresses trailing newline.
7489 @example
7490 echo "Downloading kernel -- please wait"
7491 @end example
7492 @end deffn
7493
7494 @deffn Command log_output [filename]
7495 Redirect logging to @var{filename};
7496 the initial log output channel is stderr.
7497 @end deffn
7498
7499 @deffn Command add_script_search_dir [directory]
7500 Add @var{directory} to the file/script search path.
7501 @end deffn
7502
7503 @deffn Command bindto [@var{name}]
7504 Specify hostname or IPv4 address on which to listen for incoming
7505 TCP/IP connections. By default, OpenOCD will listen on the loopback
7506 interface only. If your network environment is safe, @code{bindto
7507 0.0.0.0} can be used to cover all available interfaces.
7508 @end deffn
7509
7510 @anchor{targetstatehandling}
7511 @section Target State handling
7512 @cindex reset
7513 @cindex halt
7514 @cindex target initialization
7515
7516 In this section ``target'' refers to a CPU configured as
7517 shown earlier (@pxref{CPU Configuration}).
7518 These commands, like many, implicitly refer to
7519 a current target which is used to perform the
7520 various operations. The current target may be changed
7521 by using @command{targets} command with the name of the
7522 target which should become current.
7523
7524 @deffn Command reg [(number|name) [(value|'force')]]
7525 Access a single register by @var{number} or by its @var{name}.
7526 The target must generally be halted before access to CPU core
7527 registers is allowed. Depending on the hardware, some other
7528 registers may be accessible while the target is running.
7529
7530 @emph{With no arguments}:
7531 list all available registers for the current target,
7532 showing number, name, size, value, and cache status.
7533 For valid entries, a value is shown; valid entries
7534 which are also dirty (and will be written back later)
7535 are flagged as such.
7536
7537 @emph{With number/name}: display that register's value.
7538 Use @var{force} argument to read directly from the target,
7539 bypassing any internal cache.
7540
7541 @emph{With both number/name and value}: set register's value.
7542 Writes may be held in a writeback cache internal to OpenOCD,
7543 so that setting the value marks the register as dirty instead
7544 of immediately flushing that value. Resuming CPU execution
7545 (including by single stepping) or otherwise activating the
7546 relevant module will flush such values.
7547
7548 Cores may have surprisingly many registers in their
7549 Debug and trace infrastructure:
7550
7551 @example
7552 > reg
7553 ===== ARM registers
7554 (0) r0 (/32): 0x0000D3C2 (dirty)
7555 (1) r1 (/32): 0xFD61F31C
7556 (2) r2 (/32)
7557 ...
7558 (164) ETM_contextid_comparator_mask (/32)
7559 >
7560 @end example
7561 @end deffn
7562
7563 @deffn Command halt [ms]
7564 @deffnx Command wait_halt [ms]
7565 The @command{halt} command first sends a halt request to the target,
7566 which @command{wait_halt} doesn't.
7567 Otherwise these behave the same: wait up to @var{ms} milliseconds,
7568 or 5 seconds if there is no parameter, for the target to halt
7569 (and enter debug mode).
7570 Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
7571
7572 @quotation Warning
7573 On ARM cores, software using the @emph{wait for interrupt} operation
7574 often blocks the JTAG access needed by a @command{halt} command.
7575 This is because that operation also puts the core into a low
7576 power mode by gating the core clock;
7577 but the core clock is needed to detect JTAG clock transitions.
7578
7579 One partial workaround uses adaptive clocking: when the core is
7580 interrupted the operation completes, then JTAG clocks are accepted
7581 at least until the interrupt handler completes.
7582 However, this workaround is often unusable since the processor, board,
7583 and JTAG adapter must all support adaptive JTAG clocking.
7584 Also, it can't work until an interrupt is issued.
7585
7586 A more complete workaround is to not use that operation while you
7587 work with a JTAG debugger.
7588 Tasking environments generally have idle loops where the body is the
7589 @emph{wait for interrupt} operation.
7590 (On older cores, it is a coprocessor action;
7591 newer cores have a @option{wfi} instruction.)
7592 Such loops can just remove that operation, at the cost of higher
7593 power consumption (because the CPU is needlessly clocked).
7594 @end quotation
7595
7596 @end deffn
7597
7598 @deffn Command resume [address]
7599 Resume the target at its current code position,
7600 or the optional @var{address} if it is provided.
7601 OpenOCD will wait 5 seconds for the target to resume.
7602 @end deffn
7603
7604 @deffn Command step [address]
7605 Single-step the target at its current code position,
7606 or the optional @var{address} if it is provided.
7607 @end deffn
7608
7609 @anchor{resetcommand}
7610 @deffn Command reset
7611 @deffnx Command {reset run}
7612 @deffnx Command {reset halt}
7613 @deffnx Command {reset init}
7614 Perform as hard a reset as possible, using SRST if possible.
7615 @emph{All defined targets will be reset, and target
7616 events will fire during the reset sequence.}
7617
7618 The optional parameter specifies what should
7619 happen after the reset.
7620 If there is no parameter, a @command{reset run} is executed.
7621 The other options will not work on all systems.
7622 @xref{Reset Configuration}.
7623
7624 @itemize @minus
7625 @item @b{run} Let the target run
7626 @item @b{halt} Immediately halt the target
7627 @item @b{init} Immediately halt the target, and execute the reset-init script
7628 @end itemize
7629 @end deffn
7630
7631 @deffn Command soft_reset_halt
7632 Requesting target halt and executing a soft reset. This is often used
7633 when a target cannot be reset and halted. The target, after reset is
7634 released begins to execute code. OpenOCD attempts to stop the CPU and
7635 then sets the program counter back to the reset vector. Unfortunately
7636 the code that was executed may have left the hardware in an unknown
7637 state.
7638 @end deffn
7639
7640 @section I/O Utilities
7641
7642 These commands are available when
7643 OpenOCD is built with @option{--enable-ioutil}.
7644 They are mainly useful on embedded targets,
7645 notably the ZY1000.
7646 Hosts with operating systems have complementary tools.
7647
7648 @emph{Note:} there are several more such commands.
7649
7650 @deffn Command append_file filename [string]*
7651 Appends the @var{string} parameters to
7652 the text file @file{filename}.
7653 Each string except the last one is followed by one space.
7654 The last string is followed by a newline.
7655 @end deffn
7656
7657 @deffn Command cat filename
7658 Reads and displays the text file @file{filename}.
7659 @end deffn
7660
7661 @deffn Command cp src_filename dest_filename
7662 Copies contents from the file @file{src_filename}
7663 into @file{dest_filename}.
7664 @end deffn
7665
7666 @deffn Command ip
7667 @emph{No description provided.}
7668 @end deffn
7669
7670 @deffn Command ls
7671 @emph{No description provided.}
7672 @end deffn
7673
7674 @deffn Command mac
7675 @emph{No description provided.}
7676 @end deffn
7677
7678 @deffn Command meminfo
7679 Display available RAM memory on OpenOCD host.
7680 Used in OpenOCD regression testing scripts.
7681 @end deffn
7682
7683 @deffn Command peek
7684 @emph{No description provided.}
7685 @end deffn
7686
7687 @deffn Command poke
7688 @emph{No description provided.}
7689 @end deffn
7690
7691 @deffn Command rm filename
7692 @c "rm" has both normal and Jim-level versions??
7693 Unlinks the file @file{filename}.
7694 @end deffn
7695
7696 @deffn Command trunc filename
7697 Removes all data in the file @file{filename}.
7698 @end deffn
7699
7700 @anchor{memoryaccess}
7701 @section Memory access commands
7702 @cindex memory access
7703
7704 These commands allow accesses of a specific size to the memory
7705 system. Often these are used to configure the current target in some
7706 special way. For example - one may need to write certain values to the
7707 SDRAM controller to enable SDRAM.
7708
7709 @enumerate
7710 @item Use the @command{targets} (plural) command
7711 to change the current target.
7712 @item In system level scripts these commands are deprecated.
7713 Please use their TARGET object siblings to avoid making assumptions
7714 about what TAP is the current target, or about MMU configuration.
7715 @end enumerate
7716
7717 @deffn Command mdw [phys] addr [count]
7718 @deffnx Command mdh [phys] addr [count]
7719 @deffnx Command mdb [phys] addr [count]
7720 Display contents of address @var{addr}, as
7721 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
7722 or 8-bit bytes (@command{mdb}).
7723 When the current target has an MMU which is present and active,
7724 @var{addr} is interpreted as a virtual address.
7725 Otherwise, or if the optional @var{phys} flag is specified,
7726 @var{addr} is interpreted as a physical address.
7727 If @var{count} is specified, displays that many units.
7728 (If you want to manipulate the data instead of displaying it,
7729 see the @code{mem2array} primitives.)
7730 @end deffn
7731
7732 @deffn Command mww [phys] addr word
7733 @deffnx Command mwh [phys] addr halfword
7734 @deffnx Command mwb [phys] addr byte
7735 Writes the specified @var{word} (32 bits),
7736 @var{halfword} (16 bits), or @var{byte} (8-bit) value,
7737 at the specified address @var{addr}.
7738 When the current target has an MMU which is present and active,
7739 @var{addr} is interpreted as a virtual address.
7740 Otherwise, or if the optional @var{phys} flag is specified,
7741 @var{addr} is interpreted as a physical address.
7742 @end deffn
7743
7744 @anchor{imageaccess}
7745 @section Image loading commands
7746 @cindex image loading
7747 @cindex image dumping
7748
7749 @deffn Command {dump_image} filename address size
7750 Dump @var{size} bytes of target memory starting at @var{address} to the
7751 binary file named @var{filename}.
7752 @end deffn
7753
7754 @deffn Command {fast_load}
7755 Loads an image stored in memory by @command{fast_load_image} to the
7756 current target. Must be preceded by fast_load_image.
7757 @end deffn
7758
7759 @deffn Command {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}|@option{s19}]
7760 Normally you should be using @command{load_image} or GDB load. However, for
7761 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
7762 host), storing the image in memory and uploading the image to the target
7763 can be a way to upload e.g. multiple debug sessions when the binary does not change.
7764 Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
7765 memory, i.e. does not affect target. This approach is also useful when profiling
7766 target programming performance as I/O and target programming can easily be profiled
7767 separately.
7768 @end deffn
7769
7770 @deffn Command {load_image} filename address [[@option{bin}|@option{ihex}|@option{elf}|@option{s19}] @option{min_addr} @option{max_length}]
7771 Load image from file @var{filename} to target memory offset by @var{address} from its load address.
7772 The file format may optionally be specified
7773 (@option{bin}, @option{ihex}, @option{elf}, or @option{s19}).
7774 In addition the following arguments may be specified:
7775 @var{min_addr} - ignore data below @var{min_addr} (this is w.r.t. to the target's load address + @var{address})
7776 @var{max_length} - maximum number of bytes to load.
7777 @example
7778 proc load_image_bin @{fname foffset address length @} @{
7779 # Load data from fname filename at foffset offset to
7780 # target at address. Load at most length bytes.
7781 load_image $fname [expr $address - $foffset] bin \
7782 $address $length
7783 @}
7784 @end example
7785 @end deffn
7786
7787 @deffn Command {test_image} filename [address [@option{bin}|@option{ihex}|@option{elf}]]
7788 Displays image section sizes and addresses
7789 as if @var{filename} were loaded into target memory
7790 starting at @var{address} (defaults to zero).
7791 The file format may optionally be specified
7792 (@option{bin}, @option{ihex}, or @option{elf})
7793 @end deffn
7794
7795 @deffn Command {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
7796 Verify @var{filename} against target memory starting at @var{address}.
7797 The file format may optionally be specified
7798 (@option{bin}, @option{ihex}, or @option{elf})
7799 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
7800 @end deffn
7801
7802 @deffn Command {verify_image_checksum} filename address [@option{bin}|@option{ihex}|@option{elf}]
7803 Verify @var{filename} against target memory starting at @var{address}.
7804 The file format may optionally be specified
7805 (@option{bin}, @option{ihex}, or @option{elf})
7806 This perform a comparison using a CRC checksum only
7807 @end deffn
7808
7809
7810 @section Breakpoint and Watchpoint commands
7811 @cindex breakpoint
7812 @cindex watchpoint
7813
7814 CPUs often make debug modules accessible through JTAG, with
7815 hardware support for a handful of code breakpoints and data
7816 watchpoints.
7817 In addition, CPUs almost always support software breakpoints.
7818
7819 @deffn Command {bp} [address len [@option{hw}]]
7820 With no parameters, lists all active breakpoints.
7821 Else sets a breakpoint on code execution starting
7822 at @var{address} for @var{length} bytes.
7823 This is a software breakpoint, unless @option{hw} is specified
7824 in which case it will be a hardware breakpoint.
7825
7826 (@xref{arm9vectorcatch,,arm9 vector_catch}, or @pxref{xscalevectorcatch,,xscale vector_catch},
7827 for similar mechanisms that do not consume hardware breakpoints.)
7828 @end deffn
7829
7830 @deffn Command {rbp} address
7831 Remove the breakpoint at @var{address}.
7832 @end deffn
7833
7834 @deffn Command {rwp} address
7835 Remove data watchpoint on @var{address}
7836 @end deffn
7837
7838 @deffn Command {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]]
7839 With no parameters, lists all active watchpoints.
7840 Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
7841 The watch point is an "access" watchpoint unless
7842 the @option{r} or @option{w} parameter is provided,
7843 defining it as respectively a read or write watchpoint.
7844 If a @var{value} is provided, that value is used when determining if
7845 the watchpoint should trigger. The value may be first be masked
7846 using @var{mask} to mark ``don't care'' fields.
7847 @end deffn
7848
7849 @section Misc Commands
7850
7851 @cindex profiling
7852 @deffn Command {profile} seconds filename [start end]
7853 Profiling samples the CPU's program counter as quickly as possible,
7854 which is useful for non-intrusive stochastic profiling.
7855 Saves up to 10000 samples in @file{filename} using ``gmon.out''
7856 format. Optional @option{start} and @option{end} parameters allow to
7857 limit the address range.
7858 @end deffn
7859
7860 @deffn Command {version}
7861 Displays a string identifying the version of this OpenOCD server.
7862 @end deffn
7863
7864 @deffn Command {virt2phys} virtual_address
7865 Requests the current target to map the specified @var{virtual_address}
7866 to its corresponding physical address, and displays the result.
7867 @end deffn
7868
7869 @node Architecture and Core Commands
7870 @chapter Architecture and Core Commands
7871 @cindex Architecture Specific Commands
7872 @cindex Core Specific Commands
7873
7874 Most CPUs have specialized JTAG operations to support debugging.
7875 OpenOCD packages most such operations in its standard command framework.
7876 Some of those operations don't fit well in that framework, so they are
7877 exposed here as architecture or implementation (core) specific commands.
7878
7879 @anchor{armhardwaretracing}
7880 @section ARM Hardware Tracing
7881 @cindex tracing
7882 @cindex ETM
7883 @cindex ETB
7884
7885 CPUs based on ARM cores may include standard tracing interfaces,
7886 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
7887 address and data bus trace records to a ``Trace Port''.
7888
7889 @itemize
7890 @item
7891 Development-oriented boards will sometimes provide a high speed
7892 trace connector for collecting that data, when the particular CPU
7893 supports such an interface.
7894 (The standard connector is a 38-pin Mictor, with both JTAG
7895 and trace port support.)
7896 Those trace connectors are supported by higher end JTAG adapters
7897 and some logic analyzer modules; frequently those modules can
7898 buffer several megabytes of trace data.
7899 Configuring an ETM coupled to such an external trace port belongs
7900 in the board-specific configuration file.
7901 @item
7902 If the CPU doesn't provide an external interface, it probably
7903 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
7904 dedicated SRAM. 4KBytes is one common ETB size.
7905 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
7906 (target) configuration file, since it works the same on all boards.
7907 @end itemize
7908
7909 ETM support in OpenOCD doesn't seem to be widely used yet.
7910
7911 @quotation Issues
7912 ETM support may be buggy, and at least some @command{etm config}
7913 parameters should be detected by asking the ETM for them.
7914
7915 ETM trigger events could also implement a kind of complex
7916 hardware breakpoint, much more powerful than the simple
7917 watchpoint hardware exported by EmbeddedICE modules.
7918 @emph{Such breakpoints can be triggered even when using the
7919 dummy trace port driver}.
7920
7921 It seems like a GDB hookup should be possible,
7922 as well as tracing only during specific states
7923 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
7924
7925 There should be GUI tools to manipulate saved trace data and help
7926 analyse it in conjunction with the source code.
7927 It's unclear how much of a common interface is shared
7928 with the current XScale trace support, or should be
7929 shared with eventual Nexus-style trace module support.
7930
7931 At this writing (November 2009) only ARM7, ARM9, and ARM11 support
7932 for ETM modules is available. The code should be able to
7933 work with some newer cores; but not all of them support
7934 this original style of JTAG access.
7935 @end quotation
7936
7937 @subsection ETM Configuration
7938 ETM setup is coupled with the trace port driver configuration.
7939
7940 @deffn {Config Command} {etm config} target width mode clocking driver
7941 Declares the ETM associated with @var{target}, and associates it
7942 with a given trace port @var{driver}. @xref{traceportdrivers,,Trace Port Drivers}.
7943
7944 Several of the parameters must reflect the trace port capabilities,
7945 which are a function of silicon capabilities (exposed later
7946 using @command{etm info}) and of what hardware is connected to
7947 that port (such as an external pod, or ETB).
7948 The @var{width} must be either 4, 8, or 16,
7949 except with ETMv3.0 and newer modules which may also
7950 support 1, 2, 24, 32, 48, and 64 bit widths.
7951 (With those versions, @command{etm info} also shows whether
7952 the selected port width and mode are supported.)
7953
7954 The @var{mode} must be @option{normal}, @option{multiplexed},
7955 or @option{demultiplexed}.
7956 The @var{clocking} must be @option{half} or @option{full}.
7957
7958 @quotation Warning
7959 With ETMv3.0 and newer, the bits set with the @var{mode} and
7960 @var{clocking} parameters both control the mode.
7961 This modified mode does not map to the values supported by
7962 previous ETM modules, so this syntax is subject to change.
7963 @end quotation
7964
7965 @quotation Note
7966 You can see the ETM registers using the @command{reg} command.
7967 Not all possible registers are present in every ETM.
7968 Most of the registers are write-only, and are used to configure
7969 what CPU activities are traced.
7970 @end quotation
7971 @end deffn
7972
7973 @deffn Command {etm info}
7974 Displays information about the current target's ETM.
7975 This includes resource counts from the @code{ETM_CONFIG} register,
7976 as well as silicon capabilities (except on rather old modules).
7977 from the @code{ETM_SYS_CONFIG} register.
7978 @end deffn
7979
7980 @deffn Command {etm status}
7981 Displays status of the current target's ETM and trace port driver:
7982 is the ETM idle, or is it collecting data?
7983 Did trace data overflow?
7984 Was it triggered?
7985 @end deffn
7986
7987 @deffn Command {etm tracemode} [type context_id_bits cycle_accurate branch_output]
7988 Displays what data that ETM will collect.
7989 If arguments are provided, first configures that data.
7990 When the configuration changes, tracing is stopped
7991 and any buffered trace data is invalidated.
7992
7993 @itemize
7994 @item @var{type} ... describing how data accesses are traced,
7995 when they pass any ViewData filtering that that was set up.
7996 The value is one of
7997 @option{none} (save nothing),
7998 @option{data} (save data),
7999 @option{address} (save addresses),
8000 @option{all} (save data and addresses)
8001 @item @var{context_id_bits} ... 0, 8, 16, or 32
8002 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
8003 cycle-accurate instruction tracing.
8004 Before ETMv3, enabling this causes much extra data to be recorded.
8005 @item @var{branch_output} ... @option{enable} or @option{disable}.
8006 Disable this unless you need to try reconstructing the instruction
8007 trace stream without an image of the code.
8008 @end itemize
8009 @end deffn
8010
8011 @deffn Command {etm trigger_debug} (@option{enable}|@option{disable})
8012 Displays whether ETM triggering debug entry (like a breakpoint) is
8013 enabled or disabled, after optionally modifying that configuration.
8014 The default behaviour is @option{disable}.
8015 Any change takes effect after the next @command{etm start}.
8016
8017 By using script commands to configure ETM registers, you can make the
8018 processor enter debug state automatically when certain conditions,
8019 more complex than supported by the breakpoint hardware, happen.
8020 @end deffn
8021
8022 @subsection ETM Trace Operation
8023
8024 After setting up the ETM, you can use it to collect data.
8025 That data can be exported to files for later analysis.
8026 It can also be parsed with OpenOCD, for basic sanity checking.
8027
8028 To configure what is being traced, you will need to write
8029 various trace registers using @command{reg ETM_*} commands.
8030 For the definitions of these registers, read ARM publication
8031 @emph{IHI 0014, ``Embedded Trace Macrocell, Architecture Specification''}.
8032 Be aware that most of the relevant registers are write-only,
8033 and that ETM resources are limited. There are only a handful
8034 of address comparators, data comparators, counters, and so on.
8035
8036 Examples of scenarios you might arrange to trace include:
8037
8038 @itemize
8039 @item Code flow within a function, @emph{excluding} subroutines
8040 it calls. Use address range comparators to enable tracing
8041 for instruction access within that function's body.
8042 @item Code flow within a function, @emph{including} subroutines
8043 it calls. Use the sequencer and address comparators to activate
8044 tracing on an ``entered function'' state, then deactivate it by
8045 exiting that state when the function's exit code is invoked.
8046 @item Code flow starting at the fifth invocation of a function,
8047 combining one of the above models with a counter.
8048 @item CPU data accesses to the registers for a particular device,
8049 using address range comparators and the ViewData logic.
8050 @item Such data accesses only during IRQ handling, combining the above
8051 model with sequencer triggers which on entry and exit to the IRQ handler.
8052 @item @emph{... more}
8053 @end itemize
8054
8055 At this writing, September 2009, there are no Tcl utility
8056 procedures to help set up any common tracing scenarios.
8057
8058 @deffn Command {etm analyze}
8059 Reads trace data into memory, if it wasn't already present.
8060 Decodes and prints the data that was collected.
8061 @end deffn
8062
8063 @deffn Command {etm dump} filename
8064 Stores the captured trace data in @file{filename}.
8065 @end deffn
8066
8067 @deffn Command {etm image} filename [base_address] [type]
8068 Opens an image file.
8069 @end deffn
8070
8071 @deffn Command {etm load} filename
8072 Loads captured trace data from @file{filename}.
8073 @end deffn
8074
8075 @deffn Command {etm start}
8076 Starts trace data collection.
8077 @end deffn
8078
8079 @deffn Command {etm stop}
8080 Stops trace data collection.
8081 @end deffn
8082
8083 @anchor{traceportdrivers}
8084 @subsection Trace Port Drivers
8085
8086 To use an ETM trace port it must be associated with a driver.
8087
8088 @deffn {Trace Port Driver} dummy
8089 Use the @option{dummy} driver if you are configuring an ETM that's
8090 not connected to anything (on-chip ETB or off-chip trace connector).
8091 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
8092 any trace data collection.}
8093 @deffn {Config Command} {etm_dummy config} target
8094 Associates the ETM for @var{target} with a dummy driver.
8095 @end deffn
8096 @end deffn
8097
8098 @deffn {Trace Port Driver} etb
8099 Use the @option{etb} driver if you are configuring an ETM
8100 to use on-chip ETB memory.
8101 @deffn {Config Command} {etb config} target etb_tap
8102 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
8103 You can see the ETB registers using the @command{reg} command.
8104 @end deffn
8105 @deffn Command {etb trigger_percent} [percent]
8106 This displays, or optionally changes, ETB behavior after the
8107 ETM's configured @emph{trigger} event fires.
8108 It controls how much more trace data is saved after the (single)
8109 trace trigger becomes active.
8110
8111 @itemize
8112 @item The default corresponds to @emph{trace around} usage,
8113 recording 50 percent data before the event and the rest
8114 afterwards.
8115 @item The minimum value of @var{percent} is 2 percent,
8116 recording almost exclusively data before the trigger.
8117 Such extreme @emph{trace before} usage can help figure out
8118 what caused that event to happen.
8119 @item The maximum value of @var{percent} is 100 percent,
8120 recording data almost exclusively after the event.
8121 This extreme @emph{trace after} usage might help sort out
8122 how the event caused trouble.
8123 @end itemize
8124 @c REVISIT allow "break" too -- enter debug mode.
8125 @end deffn
8126
8127 @end deffn
8128
8129 @deffn {Trace Port Driver} oocd_trace
8130 This driver isn't available unless OpenOCD was explicitly configured
8131 with the @option{--enable-oocd_trace} option. You probably don't want
8132 to configure it unless you've built the appropriate prototype hardware;
8133 it's @emph{proof-of-concept} software.
8134
8135 Use the @option{oocd_trace} driver if you are configuring an ETM that's
8136 connected to an off-chip trace connector.
8137
8138 @deffn {Config Command} {oocd_trace config} target tty
8139 Associates the ETM for @var{target} with a trace driver which
8140 collects data through the serial port @var{tty}.
8141 @end deffn
8142
8143 @deffn Command {oocd_trace resync}
8144 Re-synchronizes with the capture clock.
8145 @end deffn
8146
8147 @deffn Command {oocd_trace status}
8148 Reports whether the capture clock is locked or not.
8149 @end deffn
8150 @end deffn
8151
8152 @anchor{armcrosstrigger}
8153 @section ARM Cross-Trigger Interface
8154 @cindex CTI
8155
8156 The ARM Cross-Trigger Interface (CTI) is a generic CoreSight component
8157 that connects event sources like tracing components or CPU cores with each
8158 other through a common trigger matrix (CTM). For ARMv8 architecture, a
8159 CTI is mandatory for core run control and each core has an individual
8160 CTI instance attached to it. OpenOCD has limited support for CTI using
8161 the @emph{cti} group of commands.
8162
8163 @deffn Command {cti create} cti_name @option{-dap} dap_name @option{-ap-num} apn @option{-ctibase} base_address
8164 Creates a CTI instance @var{cti_name} on the DAP instance @var{dap_name} on MEM-AP
8165 @var{apn}. The @var{base_address} must match the base address of the CTI
8166 on the respective MEM-AP. All arguments are mandatory. This creates a
8167 new command @command{$cti_name} which is used for various purposes
8168 including additional configuration.
8169 @end deffn
8170
8171 @deffn Command {$cti_name enable} @option{on|off}
8172 Enable (@option{on}) or disable (@option{off}) the CTI.
8173 @end deffn
8174
8175 @deffn Command {$cti_name dump}
8176 Displays a register dump of the CTI.
8177 @end deffn
8178
8179 @deffn Command {$cti_name write } @var{reg_name} @var{value}
8180 Write @var{value} to the CTI register with the symbolic name @var{reg_name}.
8181 @end deffn
8182
8183 @deffn Command {$cti_name read} @var{reg_name}
8184 Print the value read from the CTI register with the symbolic name @var{reg_name}.
8185 @end deffn
8186
8187 @deffn Command {$cti_name testmode} @option{on|off}
8188 Enable (@option{on}) or disable (@option{off}) the integration test mode
8189 of the CTI.
8190 @end deffn
8191
8192 @deffn Command {cti names}
8193 Prints a list of names of all CTI objects created. This command is mainly
8194 useful in TCL scripting.
8195 @end deffn
8196
8197 @section Generic ARM
8198 @cindex ARM
8199
8200 These commands should be available on all ARM processors.
8201 They are available in addition to other core-specific
8202 commands that may be available.
8203
8204 @deffn Command {arm core_state} [@option{arm}|@option{thumb}]
8205 Displays the core_state, optionally changing it to process
8206 either @option{arm} or @option{thumb} instructions.
8207 The target may later be resumed in the currently set core_state.
8208 (Processors may also support the Jazelle state, but
8209 that is not currently supported in OpenOCD.)
8210 @end deffn
8211
8212 @deffn Command {arm disassemble} address [count [@option{thumb}]]
8213 @cindex disassemble
8214 Disassembles @var{count} instructions starting at @var{address}.
8215 If @var{count} is not specified, a single instruction is disassembled.
8216 If @option{thumb} is specified, or the low bit of the address is set,
8217 Thumb2 (mixed 16/32-bit) instructions are used;
8218 else ARM (32-bit) instructions are used.
8219 (Processors may also support the Jazelle state, but
8220 those instructions are not currently understood by OpenOCD.)
8221
8222 Note that all Thumb instructions are Thumb2 instructions,
8223 so older processors (without Thumb2 support) will still
8224 see correct disassembly of Thumb code.
8225 Also, ThumbEE opcodes are the same as Thumb2,
8226 with a handful of exceptions.
8227 ThumbEE disassembly currently has no explicit support.
8228 @end deffn
8229
8230 @deffn Command {arm mcr} pX op1 CRn CRm op2 value
8231 Write @var{value} to a coprocessor @var{pX} register
8232 passing parameters @var{CRn},
8233 @var{CRm}, opcodes @var{opc1} and @var{opc2},
8234 and using the MCR instruction.
8235 (Parameter sequence matches the ARM instruction, but omits
8236 an ARM register.)
8237 @end deffn
8238
8239 @deffn Command {arm mrc} pX coproc op1 CRn CRm op2
8240 Read a coprocessor @var{pX} register passing parameters @var{CRn},
8241 @var{CRm}, opcodes @var{opc1} and @var{opc2},
8242 and the MRC instruction.
8243 Returns the result so it can be manipulated by Jim scripts.
8244 (Parameter sequence matches the ARM instruction, but omits
8245 an ARM register.)
8246 @end deffn
8247
8248 @deffn Command {arm reg}
8249 Display a table of all banked core registers, fetching the current value from every
8250 core mode if necessary.
8251 @end deffn
8252
8253 @deffn Command {arm semihosting} [@option{enable}|@option{disable}]
8254 @cindex ARM semihosting
8255 Display status of semihosting, after optionally changing that status.
8256
8257 Semihosting allows for code executing on an ARM target to use the
8258 I/O facilities on the host computer i.e. the system where OpenOCD
8259 is running. The target application must be linked against a library
8260 implementing the ARM semihosting convention that forwards operation
8261 requests by using a special SVC instruction that is trapped at the
8262 Supervisor Call vector by OpenOCD.
8263 @end deffn
8264
8265 @deffn Command {arm semihosting_cmdline} [@option{enable}|@option{disable}]
8266 @cindex ARM semihosting
8267 Set the command line to be passed to the debugger.
8268
8269 @example
8270 arm semihosting_cmdline argv0 argv1 argv2 ...
8271 @end example
8272
8273 This option lets one set the command line arguments to be passed to
8274 the program. The first argument (argv0) is the program name in a
8275 standard C environment (argv[0]). Depending on the program (not much
8276 programs look at argv[0]), argv0 is ignored and can be any string.
8277 @end deffn
8278
8279 @deffn Command {arm semihosting_fileio} [@option{enable}|@option{disable}]
8280 @cindex ARM semihosting
8281 Display status of semihosting fileio, after optionally changing that
8282 status.
8283
8284 Enabling this option forwards semihosting I/O to GDB process using the
8285 File-I/O remote protocol extension. This is especially useful for
8286 interacting with remote files or displaying console messages in the
8287 debugger.
8288 @end deffn
8289
8290 @deffn Command {arm semihosting_resexit} [@option{enable}|@option{disable}]
8291 @cindex ARM semihosting
8292 Enable resumable SEMIHOSTING_SYS_EXIT.
8293
8294 When SEMIHOSTING_SYS_EXIT is called outside a debug session,
8295 things are simple, the openocd process calls exit() and passes
8296 the value returned by the target.
8297
8298 When SEMIHOSTING_SYS_EXIT is called during a debug session,
8299 by default execution returns to the debugger, leaving the
8300 debugger in a HALT state, similar to the state entered when
8301 encountering a break.
8302
8303 In some use cases, it is useful to have SEMIHOSTING_SYS_EXIT
8304 return normally, as any semihosting call, and do not break
8305 to the debugger.
8306 The standard allows this to happen, but the condition
8307 to trigger it is a bit obscure ("by performing an RDI_Execute
8308 request or equivalent").
8309
8310 To make the SEMIHOSTING_SYS_EXIT call return normally, enable
8311 this option (default: disabled).
8312 @end deffn
8313
8314 @section ARMv4 and ARMv5 Architecture
8315 @cindex ARMv4
8316 @cindex ARMv5
8317
8318 The ARMv4 and ARMv5 architectures are widely used in embedded systems,
8319 and introduced core parts of the instruction set in use today.
8320 That includes the Thumb instruction set, introduced in the ARMv4T
8321 variant.
8322
8323 @subsection ARM7 and ARM9 specific commands
8324 @cindex ARM7
8325 @cindex ARM9
8326
8327 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
8328 ARM9TDMI, ARM920T or ARM926EJ-S.
8329 They are available in addition to the ARM commands,
8330 and any other core-specific commands that may be available.
8331
8332 @deffn Command {arm7_9 dbgrq} [@option{enable}|@option{disable}]
8333 Displays the value of the flag controlling use of the
8334 the EmbeddedIce DBGRQ signal to force entry into debug mode,
8335 instead of breakpoints.
8336 If a boolean parameter is provided, first assigns that flag.
8337
8338 This should be
8339 safe for all but ARM7TDMI-S cores (like NXP LPC).
8340 This feature is enabled by default on most ARM9 cores,
8341 including ARM9TDMI, ARM920T, and ARM926EJ-S.
8342 @end deffn
8343
8344 @deffn Command {arm7_9 dcc_downloads} [@option{enable}|@option{disable}]
8345 @cindex DCC
8346 Displays the value of the flag controlling use of the debug communications
8347 channel (DCC) to write larger (>128 byte) amounts of memory.
8348 If a boolean parameter is provided, first assigns that flag.
8349
8350 DCC downloads offer a huge speed increase, but might be
8351 unsafe, especially with targets running at very low speeds. This command was introduced
8352 with OpenOCD rev. 60, and requires a few bytes of working area.
8353 @end deffn
8354
8355 @deffn Command {arm7_9 fast_memory_access} [@option{enable}|@option{disable}]
8356 Displays the value of the flag controlling use of memory writes and reads
8357 that don't check completion of the operation.
8358 If a boolean parameter is provided, first assigns that flag.
8359
8360 This provides a huge speed increase, especially with USB JTAG
8361 cables (FT2232), but might be unsafe if used with targets running at very low
8362 speeds, like the 32kHz startup clock of an AT91RM9200.
8363 @end deffn
8364
8365 @subsection ARM720T specific commands
8366 @cindex ARM720T
8367
8368 These commands are available to ARM720T based CPUs,
8369 which are implementations of the ARMv4T architecture
8370 based on the ARM7TDMI-S integer core.
8371 They are available in addition to the ARM and ARM7/ARM9 commands.
8372
8373 @deffn Command {arm720t cp15} opcode [value]
8374 @emph{DEPRECATED -- avoid using this.
8375 Use the @command{arm mrc} or @command{arm mcr} commands instead.}
8376
8377 Display cp15 register returned by the ARM instruction @var{opcode};
8378 else if a @var{value} is provided, that value is written to that register.
8379 The @var{opcode} should be the value of either an MRC or MCR instruction.
8380 @end deffn
8381
8382 @subsection ARM9 specific commands
8383 @cindex ARM9
8384
8385 ARM9-family cores are built around ARM9TDMI or ARM9E (including ARM9EJS)
8386 integer processors.
8387 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
8388
8389 @c 9-june-2009: tried this on arm920t, it didn't work.
8390 @c no-params always lists nothing caught, and that's how it acts.
8391 @c 23-oct-2009: doesn't work _consistently_ ... as if the ICE
8392 @c versions have different rules about when they commit writes.
8393
8394 @anchor{arm9vectorcatch}
8395 @deffn Command {arm9 vector_catch} [@option{all}|@option{none}|list]
8396 @cindex vector_catch
8397 Vector Catch hardware provides a sort of dedicated breakpoint
8398 for hardware events such as reset, interrupt, and abort.
8399 You can use this to conserve normal breakpoint resources,
8400 so long as you're not concerned with code that branches directly
8401 to those hardware vectors.
8402
8403 This always finishes by listing the current configuration.
8404 If parameters are provided, it first reconfigures the
8405 vector catch hardware to intercept
8406 @option{all} of the hardware vectors,
8407 @option{none} of them,
8408 or a list with one or more of the following:
8409 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt}
8410 @option{irq} @option{fiq}.
8411 @end deffn
8412
8413 @subsection ARM920T specific commands
8414 @cindex ARM920T
8415
8416 These commands are available to ARM920T based CPUs,
8417 which are implementations of the ARMv4T architecture
8418 built using the ARM9TDMI integer core.
8419 They are available in addition to the ARM, ARM7/ARM9,
8420 and ARM9 commands.
8421
8422 @deffn Command {arm920t cache_info}
8423 Print information about the caches found. This allows to see whether your target
8424 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
8425 @end deffn
8426
8427 @deffn Command {arm920t cp15} regnum [value]
8428 Display cp15 register @var{regnum};
8429 else if a @var{value} is provided, that value is written to that register.
8430 This uses "physical access" and the register number is as
8431 shown in bits 38..33 of table 9-9 in the ARM920T TRM.
8432 (Not all registers can be written.)
8433 @end deffn
8434
8435 @deffn Command {arm920t cp15i} opcode [value [address]]
8436 @emph{DEPRECATED -- avoid using this.
8437 Use the @command{arm mrc} or @command{arm mcr} commands instead.}
8438
8439 Interpreted access using ARM instruction @var{opcode}, which should
8440 be the value of either an MRC or MCR instruction
8441 (as shown tables 9-11, 9-12, and 9-13 in the ARM920T TRM).
8442 If no @var{value} is provided, the result is displayed.
8443 Else if that value is written using the specified @var{address},
8444 or using zero if no other address is provided.
8445 @end deffn
8446
8447 @deffn Command {arm920t read_cache} filename
8448 Dump the content of ICache and DCache to a file named @file{filename}.
8449 @end deffn
8450
8451 @deffn Command {arm920t read_mmu} filename
8452 Dump the content of the ITLB and DTLB to a file named @file{filename}.
8453 @end deffn
8454
8455 @subsection ARM926ej-s specific commands
8456 @cindex ARM926ej-s
8457
8458 These commands are available to ARM926ej-s based CPUs,
8459 which are implementations of the ARMv5TEJ architecture
8460 based on the ARM9EJ-S integer core.
8461 They are available in addition to the ARM, ARM7/ARM9,
8462 and ARM9 commands.
8463
8464 The Feroceon cores also support these commands, although
8465 they are not built from ARM926ej-s designs.
8466
8467 @deffn Command {arm926ejs cache_info}
8468 Print information about the caches found.
8469 @end deffn
8470
8471 @subsection ARM966E specific commands
8472 @cindex ARM966E
8473
8474 These commands are available to ARM966 based CPUs,
8475 which are implementations of the ARMv5TE architecture.
8476 They are available in addition to the ARM, ARM7/ARM9,
8477 and ARM9 commands.
8478
8479 @deffn Command {arm966e cp15} regnum [value]
8480 Display cp15 register @var{regnum};
8481 else if a @var{value} is provided, that value is written to that register.
8482 The six bit @var{regnum} values are bits 37..32 from table 7-2 of the
8483 ARM966E-S TRM.
8484 There is no current control over bits 31..30 from that table,
8485 as required for BIST support.
8486 @end deffn
8487
8488 @subsection XScale specific commands
8489 @cindex XScale
8490
8491 Some notes about the debug implementation on the XScale CPUs:
8492
8493 The XScale CPU provides a special debug-only mini-instruction cache
8494 (mini-IC) in which exception vectors and target-resident debug handler
8495 code are placed by OpenOCD. In order to get access to the CPU, OpenOCD
8496 must point vector 0 (the reset vector) to the entry of the debug
8497 handler. However, this means that the complete first cacheline in the
8498 mini-IC is marked valid, which makes the CPU fetch all exception
8499 handlers from the mini-IC, ignoring the code in RAM.
8500
8501 To address this situation, OpenOCD provides the @code{xscale
8502 vector_table} command, which allows the user to explicitly write
8503 individual entries to either the high or low vector table stored in
8504 the mini-IC.
8505
8506 It is recommended to place a pc-relative indirect branch in the vector
8507 table, and put the branch destination somewhere in memory. Doing so
8508 makes sure the code in the vector table stays constant regardless of
8509 code layout in memory:
8510 @example
8511 _vectors:
8512 ldr pc,[pc,#0x100-8]
8513 ldr pc,[pc,#0x100-8]
8514 ldr pc,[pc,#0x100-8]
8515 ldr pc,[pc,#0x100-8]
8516 ldr pc,[pc,#0x100-8]
8517 ldr pc,[pc,#0x100-8]
8518 ldr pc,[pc,#0x100-8]
8519 ldr pc,[pc,#0x100-8]
8520 .org 0x100
8521 .long real_reset_vector
8522 .long real_ui_handler
8523 .long real_swi_handler
8524 .long real_pf_abort
8525 .long real_data_abort
8526 .long 0 /* unused */
8527 .long real_irq_handler
8528 .long real_fiq_handler
8529 @end example
8530
8531 Alternatively, you may choose to keep some or all of the mini-IC
8532 vector table entries synced with those written to memory by your
8533 system software. The mini-IC can not be modified while the processor
8534 is executing, but for each vector table entry not previously defined
8535 using the @code{xscale vector_table} command, OpenOCD will copy the
8536 value from memory to the mini-IC every time execution resumes from a
8537 halt. This is done for both high and low vector tables (although the
8538 table not in use may not be mapped to valid memory, and in this case
8539 that copy operation will silently fail). This means that you will
8540 need to briefly halt execution at some strategic point during system
8541 start-up; e.g., after the software has initialized the vector table,
8542 but before exceptions are enabled. A breakpoint can be used to
8543 accomplish this once the appropriate location in the start-up code has
8544 been identified. A watchpoint over the vector table region is helpful
8545 in finding the location if you're not sure. Note that the same
8546 situation exists any time the vector table is modified by the system
8547 software.
8548
8549 The debug handler must be placed somewhere in the address space using
8550 the @code{xscale debug_handler} command. The allowed locations for the
8551 debug handler are either (0x800 - 0x1fef800) or (0xfe000800 -
8552 0xfffff800). The default value is 0xfe000800.
8553
8554 XScale has resources to support two hardware breakpoints and two
8555 watchpoints. However, the following restrictions on watchpoint
8556 functionality apply: (1) the value and mask arguments to the @code{wp}
8557 command are not supported, (2) the watchpoint length must be a
8558 power of two and not less than four, and can not be greater than the
8559 watchpoint address, and (3) a watchpoint with a length greater than
8560 four consumes all the watchpoint hardware resources. This means that
8561 at any one time, you can have enabled either two watchpoints with a
8562 length of four, or one watchpoint with a length greater than four.
8563
8564 These commands are available to XScale based CPUs,
8565 which are implementations of the ARMv5TE architecture.
8566
8567 @deffn Command {xscale analyze_trace}
8568 Displays the contents of the trace buffer.
8569 @end deffn
8570
8571 @deffn Command {xscale cache_clean_address} address
8572 Changes the address used when cleaning the data cache.
8573 @end deffn
8574
8575 @deffn Command {xscale cache_info}
8576 Displays information about the CPU caches.
8577 @end deffn
8578
8579 @deffn Command {xscale cp15} regnum [value]
8580 Display cp15 register @var{regnum};
8581 else if a @var{value} is provided, that value is written to that register.
8582 @end deffn
8583
8584 @deffn Command {xscale debug_handler} target address
8585 Changes the address used for the specified target's debug handler.
8586 @end deffn
8587
8588 @deffn Command {xscale dcache} [@option{enable}|@option{disable}]
8589 Enables or disable the CPU's data cache.
8590 @end deffn
8591
8592 @deffn Command {xscale dump_trace} filename
8593 Dumps the raw contents of the trace buffer to @file{filename}.
8594 @end deffn
8595
8596 @deffn Command {xscale icache} [@option{enable}|@option{disable}]
8597 Enables or disable the CPU's instruction cache.
8598 @end deffn
8599
8600 @deffn Command {xscale mmu} [@option{enable}|@option{disable}]
8601 Enables or disable the CPU's memory management unit.
8602 @end deffn
8603
8604 @deffn Command {xscale trace_buffer} [@option{enable}|@option{disable} [@option{fill} [n] | @option{wrap}]]
8605 Displays the trace buffer status, after optionally
8606 enabling or disabling the trace buffer
8607 and modifying how it is emptied.
8608 @end deffn
8609
8610 @deffn Command {xscale trace_image} filename [offset [type]]
8611 Opens a trace image from @file{filename}, optionally rebasing
8612 its segment addresses by @var{offset}.
8613 The image @var{type} may be one of
8614 @option{bin} (binary), @option{ihex} (Intel hex),
8615 @option{elf} (ELF file), @option{s19} (Motorola s19),
8616 @option{mem}, or @option{builder}.
8617 @end deffn
8618
8619 @anchor{xscalevectorcatch}
8620 @deffn Command {xscale vector_catch} [mask]
8621 @cindex vector_catch
8622 Display a bitmask showing the hardware vectors to catch.
8623 If the optional parameter is provided, first set the bitmask to that value.
8624
8625 The mask bits correspond with bit 16..23 in the DCSR:
8626 @example
8627 0x01 Trap Reset
8628 0x02 Trap Undefined Instructions
8629 0x04 Trap Software Interrupt
8630 0x08 Trap Prefetch Abort
8631 0x10 Trap Data Abort
8632 0x20 reserved
8633 0x40 Trap IRQ
8634 0x80 Trap FIQ
8635 @end example
8636 @end deffn
8637
8638 @deffn Command {xscale vector_table} [(@option{low}|@option{high}) index value]
8639 @cindex vector_table
8640
8641 Set an entry in the mini-IC vector table. There are two tables: one for
8642 low vectors (at 0x00000000), and one for high vectors (0xFFFF0000), each
8643 holding the 8 exception vectors. @var{index} can be 1-7, because vector 0
8644 points to the debug handler entry and can not be overwritten.
8645 @var{value} holds the 32-bit opcode that is placed in the mini-IC.
8646
8647 Without arguments, the current settings are displayed.
8648
8649 @end deffn
8650
8651 @section ARMv6 Architecture
8652 @cindex ARMv6
8653
8654 @subsection ARM11 specific commands
8655 @cindex ARM11
8656
8657 @deffn Command {arm11 memwrite burst} [@option{enable}|@option{disable}]
8658 Displays the value of the memwrite burst-enable flag,
8659 which is enabled by default.
8660 If a boolean parameter is provided, first assigns that flag.
8661 Burst writes are only used for memory writes larger than 1 word.
8662 They improve performance by assuming that the CPU has read each data
8663 word over JTAG and completed its write before the next word arrives,
8664 instead of polling for a status flag to verify that completion.
8665 This is usually safe, because JTAG runs much slower than the CPU.
8666 @end deffn
8667
8668 @deffn Command {arm11 memwrite error_fatal} [@option{enable}|@option{disable}]
8669 Displays the value of the memwrite error_fatal flag,
8670 which is enabled by default.
8671 If a boolean parameter is provided, first assigns that flag.
8672 When set, certain memory write errors cause earlier transfer termination.
8673 @end deffn
8674
8675 @deffn Command {arm11 step_irq_enable} [@option{enable}|@option{disable}]
8676 Displays the value of the flag controlling whether
8677 IRQs are enabled during single stepping;
8678 they are disabled by default.
8679 If a boolean parameter is provided, first assigns that.
8680 @end deffn
8681
8682 @deffn Command {arm11 vcr} [value]
8683 @cindex vector_catch
8684 Displays the value of the @emph{Vector Catch Register (VCR)},
8685 coprocessor 14 register 7.
8686 If @var{value} is defined, first assigns that.
8687
8688 Vector Catch hardware provides dedicated breakpoints
8689 for certain hardware events.
8690 The specific bit values are core-specific (as in fact is using
8691 coprocessor 14 register 7 itself) but all current ARM11
8692 cores @emph{except the ARM1176} use the same six bits.
8693 @end deffn
8694
8695 @section ARMv7 and ARMv8 Architecture
8696 @cindex ARMv7
8697 @cindex ARMv8
8698
8699 @subsection ARMv7-A specific commands
8700 @cindex Cortex-A
8701
8702 @deffn Command {cortex_a cache_info}
8703 display information about target caches
8704 @end deffn
8705
8706 @deffn Command {cortex_a dacrfixup [@option{on}|@option{off}]}
8707 Work around issues with software breakpoints when the program text is
8708 mapped read-only by the operating system. This option sets the CP15 DACR
8709 to "all-manager" to bypass MMU permission checks on memory access.
8710 Defaults to 'off'.
8711 @end deffn
8712
8713 @deffn Command {cortex_a dbginit}
8714 Initialize core debug
8715 Enables debug by unlocking the Software Lock and clearing sticky powerdown indications
8716 @end deffn
8717
8718 @deffn Command {cortex_a smp_off}
8719 Disable SMP mode
8720 @end deffn
8721
8722 @deffn Command {cortex_a smp_on}
8723 Enable SMP mode
8724 @end deffn
8725
8726 @deffn Command {cortex_a smp_gdb} [core_id]
8727 Display/set the current core displayed in GDB
8728 @end deffn
8729
8730 @deffn Command {cortex_a maskisr} [@option{on}|@option{off}]
8731 Selects whether interrupts will be processed when single stepping
8732 @end deffn
8733
8734 @deffn Command {cache_config l2x} [base way]
8735 configure l2x cache
8736 @end deffn
8737
8738
8739 @subsection ARMv7-R specific commands
8740 @cindex Cortex-R
8741
8742 @deffn Command {cortex_r dbginit}
8743 Initialize core debug
8744 Enables debug by unlocking the Software Lock and clearing sticky powerdown indications
8745 @end deffn
8746
8747 @deffn Command {cortex_r maskisr} [@option{on}|@option{off}]
8748 Selects whether interrupts will be processed when single stepping
8749 @end deffn
8750
8751
8752 @subsection ARMv7-M specific commands
8753 @cindex tracing
8754 @cindex SWO
8755 @cindex SWV
8756 @cindex TPIU
8757 @cindex ITM
8758 @cindex ETM
8759
8760 @deffn Command {tpiu config} (@option{disable} | ((@option{external} | @option{internal (@var{filename} | -)}) @
8761 (@option{sync @var{port_width}} | ((@option{manchester} | @option{uart}) @var{formatter_enable})) @
8762 @var{TRACECLKIN_freq} [@var{trace_freq}]))
8763
8764 ARMv7-M architecture provides several modules to generate debugging
8765 information internally (ITM, DWT and ETM). Their output is directed
8766 through TPIU to be captured externally either on an SWO pin (this
8767 configuration is called SWV) or on a synchronous parallel trace port.
8768
8769 This command configures the TPIU module of the target and, if internal
8770 capture mode is selected, starts to capture trace output by using the
8771 debugger adapter features.
8772
8773 Some targets require additional actions to be performed in the
8774 @b{trace-config} handler for trace port to be activated.
8775
8776 Command options:
8777 @itemize @minus
8778 @item @option{disable} disable TPIU handling;
8779 @item @option{external} configure TPIU to let user capture trace
8780 output externally (with an additional UART or logic analyzer hardware);
8781 @item @option{internal @var{filename}} configure TPIU and debug adapter to
8782 gather trace data and append it to @var{filename} (which can be
8783 either a regular file or a named pipe);
8784 @item @option{internal -} configure TPIU and debug adapter to
8785 gather trace data, but not write to any file. Useful in conjunction with the @command{tcl_trace} command;
8786 @item @option{sync @var{port_width}} use synchronous parallel trace output
8787 mode, and set port width to @var{port_width};
8788 @item @option{manchester} use asynchronous SWO mode with Manchester
8789 coding;
8790 @item @option{uart} use asynchronous SWO mode with NRZ (same as
8791 regular UART 8N1) coding;
8792 @item @var{formatter_enable} is @option{on} or @option{off} to enable
8793 or disable TPIU formatter which needs to be used when both ITM and ETM
8794 data is to be output via SWO;
8795 @item @var{TRACECLKIN_freq} this should be specified to match target's
8796 current TRACECLKIN frequency (usually the same as HCLK);
8797 @item @var{trace_freq} trace port frequency. Can be omitted in
8798 internal mode to let the adapter driver select the maximum supported
8799 rate automatically.
8800 @end itemize
8801
8802 Example usage:
8803 @enumerate
8804 @item STM32L152 board is programmed with an application that configures
8805 PLL to provide core clock with 24MHz frequency; to use ITM output it's
8806 enough to:
8807 @example
8808 #include <libopencm3/cm3/itm.h>
8809 ...
8810 ITM_STIM8(0) = c;
8811 ...
8812 @end example
8813 (the most obvious way is to use the first stimulus port for printf,
8814 for that this ITM_STIM8 assignment can be used inside _write(); to make it
8815 blocking to avoid data loss, add @code{while (!(ITM_STIM8(0) &
8816 ITM_STIM_FIFOREADY));});
8817 @item An FT2232H UART is connected to the SWO pin of the board;
8818 @item Commands to configure UART for 12MHz baud rate:
8819 @example
8820 $ setserial /dev/ttyUSB1 spd_cust divisor 5
8821 $ stty -F /dev/ttyUSB1 38400
8822 @end example
8823 (FT2232H's base frequency is 60MHz, spd_cust allows to alias 38400
8824 baud with our custom divisor to get 12MHz)
8825 @item @code{itmdump -f /dev/ttyUSB1 -d1}
8826 @item OpenOCD invocation line:
8827 @example
8828 openocd -f interface/stlink.cfg \
8829 -c "transport select hla_swd" \
8830 -f target/stm32l1.cfg \
8831 -c "tpiu config external uart off 24000000 12000000"
8832 @end example
8833 @end enumerate
8834 @end deffn
8835
8836 @deffn Command {itm port} @var{port} (@option{0}|@option{1}|@option{on}|@option{off})
8837 Enable or disable trace output for ITM stimulus @var{port} (counting
8838 from 0). Port 0 is enabled on target creation automatically.
8839 @end deffn
8840
8841 @deffn Command {itm ports} (@option{0}|@option{1}|@option{on}|@option{off})
8842 Enable or disable trace output for all ITM stimulus ports.
8843 @end deffn
8844
8845 @subsection Cortex-M specific commands
8846 @cindex Cortex-M
8847
8848 @deffn Command {cortex_m maskisr} (@option{auto}|@option{on}|@option{off})
8849 Control masking (disabling) interrupts during target step/resume.
8850
8851 The @option{auto} option handles interrupts during stepping in a way that they
8852 get served but don't disturb the program flow. The step command first allows
8853 pending interrupt handlers to execute, then disables interrupts and steps over
8854 the next instruction where the core was halted. After the step interrupts
8855 are enabled again. If the interrupt handlers don't complete within 500ms,
8856 the step command leaves with the core running.
8857
8858 Note that a free hardware (FPB) breakpoint is required for the @option{auto}
8859 option. If no breakpoint is available at the time of the step, then the step
8860 is taken with interrupts enabled, i.e. the same way the @option{off} option
8861 does.
8862
8863 Default is @option{auto}.
8864 @end deffn
8865
8866 @deffn Command {cortex_m vector_catch} [@option{all}|@option{none}|list]
8867 @cindex vector_catch
8868 Vector Catch hardware provides dedicated breakpoints
8869 for certain hardware events.
8870
8871 Parameters request interception of
8872 @option{all} of these hardware event vectors,
8873 @option{none} of them,
8874 or one or more of the following:
8875 @option{hard_err} for a HardFault exception;
8876 @option{mm_err} for a MemManage exception;
8877 @option{bus_err} for a BusFault exception;
8878 @option{irq_err},
8879 @option{state_err},
8880 @option{chk_err}, or
8881 @option{nocp_err} for various UsageFault exceptions; or
8882 @option{reset}.
8883 If NVIC setup code does not enable them,
8884 MemManage, BusFault, and UsageFault exceptions
8885 are mapped to HardFault.
8886 UsageFault checks for
8887 divide-by-zero and unaligned access
8888 must also be explicitly enabled.
8889
8890 This finishes by listing the current vector catch configuration.
8891 @end deffn
8892
8893 @deffn Command {cortex_m reset_config} (@option{srst}|@option{sysresetreq}|@option{vectreset})
8894 Control reset handling. The default @option{srst} is to use srst if fitted,
8895 otherwise fallback to @option{vectreset}.
8896 @itemize @minus
8897 @item @option{srst} use hardware srst if fitted otherwise fallback to @option{vectreset}.
8898 @item @option{sysresetreq} use NVIC SYSRESETREQ to reset system.
8899 @item @option{vectreset} use NVIC VECTRESET to reset system.
8900 @end itemize
8901 Using @option{vectreset} is a safe option for all current Cortex-M cores.
8902 This however has the disadvantage of only resetting the core, all peripherals
8903 are unaffected. A solution would be to use a @code{reset-init} event handler to manually reset
8904 the peripherals.
8905 @xref{targetevents,,Target Events}.
8906 @end deffn
8907
8908 @subsection ARMv8-A specific commands
8909 @cindex ARMv8-A
8910 @cindex aarch64
8911
8912 @deffn Command {aarch64 cache_info}
8913 Display information about target caches
8914 @end deffn
8915
8916 @deffn Command {aarch64 dbginit}
8917 This command enables debugging by clearing the OS Lock and sticky power-down and reset
8918 indications. It also establishes the expected, basic cross-trigger configuration the aarch64
8919 target code relies on. In a configuration file, the command would typically be called from a
8920 @code{reset-end} or @code{reset-deassert-post} handler, to re-enable debugging after a system reset.
8921 However, normally it is not necessary to use the command at all.
8922 @end deffn
8923
8924 @deffn Command {aarch64 smp_on|smp_off}
8925 Enable and disable SMP handling. The state of SMP handling influences the way targets in an SMP group
8926 are handled by the run control. With SMP handling enabled, issuing halt or resume to one core will trigger
8927 halting or resuming of all cores in the group. The command @code{target smp} defines which targets are in the SMP
8928 group. With SMP handling disabled, all targets need to be treated individually.
8929 @end deffn
8930
8931 @deffn Command {aarch64 maskisr} [@option{on}|@option{off}]
8932 Selects whether interrupts will be processed when single stepping. The default configuration is
8933 @option{on}.
8934 @end deffn
8935
8936 @section Intel Architecture
8937
8938 Intel Quark X10xx is the first product in the Quark family of SoCs. It is an IA-32
8939 (Pentium x86 ISA) compatible SoC. The core CPU in the X10xx is codenamed Lakemont.
8940 Lakemont version 1 (LMT1) is used in X10xx. The CPU TAP (Lakemont TAP) is used for
8941 software debug and the CLTAP is used for SoC level operations.
8942 Useful docs are here: https://communities.intel.com/community/makers/documentation
8943 @itemize
8944 @item Intel Quark SoC X1000 OpenOCD/GDB/Eclipse App Note (web search for doc num 330015)
8945 @item Intel Quark SoC X1000 Debug Operations User Guide (web search for doc num 329866)
8946 @item Intel Quark SoC X1000 Datasheet (web search for doc num 329676)
8947 @end itemize
8948
8949 @subsection x86 32-bit specific commands
8950 The three main address spaces for x86 are memory, I/O and configuration space.
8951 These commands allow a user to read and write to the 64Kbyte I/O address space.
8952
8953 @deffn Command {x86_32 idw} address
8954 Display the contents of a 32-bit I/O port from address range 0x0000 - 0xffff.
8955 @end deffn
8956
8957 @deffn Command {x86_32 idh} address
8958 Display the contents of a 16-bit I/O port from address range 0x0000 - 0xffff.
8959 @end deffn
8960
8961 @deffn Command {x86_32 idb} address
8962 Display the contents of a 8-bit I/O port from address range 0x0000 - 0xffff.
8963 @end deffn
8964
8965 @deffn Command {x86_32 iww} address
8966 Write the contents of a 32-bit I/O port to address range 0x0000 - 0xffff.
8967 @end deffn
8968
8969 @deffn Command {x86_32 iwh} address
8970 Write the contents of a 16-bit I/O port to address range 0x0000 - 0xffff.
8971 @end deffn
8972
8973 @deffn Command {x86_32 iwb} address
8974 Write the contents of a 8-bit I/O port to address range 0x0000 - 0xffff.
8975 @end deffn
8976
8977 @section OpenRISC Architecture
8978
8979 The OpenRISC CPU is a soft core. It is used in a programmable SoC which can be
8980 configured with any of the TAP / Debug Unit available.
8981
8982 @subsection TAP and Debug Unit selection commands
8983 @deffn Command {tap_select} (@option{vjtag}|@option{mohor}|@option{xilinx_bscan})
8984 Select between the Altera Virtual JTAG , Xilinx Virtual JTAG and Mohor TAP.
8985 @end deffn
8986 @deffn Command {du_select} (@option{adv}|@option{mohor}) [option]
8987 Select between the Advanced Debug Interface and the classic one.
8988
8989 An option can be passed as a second argument to the debug unit.
8990
8991 When using the Advanced Debug Interface, option = 1 means the RTL core is
8992 configured with ADBG_USE_HISPEED = 1. This configuration skips status checking
8993 between bytes while doing read or write bursts.
8994 @end deffn
8995
8996 @subsection Registers commands
8997 @deffn Command {addreg} [name] [address] [feature] [reg_group]
8998 Add a new register in the cpu register list. This register will be
8999 included in the generated target descriptor file.
9000
9001 @strong{[feature]} must be "org.gnu.gdb.or1k.group[0..10]".
9002
9003 @strong{[reg_group]} can be anything. The default register list defines "system",
9004 "dmmu", "immu", "dcache", "icache", "mac", "debug", "perf", "power", "pic"
9005 and "timer" groups.
9006
9007 @emph{example:}
9008 @example
9009 addreg rtest 0x1234 org.gnu.gdb.or1k.group0 system
9010 @end example
9011
9012
9013 @end deffn
9014 @deffn Command {readgroup} (@option{group})
9015 Display all registers in @emph{group}.
9016
9017 @emph{group} can be "system",
9018 "dmmu", "immu", "dcache", "icache", "mac", "debug", "perf", "power", "pic",
9019 "timer" or any new group created with addreg command.
9020 @end deffn
9021
9022 @section RISC-V Architecture
9023
9024 @uref{http://riscv.org/, RISC-V} is a free and open ISA. OpenOCD supports JTAG
9025 debug of targets that implement version 0.11 and 0.13 of the RISC-V Debug
9026 Specification.
9027
9028 @subsection RISC-V Terminology
9029
9030 A @emph{hart} is a hardware thread. A hart may share resources (eg. FPU) with
9031 another hart, or may be a separate core. RISC-V treats those the same, and
9032 OpenOCD exposes each hart as a separate core.
9033
9034 @subsection RISC-V Debug Configuration Commands
9035
9036 @deffn Command {riscv expose_csrs} n0[-m0][,n1[-m1]]...
9037 Configure a list of inclusive ranges for CSRs to expose in addition to the
9038 standard ones. This must be executed before `init`.
9039
9040 By default OpenOCD attempts to expose only CSRs that are mentioned in a spec,
9041 and then only if the corresponding extension appears to be implemented. This
9042 command can be used if OpenOCD gets this wrong, or a target implements custom
9043 CSRs.
9044 @end deffn
9045
9046 @deffn Command {riscv set_command_timeout_sec} [seconds]
9047 Set the wall-clock timeout (in seconds) for individual commands. The default
9048 should work fine for all but the slowest targets (eg. simulators).
9049 @end deffn
9050
9051 @deffn Command {riscv set_reset_timeout_sec} [seconds]
9052 Set the maximum time to wait for a hart to come out of reset after reset is
9053 deasserted.
9054 @end deffn
9055
9056 @deffn Command {riscv set_scratch_ram} none|[address]
9057 Set the address of 16 bytes of scratch RAM the debugger can use, or 'none'.
9058 This is used to access 64-bit floating point registers on 32-bit targets.
9059 @end deffn
9060
9061 @deffn Command {riscv set_prefer_sba} on|off
9062 When on, prefer to use System Bus Access to access memory. When off, prefer to
9063 use the Program Buffer to access memory.
9064 @end deffn
9065
9066 @subsection RISC-V Authentication Commands
9067
9068 The following commands can be used to authenticate to a RISC-V system. Eg. a
9069 trivial challenge-response protocol could be implemented as follows in a
9070 configuration file, immediately following @command{init}:
9071 @example
9072 set challenge [ocd_riscv authdata_read]
9073 riscv authdata_write [expr $challenge + 1]
9074 @end example
9075
9076 @deffn Command {riscv authdata_read}
9077 Return the 32-bit value read from authdata. Note that to get read value back in
9078 a TCL script, it needs to be invoked as @command{ocd_riscv authdata_read}.
9079 @end deffn
9080
9081 @deffn Command {riscv authdata_write} value
9082 Write the 32-bit value to authdata.
9083 @end deffn
9084
9085 @subsection RISC-V DMI Commands
9086
9087 The following commands allow direct access to the Debug Module Interface, which
9088 can be used to interact with custom debug features.
9089
9090 @deffn Command {riscv dmi_read}
9091 Perform a 32-bit DMI read at address, returning the value. Note that to get
9092 read value back in a TCL script, it needs to be invoked as @command{ocd_riscv
9093 dmi_read}.
9094 @end deffn
9095
9096 @deffn Command {riscv dmi_write} address value
9097 Perform a 32-bit DMI write of value at address.
9098 @end deffn
9099
9100 @anchor{softwaredebugmessagesandtracing}
9101 @section Software Debug Messages and Tracing
9102 @cindex Linux-ARM DCC support
9103 @cindex tracing
9104 @cindex libdcc
9105 @cindex DCC
9106 OpenOCD can process certain requests from target software, when
9107 the target uses appropriate libraries.
9108 The most powerful mechanism is semihosting, but there is also
9109 a lighter weight mechanism using only the DCC channel.
9110
9111 Currently @command{target_request debugmsgs}
9112 is supported only for @option{arm7_9} and @option{cortex_m} cores.
9113 These messages are received as part of target polling, so
9114 you need to have @command{poll on} active to receive them.
9115 They are intrusive in that they will affect program execution
9116 times. If that is a problem, @pxref{armhardwaretracing,,ARM Hardware Tracing}.
9117
9118 See @file{libdcc} in the contrib dir for more details.
9119 In addition to sending strings, characters, and
9120 arrays of various size integers from the target,
9121 @file{libdcc} also exports a software trace point mechanism.
9122 The target being debugged may
9123 issue trace messages which include a 24-bit @dfn{trace point} number.
9124 Trace point support includes two distinct mechanisms,
9125 each supported by a command:
9126
9127 @itemize
9128 @item @emph{History} ... A circular buffer of trace points
9129 can be set up, and then displayed at any time.
9130 This tracks where code has been, which can be invaluable in
9131 finding out how some fault was triggered.
9132
9133 The buffer may overflow, since it collects records continuously.
9134 It may be useful to use some of the 24 bits to represent a
9135 particular event, and other bits to hold data.
9136
9137 @item @emph{Counting} ... An array of counters can be set up,
9138 and then displayed at any time.
9139 This can help establish code coverage and identify hot spots.
9140
9141 The array of counters is directly indexed by the trace point
9142 number, so trace points with higher numbers are not counted.
9143 @end itemize
9144
9145 Linux-ARM kernels have a ``Kernel low-level debugging
9146 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
9147 depends on CONFIG_DEBUG_LL) which uses this mechanism to
9148 deliver messages before a serial console can be activated.
9149 This is not the same format used by @file{libdcc}.
9150 Other software, such as the U-Boot boot loader, sometimes
9151 does the same thing.
9152
9153 @deffn Command {target_request debugmsgs} [@option{enable}|@option{disable}|@option{charmsg}]
9154 Displays current handling of target DCC message requests.
9155 These messages may be sent to the debugger while the target is running.
9156 The optional @option{enable} and @option{charmsg} parameters
9157 both enable the messages, while @option{disable} disables them.
9158
9159 With @option{charmsg} the DCC words each contain one character,
9160 as used by Linux with CONFIG_DEBUG_ICEDCC;
9161 otherwise the libdcc format is used.
9162 @end deffn
9163
9164 @deffn Command {trace history} [@option{clear}|count]
9165 With no parameter, displays all the trace points that have triggered
9166 in the order they triggered.
9167 With the parameter @option{clear}, erases all current trace history records.
9168 With a @var{count} parameter, allocates space for that many
9169 history records.
9170 @end deffn
9171
9172 @deffn Command {trace point} [@option{clear}|identifier]
9173 With no parameter, displays all trace point identifiers and how many times
9174 they have been triggered.
9175 With the parameter @option{clear}, erases all current trace point counters.
9176 With a numeric @var{identifier} parameter, creates a new a trace point counter
9177 and associates it with that identifier.
9178
9179 @emph{Important:} The identifier and the trace point number
9180 are not related except by this command.
9181 These trace point numbers always start at zero (from server startup,
9182 or after @command{trace point clear}) and count up from there.
9183 @end deffn
9184
9185
9186 @node JTAG Commands
9187 @chapter JTAG Commands
9188 @cindex JTAG Commands
9189 Most general purpose JTAG commands have been presented earlier.
9190 (@xref{jtagspeed,,JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Declaration}.)
9191 Lower level JTAG commands, as presented here,
9192 may be needed to work with targets which require special
9193 attention during operations such as reset or initialization.
9194
9195 To use these commands you will need to understand some
9196 of the basics of JTAG, including:
9197
9198 @itemize @bullet
9199 @item A JTAG scan chain consists of a sequence of individual TAP
9200 devices such as a CPUs.
9201 @item Control operations involve moving each TAP through the same
9202 standard state machine (in parallel)
9203 using their shared TMS and clock signals.
9204 @item Data transfer involves shifting data through the chain of
9205 instruction or data registers of each TAP, writing new register values
9206 while the reading previous ones.
9207 @item Data register sizes are a function of the instruction active in
9208 a given TAP, while instruction register sizes are fixed for each TAP.
9209 All TAPs support a BYPASS instruction with a single bit data register.
9210 @item The way OpenOCD differentiates between TAP devices is by
9211 shifting different instructions into (and out of) their instruction
9212 registers.
9213 @end itemize
9214
9215 @section Low Level JTAG Commands
9216
9217 These commands are used by developers who need to access
9218 JTAG instruction or data registers, possibly controlling
9219 the order of TAP state transitions.
9220 If you're not debugging OpenOCD internals, or bringing up a
9221 new JTAG adapter or a new type of TAP device (like a CPU or
9222 JTAG router), you probably won't need to use these commands.
9223 In a debug session that doesn't use JTAG for its transport protocol,
9224 these commands are not available.
9225
9226 @deffn Command {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
9227 Loads the data register of @var{tap} with a series of bit fields
9228 that specify the entire register.
9229 Each field is @var{numbits} bits long with
9230 a numeric @var{value} (hexadecimal encouraged).
9231 The return value holds the original value of each
9232 of those fields.
9233
9234 For example, a 38 bit number might be specified as one
9235 field of 32 bits then one of 6 bits.
9236 @emph{For portability, never pass fields which are more
9237 than 32 bits long. Many OpenOCD implementations do not
9238 support 64-bit (or larger) integer values.}
9239
9240 All TAPs other than @var{tap} must be in BYPASS mode.
9241 The single bit in their data registers does not matter.
9242
9243 When @var{tap_state} is specified, the JTAG state machine is left
9244 in that state.
9245 For example @sc{drpause} might be specified, so that more
9246 instructions can be issued before re-entering the @sc{run/idle} state.
9247 If the end state is not specified, the @sc{run/idle} state is entered.
9248
9249 @quotation Warning
9250 OpenOCD does not record information about data register lengths,
9251 so @emph{it is important that you get the bit field lengths right}.
9252 Remember that different JTAG instructions refer to different
9253 data registers, which may have different lengths.
9254 Moreover, those lengths may not be fixed;
9255 the SCAN_N instruction can change the length of
9256 the register accessed by the INTEST instruction
9257 (by connecting a different scan chain).
9258 @end quotation
9259 @end deffn
9260
9261 @deffn Command {flush_count}
9262 Returns the number of times the JTAG queue has been flushed.
9263 This may be used for performance tuning.
9264
9265 For example, flushing a queue over USB involves a
9266 minimum latency, often several milliseconds, which does
9267 not change with the amount of data which is written.
9268 You may be able to identify performance problems by finding
9269 tasks which waste bandwidth by flushing small transfers too often,
9270 instead of batching them into larger operations.
9271 @end deffn
9272
9273 @deffn Command {irscan} [tap instruction]+ [@option{-endstate} tap_state]
9274 For each @var{tap} listed, loads the instruction register
9275 with its associated numeric @var{instruction}.
9276 (The number of bits in that instruction may be displayed
9277 using the @command{scan_chain} command.)
9278 For other TAPs, a BYPASS instruction is loaded.
9279
9280 When @var{tap_state} is specified, the JTAG state machine is left
9281 in that state.
9282 For example @sc{irpause} might be specified, so the data register
9283 can be loaded before re-entering the @sc{run/idle} state.
9284 If the end state is not specified, the @sc{run/idle} state is entered.
9285
9286 @quotation Note
9287 OpenOCD currently supports only a single field for instruction
9288 register values, unlike data register values.
9289 For TAPs where the instruction register length is more than 32 bits,
9290 portable scripts currently must issue only BYPASS instructions.
9291 @end quotation
9292 @end deffn
9293
9294 @deffn Command {jtag_reset} trst srst
9295 Set values of reset signals.
9296 The @var{trst} and @var{srst} parameter values may be
9297 @option{0}, indicating that reset is inactive (pulled or driven high),
9298 or @option{1}, indicating it is active (pulled or driven low).
9299 The @command{reset_config} command should already have been used
9300 to configure how the board and JTAG adapter treat these two
9301 signals, and to say if either signal is even present.
9302 @xref{Reset Configuration}.
9303
9304 Note that TRST is specially handled.
9305 It actually signifies JTAG's @sc{reset} state.
9306 So if the board doesn't support the optional TRST signal,
9307 or it doesn't support it along with the specified SRST value,
9308 JTAG reset is triggered with TMS and TCK signals
9309 instead of the TRST signal.
9310 And no matter how that JTAG reset is triggered, once
9311 the scan chain enters @sc{reset} with TRST inactive,
9312 TAP @code{post-reset} events are delivered to all TAPs
9313 with handlers for that event.
9314 @end deffn
9315
9316 @deffn Command {pathmove} start_state [next_state ...]
9317 Start by moving to @var{start_state}, which
9318 must be one of the @emph{stable} states.
9319 Unless it is the only state given, this will often be the
9320 current state, so that no TCK transitions are needed.
9321 Then, in a series of single state transitions
9322 (conforming to the JTAG state machine) shift to
9323 each @var{next_state} in sequence, one per TCK cycle.
9324 The final state must also be stable.
9325 @end deffn
9326
9327 @deffn Command {runtest} @var{num_cycles}
9328 Move to the @sc{run/idle} state, and execute at least
9329 @var{num_cycles} of the JTAG clock (TCK).
9330 Instructions often need some time
9331 to execute before they take effect.
9332 @end deffn
9333
9334 @c tms_sequence (short|long)
9335 @c ... temporary, debug-only, other than USBprog bug workaround...
9336
9337 @deffn Command {verify_ircapture} (@option{enable}|@option{disable})
9338 Verify values captured during @sc{ircapture} and returned
9339 during IR scans. Default is enabled, but this can be
9340 overridden by @command{verify_jtag}.
9341 This flag is ignored when validating JTAG chain configuration.
9342 @end deffn
9343
9344 @deffn Command {verify_jtag} (@option{enable}|@option{disable})
9345 Enables verification of DR and IR scans, to help detect
9346 programming errors. For IR scans, @command{verify_ircapture}
9347 must also be enabled.
9348 Default is enabled.
9349 @end deffn
9350
9351 @section TAP state names
9352 @cindex TAP state names
9353
9354 The @var{tap_state} names used by OpenOCD in the @command{drscan},
9355 @command{irscan}, and @command{pathmove} commands are the same
9356 as those used in SVF boundary scan documents, except that
9357 SVF uses @sc{idle} instead of @sc{run/idle}.
9358
9359 @itemize @bullet
9360 @item @b{RESET} ... @emph{stable} (with TMS high);
9361 acts as if TRST were pulsed
9362 @item @b{RUN/IDLE} ... @emph{stable}; don't assume this always means IDLE
9363 @item @b{DRSELECT}
9364 @item @b{DRCAPTURE}
9365 @item @b{DRSHIFT} ... @emph{stable}; TDI/TDO shifting
9366 through the data register
9367 @item @b{DREXIT1}
9368 @item @b{DRPAUSE} ... @emph{stable}; data register ready
9369 for update or more shifting
9370 @item @b{DREXIT2}
9371 @item @b{DRUPDATE}
9372 @item @b{IRSELECT}
9373 @item @b{IRCAPTURE}
9374 @item @b{IRSHIFT} ... @emph{stable}; TDI/TDO shifting
9375 through the instruction register
9376 @item @b{IREXIT1}
9377 @item @b{IRPAUSE} ... @emph{stable}; instruction register ready
9378 for update or more shifting
9379 @item @b{IREXIT2}
9380 @item @b{IRUPDATE}
9381 @end itemize
9382
9383 Note that only six of those states are fully ``stable'' in the
9384 face of TMS fixed (low except for @sc{reset})
9385 and a free-running JTAG clock. For all the
9386 others, the next TCK transition changes to a new state.
9387
9388 @itemize @bullet
9389 @item From @sc{drshift} and @sc{irshift}, clock transitions will
9390 produce side effects by changing register contents. The values
9391 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
9392 may not be as expected.
9393 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
9394 choices after @command{drscan} or @command{irscan} commands,
9395 since they are free of JTAG side effects.
9396 @item @sc{run/idle} may have side effects that appear at non-JTAG
9397 levels, such as advancing the ARM9E-S instruction pipeline.
9398 Consult the documentation for the TAP(s) you are working with.
9399 @end itemize
9400
9401 @node Boundary Scan Commands
9402 @chapter Boundary Scan Commands
9403
9404 One of the original purposes of JTAG was to support
9405 boundary scan based hardware testing.
9406 Although its primary focus is to support On-Chip Debugging,
9407 OpenOCD also includes some boundary scan commands.
9408
9409 @section SVF: Serial Vector Format
9410 @cindex Serial Vector Format
9411 @cindex SVF
9412
9413 The Serial Vector Format, better known as @dfn{SVF}, is a
9414 way to represent JTAG test patterns in text files.
9415 In a debug session using JTAG for its transport protocol,
9416 OpenOCD supports running such test files.
9417
9418 @deffn Command {svf} @file{filename} [@option{-tap @var{tapname}}] [@option{[-]quiet}] @
9419 [@option{[-]nil}] [@option{[-]progress}] [@option{[-]ignore_error}]
9420 This issues a JTAG reset (Test-Logic-Reset) and then
9421 runs the SVF script from @file{filename}.
9422
9423 Arguments can be specified in any order; the optional dash doesn't
9424 affect their semantics.
9425
9426 Command options:
9427 @itemize @minus
9428 @item @option{-tap @var{tapname}} ignore IR and DR headers and footers
9429 specified by the SVF file with HIR, TIR, HDR and TDR commands;
9430 instead, calculate them automatically according to the current JTAG
9431 chain configuration, targeting @var{tapname};
9432 @item @option{[-]quiet} do not log every command before execution;
9433 @item @option{[-]nil} ``dry run'', i.e., do not perform any operations
9434 on the real interface;
9435 @item @option{[-]progress} enable progress indication;
9436 @item @option{[-]ignore_error} continue execution despite TDO check
9437 errors.
9438 @end itemize
9439 @end deffn
9440
9441 @section XSVF: Xilinx Serial Vector Format
9442 @cindex Xilinx Serial Vector Format
9443 @cindex XSVF
9444
9445 The Xilinx Serial Vector Format, better known as @dfn{XSVF}, is a
9446 binary representation of SVF which is optimized for use with
9447 Xilinx devices.
9448 In a debug session using JTAG for its transport protocol,
9449 OpenOCD supports running such test files.
9450
9451 @quotation Important
9452 Not all XSVF commands are supported.
9453 @end quotation
9454
9455 @deffn Command {xsvf} (tapname|@option{plain}) filename [@option{virt2}] [@option{quiet}]
9456 This issues a JTAG reset (Test-Logic-Reset) and then
9457 runs the XSVF script from @file{filename}.
9458 When a @var{tapname} is specified, the commands are directed at
9459 that TAP.
9460 When @option{virt2} is specified, the @sc{xruntest} command counts
9461 are interpreted as TCK cycles instead of microseconds.
9462 Unless the @option{quiet} option is specified,
9463 messages are logged for comments and some retries.
9464 @end deffn
9465
9466 The OpenOCD sources also include two utility scripts
9467 for working with XSVF; they are not currently installed
9468 after building the software.
9469 You may find them useful:
9470
9471 @itemize
9472 @item @emph{svf2xsvf} ... converts SVF files into the extended XSVF
9473 syntax understood by the @command{xsvf} command; see notes below.
9474 @item @emph{xsvfdump} ... converts XSVF files into a text output format;
9475 understands the OpenOCD extensions.
9476 @end itemize
9477
9478 The input format accepts a handful of non-standard extensions.
9479 These include three opcodes corresponding to SVF extensions
9480 from Lattice Semiconductor (LCOUNT, LDELAY, LDSR), and
9481 two opcodes supporting a more accurate translation of SVF
9482 (XTRST, XWAITSTATE).
9483 If @emph{xsvfdump} shows a file is using those opcodes, it
9484 probably will not be usable with other XSVF tools.
9485
9486
9487 @node Utility Commands
9488 @chapter Utility Commands
9489 @cindex Utility Commands
9490
9491 @section RAM testing
9492 @cindex RAM testing
9493
9494 There is often a need to stress-test random access memory (RAM) for
9495 errors. OpenOCD comes with a Tcl implementation of well-known memory
9496 testing procedures allowing the detection of all sorts of issues with
9497 electrical wiring, defective chips, PCB layout and other common
9498 hardware problems.
9499
9500 To use them, you usually need to initialise your RAM controller first;
9501 consult your SoC's documentation to get the recommended list of
9502 register operations and translate them to the corresponding
9503 @command{mww}/@command{mwb} commands.
9504
9505 Load the memory testing functions with
9506
9507 @example
9508 source [find tools/memtest.tcl]
9509 @end example
9510
9511 to get access to the following facilities:
9512
9513 @deffn Command {memTestDataBus} address
9514 Test the data bus wiring in a memory region by performing a walking
9515 1's test at a fixed address within that region.
9516 @end deffn
9517
9518 @deffn Command {memTestAddressBus} baseaddress size
9519 Perform a walking 1's test on the relevant bits of the address and
9520 check for aliasing. This test will find single-bit address failures
9521 such as stuck-high, stuck-low, and shorted pins.
9522 @end deffn
9523
9524 @deffn Command {memTestDevice} baseaddress size
9525 Test the integrity of a physical memory device by performing an
9526 increment/decrement test over the entire region. In the process every
9527 storage bit in the device is tested as zero and as one.
9528 @end deffn
9529
9530 @deffn Command {runAllMemTests} baseaddress size
9531 Run all of the above tests over a specified memory region.
9532 @end deffn
9533
9534 @section Firmware recovery helpers
9535 @cindex Firmware recovery
9536
9537 OpenOCD includes an easy-to-use script to facilitate mass-market
9538 devices recovery with JTAG.
9539
9540 For quickstart instructions run:
9541 @example
9542 openocd -f tools/firmware-recovery.tcl -c firmware_help
9543 @end example
9544
9545 @node TFTP
9546 @chapter TFTP
9547 @cindex TFTP
9548 If OpenOCD runs on an embedded host (as ZY1000 does), then TFTP can
9549 be used to access files on PCs (either the developer's PC or some other PC).
9550
9551 The way this works on the ZY1000 is to prefix a filename by
9552 "/tftp/ip/" and append the TFTP path on the TFTP
9553 server (tftpd). For example,
9554
9555 @example
9556 load_image /tftp/10.0.0.96/c:\temp\abc.elf
9557 @end example
9558
9559 will load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
9560 if the file was hosted on the embedded host.
9561
9562 In order to achieve decent performance, you must choose a TFTP server
9563 that supports a packet size bigger than the default packet size (512 bytes). There
9564 are numerous TFTP servers out there (free and commercial) and you will have to do
9565 a bit of googling to find something that fits your requirements.
9566
9567 @node GDB and OpenOCD
9568 @chapter GDB and OpenOCD
9569 @cindex GDB
9570 OpenOCD complies with the remote gdbserver protocol and, as such, can be used
9571 to debug remote targets.
9572 Setting up GDB to work with OpenOCD can involve several components:
9573
9574 @itemize
9575 @item The OpenOCD server support for GDB may need to be configured.
9576 @xref{gdbconfiguration,,GDB Configuration}.
9577 @item GDB's support for OpenOCD may need configuration,
9578 as shown in this chapter.
9579 @item If you have a GUI environment like Eclipse,
9580 that also will probably need to be configured.
9581 @end itemize
9582
9583 Of course, the version of GDB you use will need to be one which has
9584 been built to know about the target CPU you're using. It's probably
9585 part of the tool chain you're using. For example, if you are doing
9586 cross-development for ARM on an x86 PC, instead of using the native
9587 x86 @command{gdb} command you might use @command{arm-none-eabi-gdb}
9588 if that's the tool chain used to compile your code.
9589
9590 @section Connecting to GDB
9591 @cindex Connecting to GDB
9592 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
9593 instance GDB 6.3 has a known bug that produces bogus memory access
9594 errors, which has since been fixed; see
9595 @url{http://osdir.com/ml/gdb.bugs.discuss/2004-12/msg00018.html}
9596
9597 OpenOCD can communicate with GDB in two ways:
9598
9599 @enumerate
9600 @item
9601 A socket (TCP/IP) connection is typically started as follows:
9602 @example
9603 target remote localhost:3333
9604 @end example
9605 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
9606
9607 It is also possible to use the GDB extended remote protocol as follows:
9608 @example
9609 target extended-remote localhost:3333
9610 @end example
9611 @item
9612 A pipe connection is typically started as follows:
9613 @example
9614 target remote | openocd -c "gdb_port pipe; log_output openocd.log"
9615 @end example
9616 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
9617 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
9618 session. log_output sends the log output to a file to ensure that the pipe is
9619 not saturated when using higher debug level outputs.
9620 @end enumerate
9621
9622 To list the available OpenOCD commands type @command{monitor help} on the
9623 GDB command line.
9624
9625 @section Sample GDB session startup
9626
9627 With the remote protocol, GDB sessions start a little differently
9628 than they do when you're debugging locally.
9629 Here's an example showing how to start a debug session with a
9630 small ARM program.
9631 In this case the program was linked to be loaded into SRAM on a Cortex-M3.
9632 Most programs would be written into flash (address 0) and run from there.
9633
9634 @example
9635 $ arm-none-eabi-gdb example.elf
9636 (gdb) target remote localhost:3333
9637 Remote debugging using localhost:3333
9638 ...
9639 (gdb) monitor reset halt
9640 ...
9641 (gdb) load
9642 Loading section .vectors, size 0x100 lma 0x20000000
9643 Loading section .text, size 0x5a0 lma 0x20000100
9644 Loading section .data, size 0x18 lma 0x200006a0
9645 Start address 0x2000061c, load size 1720
9646 Transfer rate: 22 KB/sec, 573 bytes/write.
9647 (gdb) continue
9648 Continuing.
9649 ...
9650 @end example
9651
9652 You could then interrupt the GDB session to make the program break,
9653 type @command{where} to show the stack, @command{list} to show the
9654 code around the program counter, @command{step} through code,
9655 set breakpoints or watchpoints, and so on.
9656
9657 @section Configuring GDB for OpenOCD
9658
9659 OpenOCD supports the gdb @option{qSupported} packet, this enables information
9660 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
9661 packet size and the device's memory map.
9662 You do not need to configure the packet size by hand,
9663 and the relevant parts of the memory map should be automatically
9664 set up when you declare (NOR) flash banks.
9665
9666 However, there are other things which GDB can't currently query.
9667 You may need to set those up by hand.
9668 As OpenOCD starts up, you will often see a line reporting
9669 something like:
9670
9671 @example
9672 Info : lm3s.cpu: hardware has 6 breakpoints, 4 watchpoints
9673 @end example
9674
9675 You can pass that information to GDB with these commands:
9676
9677 @example
9678 set remote hardware-breakpoint-limit 6
9679 set remote hardware-watchpoint-limit 4
9680 @end example
9681
9682 With that particular hardware (Cortex-M3) the hardware breakpoints
9683 only work for code running from flash memory. Most other ARM systems
9684 do not have such restrictions.
9685
9686 Rather than typing such commands interactively, you may prefer to
9687 save them in a file and have GDB execute them as it starts, perhaps
9688 using a @file{.gdbinit} in your project directory or starting GDB
9689 using @command{gdb -x filename}.
9690
9691 @section Programming using GDB
9692 @cindex Programming using GDB
9693 @anchor{programmingusinggdb}
9694
9695 By default the target memory map is sent to GDB. This can be disabled by
9696 the following OpenOCD configuration option:
9697 @example
9698 gdb_memory_map disable
9699 @end example
9700 For this to function correctly a valid flash configuration must also be set
9701 in OpenOCD. For faster performance you should also configure a valid
9702 working area.
9703
9704 Informing GDB of the memory map of the target will enable GDB to protect any
9705 flash areas of the target and use hardware breakpoints by default. This means
9706 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
9707 using a memory map. @xref{gdbbreakpointoverride,,gdb_breakpoint_override}.
9708
9709 To view the configured memory map in GDB, use the GDB command @option{info mem}.
9710 All other unassigned addresses within GDB are treated as RAM.
9711
9712 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
9713 This can be changed to the old behaviour by using the following GDB command
9714 @example
9715 set mem inaccessible-by-default off
9716 @end example
9717
9718 If @command{gdb_flash_program enable} is also used, GDB will be able to
9719 program any flash memory using the vFlash interface.
9720
9721 GDB will look at the target memory map when a load command is given, if any
9722 areas to be programmed lie within the target flash area the vFlash packets
9723 will be used.
9724
9725 If the target needs configuring before GDB programming, set target
9726 event gdb-flash-erase-start:
9727 @example
9728 $_TARGETNAME configure -event gdb-flash-erase-start BODY
9729 @end example
9730 @xref{targetevents,,Target Events}, for other GDB programming related events.
9731
9732 To verify any flash programming the GDB command @option{compare-sections}
9733 can be used.
9734
9735 @section Using GDB as a non-intrusive memory inspector
9736 @cindex Using GDB as a non-intrusive memory inspector
9737 @anchor{gdbmeminspect}
9738
9739 If your project controls more than a blinking LED, let's say a heavy industrial
9740 robot or an experimental nuclear reactor, stopping the controlling process
9741 just because you want to attach GDB is not a good option.
9742
9743 OpenOCD does not support GDB non-stop mode (might be implemented in the future).
9744 Though there is a possible setup where the target does not get stopped
9745 and GDB treats it as it were running.
9746 If the target supports background access to memory while it is running,
9747 you can use GDB in this mode to inspect memory (mainly global variables)
9748 without any intrusion of the target process.
9749
9750 Remove default setting of gdb-attach event. @xref{targetevents,,Target Events}.
9751 Place following command after target configuration:
9752 @example
9753 $_TARGETNAME configure -event gdb-attach @{@}
9754 @end example
9755
9756 If any of installed flash banks does not support probe on running target,
9757 switch off gdb_memory_map:
9758 @example
9759 gdb_memory_map disable
9760 @end example
9761
9762 Ensure GDB is configured without interrupt-on-connect.
9763 Some GDB versions set it by default, some does not.
9764 @example
9765 set remote interrupt-on-connect off
9766 @end example
9767
9768 If you switched gdb_memory_map off, you may want to setup GDB memory map
9769 manually or issue @command{set mem inaccessible-by-default off}
9770
9771 Now you can issue GDB command @command{target remote ...} and inspect memory
9772 of a running target. Do not use GDB commands @command{continue},
9773 @command{step} or @command{next} as they synchronize GDB with your target
9774 and GDB would require stopping the target to get the prompt back.
9775
9776 Do not use this mode under an IDE like Eclipse as it caches values of
9777 previously shown varibles.
9778
9779 @anchor{usingopenocdsmpwithgdb}
9780 @section Using OpenOCD SMP with GDB
9781 @cindex SMP
9782 For SMP support following GDB serial protocol packet have been defined :
9783 @itemize @bullet
9784 @item j - smp status request
9785 @item J - smp set request
9786 @end itemize
9787
9788 OpenOCD implements :
9789 @itemize @bullet
9790 @item @option{jc} packet for reading core id displayed by
9791 GDB connection. Reply is @option{XXXXXXXX} (8 hex digits giving core id) or
9792 @option{E01} for target not smp.
9793 @item @option{JcXXXXXXXX} (8 hex digits) packet for setting core id displayed at next GDB continue
9794 (core id -1 is reserved for returning to normal resume mode). Reply @option{E01}
9795 for target not smp or @option{OK} on success.
9796 @end itemize
9797
9798 Handling of this packet within GDB can be done :
9799 @itemize @bullet
9800 @item by the creation of an internal variable (i.e @option{_core}) by mean
9801 of function allocate_computed_value allowing following GDB command.
9802 @example
9803 set $_core 1
9804 #Jc01 packet is sent
9805 print $_core
9806 #jc packet is sent and result is affected in $
9807 @end example
9808
9809 @item by the usage of GDB maintenance command as described in following example (2 cpus in SMP with
9810 core id 0 and 1 @pxref{definecputargetsworkinginsmp,,Define CPU targets working in SMP}).
9811
9812 @example
9813 # toggle0 : force display of coreid 0
9814 define toggle0
9815 maint packet Jc0
9816 continue
9817 main packet Jc-1
9818 end
9819 # toggle1 : force display of coreid 1
9820 define toggle1
9821 maint packet Jc1
9822 continue
9823 main packet Jc-1
9824 end
9825 @end example
9826 @end itemize
9827
9828 @section RTOS Support
9829 @cindex RTOS Support
9830 @anchor{gdbrtossupport}
9831
9832 OpenOCD includes RTOS support, this will however need enabling as it defaults to disabled.
9833 It can be enabled by passing @option{-rtos} arg to the target. @xref{rtostype,,RTOS Type}.
9834
9835 @xref{Threads, Debugging Programs with Multiple Threads,
9836 Debugging Programs with Multiple Threads, gdb, GDB manual}, for details about relevant
9837 GDB commands.
9838
9839 @* An example setup is below:
9840
9841 @example
9842 $_TARGETNAME configure -rtos auto
9843 @end example
9844
9845 This will attempt to auto detect the RTOS within your application.
9846
9847 Currently supported rtos's include:
9848 @itemize @bullet
9849 @item @option{eCos}
9850 @item @option{ThreadX}
9851 @item @option{FreeRTOS}
9852 @item @option{linux}
9853 @item @option{ChibiOS}
9854 @item @option{embKernel}
9855 @item @option{mqx}
9856 @item @option{uCOS-III}
9857 @item @option{nuttx}
9858 @end itemize
9859
9860 @quotation Note
9861 Before an RTOS can be detected, it must export certain symbols; otherwise, it cannot
9862 be used by OpenOCD. Below is a list of the required symbols for each supported RTOS.
9863 @end quotation
9864
9865 @table @code
9866 @item eCos symbols
9867 Cyg_Thread::thread_list, Cyg_Scheduler_Base::current_thread.
9868 @item ThreadX symbols
9869 _tx_thread_current_ptr, _tx_thread_created_ptr, _tx_thread_created_count.
9870 @item FreeRTOS symbols
9871 @c The following is taken from recent texinfo to provide compatibility
9872 @c with ancient versions that do not support @raggedright
9873 @tex
9874 \begingroup
9875 \rightskip0pt plus2em \spaceskip.3333em \xspaceskip.5em\relax
9876 pxCurrentTCB, pxReadyTasksLists, xDelayedTaskList1, xDelayedTaskList2,
9877 pxDelayedTaskList, pxOverflowDelayedTaskList, xPendingReadyList,
9878 uxCurrentNumberOfTasks, uxTopUsedPriority.
9879 \par
9880 \endgroup
9881 @end tex
9882 @item linux symbols
9883 init_task.
9884 @item ChibiOS symbols
9885 rlist, ch_debug, chSysInit.
9886 @item embKernel symbols
9887 Rtos::sCurrentTask, Rtos::sListReady, Rtos::sListSleep,
9888 Rtos::sListSuspended, Rtos::sMaxPriorities, Rtos::sCurrentTaskCount.
9889 @item mqx symbols
9890 _mqx_kernel_data, MQX_init_struct.
9891 @item uC/OS-III symbols
9892 OSRunning, OSTCBCurPtr, OSTaskDbgListPtr, OSTaskQty
9893 @item nuttx symbols
9894 g_readytorun, g_tasklisttable
9895 @end table
9896
9897 For most RTOS supported the above symbols will be exported by default. However for
9898 some, eg. FreeRTOS and uC/OS-III, extra steps must be taken.
9899
9900 These RTOSes may require additional OpenOCD-specific file to be linked
9901 along with the project:
9902
9903 @table @code
9904 @item FreeRTOS
9905 contrib/rtos-helpers/FreeRTOS-openocd.c
9906 @item uC/OS-III
9907 contrib/rtos-helpers/uCOS-III-openocd.c
9908 @end table
9909
9910 @node Tcl Scripting API
9911 @chapter Tcl Scripting API
9912 @cindex Tcl Scripting API
9913 @cindex Tcl scripts
9914 @section API rules
9915
9916 Tcl commands are stateless; e.g. the @command{telnet} command has
9917 a concept of currently active target, the Tcl API proc's take this sort
9918 of state information as an argument to each proc.
9919
9920 There are three main types of return values: single value, name value
9921 pair list and lists.
9922
9923 Name value pair. The proc 'foo' below returns a name/value pair
9924 list.
9925
9926 @example
9927 > set foo(me) Duane
9928 > set foo(you) Oyvind
9929 > set foo(mouse) Micky
9930 > set foo(duck) Donald
9931 @end example
9932
9933 If one does this:
9934
9935 @example
9936 > set foo
9937 @end example
9938
9939 The result is:
9940
9941 @example
9942 me Duane you Oyvind mouse Micky duck Donald
9943 @end example
9944
9945 Thus, to get the names of the associative array is easy:
9946
9947 @verbatim
9948 foreach { name value } [set foo] {
9949 puts "Name: $name, Value: $value"
9950 }
9951 @end verbatim
9952
9953 Lists returned should be relatively small. Otherwise, a range
9954 should be passed in to the proc in question.
9955
9956 @section Internal low-level Commands
9957
9958 By "low-level," we mean commands that a human would typically not
9959 invoke directly.
9960
9961 Some low-level commands need to be prefixed with "ocd_"; e.g.
9962 @command{ocd_flash_banks}
9963 is the low-level API upon which @command{flash banks} is implemented.
9964
9965 @itemize @bullet
9966 @item @b{mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
9967
9968 Read memory and return as a Tcl array for script processing
9969 @item @b{array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
9970
9971 Convert a Tcl array to memory locations and write the values
9972 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
9973
9974 Return information about the flash banks
9975
9976 @item @b{capture} <@var{command}>
9977
9978 Run <@var{command}> and return full log output that was produced during
9979 its execution. Example:
9980
9981 @example
9982 > capture "reset init"
9983 @end example
9984
9985 @end itemize
9986
9987 OpenOCD commands can consist of two words, e.g. "flash banks". The
9988 @file{startup.tcl} "unknown" proc will translate this into a Tcl proc
9989 called "flash_banks".
9990
9991 @section OpenOCD specific Global Variables
9992
9993 Real Tcl has ::tcl_platform(), and platform::identify, and many other
9994 variables. JimTCL, as implemented in OpenOCD creates $ocd_HOSTOS which
9995 holds one of the following values:
9996
9997 @itemize @bullet
9998 @item @b{cygwin} Running under Cygwin
9999 @item @b{darwin} Darwin (Mac-OS) is the underlying operating system.
10000 @item @b{freebsd} Running under FreeBSD
10001 @item @b{openbsd} Running under OpenBSD
10002 @item @b{netbsd} Running under NetBSD
10003 @item @b{linux} Linux is the underlying operating system
10004 @item @b{mingw32} Running under MingW32
10005 @item @b{winxx} Built using Microsoft Visual Studio
10006 @item @b{ecos} Running under eCos
10007 @item @b{other} Unknown, none of the above.
10008 @end itemize
10009
10010 Note: 'winxx' was chosen because today (March-2009) no distinction is made between Win32 and Win64.
10011
10012 @quotation Note
10013 We should add support for a variable like Tcl variable
10014 @code{tcl_platform(platform)}, it should be called
10015 @code{jim_platform} (because it
10016 is jim, not real tcl).
10017 @end quotation
10018
10019 @section Tcl RPC server
10020 @cindex RPC
10021
10022 OpenOCD provides a simple RPC server that allows to run arbitrary Tcl
10023 commands and receive the results.
10024
10025 To access it, your application needs to connect to a configured TCP port
10026 (see @command{tcl_port}). Then it can pass any string to the
10027 interpreter terminating it with @code{0x1a} and wait for the return
10028 value (it will be terminated with @code{0x1a} as well). This can be
10029 repeated as many times as desired without reopening the connection.
10030
10031 Remember that most of the OpenOCD commands need to be prefixed with
10032 @code{ocd_} to get the results back. Sometimes you might also need the
10033 @command{capture} command.
10034
10035 See @file{contrib/rpc_examples/} for specific client implementations.
10036
10037 @section Tcl RPC server notifications
10038 @cindex RPC Notifications
10039
10040 Notifications are sent asynchronously to other commands being executed over
10041 the RPC server, so the port must be polled continuously.
10042
10043 Target event, state and reset notifications are emitted as Tcl associative arrays
10044 in the following format.
10045
10046 @verbatim
10047 type target_event event [event-name]
10048 type target_state state [state-name]
10049 type target_reset mode [reset-mode]
10050 @end verbatim
10051
10052 @deffn {Command} tcl_notifications [on/off]
10053 Toggle output of target notifications to the current Tcl RPC server.
10054 Only available from the Tcl RPC server.
10055 Defaults to off.
10056
10057 @end deffn
10058
10059 @section Tcl RPC server trace output
10060 @cindex RPC trace output
10061
10062 Trace data is sent asynchronously to other commands being executed over
10063 the RPC server, so the port must be polled continuously.
10064
10065 Target trace data is emitted as a Tcl associative array in the following format.
10066
10067 @verbatim
10068 type target_trace data [trace-data-hex-encoded]
10069 @end verbatim
10070
10071 @deffn {Command} tcl_trace [on/off]
10072 Toggle output of target trace data to the current Tcl RPC server.
10073 Only available from the Tcl RPC server.
10074 Defaults to off.
10075
10076 See an example application here:
10077 @url{https://github.com/apmorton/OpenOcdTraceUtil} [OpenOcdTraceUtil]
10078
10079 @end deffn
10080
10081 @node FAQ
10082 @chapter FAQ
10083 @cindex faq
10084 @enumerate
10085 @anchor{faqrtck}
10086 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
10087 @cindex RTCK
10088 @cindex adaptive clocking
10089 @*
10090
10091 In digital circuit design it is often referred to as ``clock
10092 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
10093 operating at some speed, your CPU target is operating at another.
10094 The two clocks are not synchronised, they are ``asynchronous''
10095
10096 In order for the two to work together they must be synchronised
10097 well enough to work; JTAG can't go ten times faster than the CPU,
10098 for example. There are 2 basic options:
10099 @enumerate
10100 @item
10101 Use a special "adaptive clocking" circuit to change the JTAG
10102 clock rate to match what the CPU currently supports.
10103 @item
10104 The JTAG clock must be fixed at some speed that's enough slower than
10105 the CPU clock that all TMS and TDI transitions can be detected.
10106 @end enumerate
10107
10108 @b{Does this really matter?} For some chips and some situations, this
10109 is a non-issue, like a 500MHz ARM926 with a 5 MHz JTAG link;
10110 the CPU has no difficulty keeping up with JTAG.
10111 Startup sequences are often problematic though, as are other
10112 situations where the CPU clock rate changes (perhaps to save
10113 power).
10114
10115 For example, Atmel AT91SAM chips start operation from reset with
10116 a 32kHz system clock. Boot firmware may activate the main oscillator
10117 and PLL before switching to a faster clock (perhaps that 500 MHz
10118 ARM926 scenario).
10119 If you're using JTAG to debug that startup sequence, you must slow
10120 the JTAG clock to sometimes 1 to 4kHz. After startup completes,
10121 JTAG can use a faster clock.
10122
10123 Consider also debugging a 500MHz ARM926 hand held battery powered
10124 device that enters a low power ``deep sleep'' mode, at 32kHz CPU
10125 clock, between keystrokes unless it has work to do. When would
10126 that 5 MHz JTAG clock be usable?
10127
10128 @b{Solution #1 - A special circuit}
10129
10130 In order to make use of this,
10131 your CPU, board, and JTAG adapter must all support the RTCK
10132 feature. Not all of them support this; keep reading!
10133
10134 The RTCK ("Return TCK") signal in some ARM chips is used to help with
10135 this problem. ARM has a good description of the problem described at
10136 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
10137 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
10138 work? / how does adaptive clocking work?''.
10139
10140 The nice thing about adaptive clocking is that ``battery powered hand
10141 held device example'' - the adaptiveness works perfectly all the
10142 time. One can set a break point or halt the system in the deep power
10143 down code, slow step out until the system speeds up.
10144
10145 Note that adaptive clocking may also need to work at the board level,
10146 when a board-level scan chain has multiple chips.
10147 Parallel clock voting schemes are good way to implement this,
10148 both within and between chips, and can easily be implemented
10149 with a CPLD.
10150 It's not difficult to have logic fan a module's input TCK signal out
10151 to each TAP in the scan chain, and then wait until each TAP's RTCK comes
10152 back with the right polarity before changing the output RTCK signal.
10153 Texas Instruments makes some clock voting logic available
10154 for free (with no support) in VHDL form; see
10155 @url{http://tiexpressdsp.com/index.php/Adaptive_Clocking}
10156
10157 @b{Solution #2 - Always works - but may be slower}
10158
10159 Often this is a perfectly acceptable solution.
10160
10161 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
10162 the target clock speed. But what that ``magic division'' is varies
10163 depending on the chips on your board.
10164 @b{ARM rule of thumb} Most ARM based systems require an 6:1 division;
10165 ARM11 cores use an 8:1 division.
10166 @b{Xilinx rule of thumb} is 1/12 the clock speed.
10167
10168 Note: most full speed FT2232 based JTAG adapters are limited to a
10169 maximum of 6MHz. The ones using USB high speed chips (FT2232H)
10170 often support faster clock rates (and adaptive clocking).
10171
10172 You can still debug the 'low power' situations - you just need to
10173 either use a fixed and very slow JTAG clock rate ... or else
10174 manually adjust the clock speed at every step. (Adjusting is painful
10175 and tedious, and is not always practical.)
10176
10177 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
10178 have a special debug mode in your application that does a ``high power
10179 sleep''. If you are careful - 98% of your problems can be debugged
10180 this way.
10181
10182 Note that on ARM you may need to avoid using the @emph{wait for interrupt}
10183 operation in your idle loops even if you don't otherwise change the CPU
10184 clock rate.
10185 That operation gates the CPU clock, and thus the JTAG clock; which
10186 prevents JTAG access. One consequence is not being able to @command{halt}
10187 cores which are executing that @emph{wait for interrupt} operation.
10188
10189 To set the JTAG frequency use the command:
10190
10191 @example
10192 # Example: 1.234MHz
10193 adapter_khz 1234
10194 @end example
10195
10196
10197 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
10198
10199 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
10200 around Windows filenames.
10201
10202 @example
10203 > echo \a
10204
10205 > echo @{\a@}
10206 \a
10207 > echo "\a"
10208
10209 >
10210 @end example
10211
10212
10213 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
10214
10215 Make sure you have Cygwin installed, or at least a version of OpenOCD that
10216 claims to come with all the necessary DLLs. When using Cygwin, try launching
10217 OpenOCD from the Cygwin shell.
10218
10219 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a front-end like Insight or
10220 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
10221 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
10222
10223 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
10224 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
10225 software breakpoints consume one of the two available hardware breakpoints.
10226
10227 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
10228
10229 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
10230 clock at the time you're programming the flash. If you've specified the crystal's
10231 frequency, make sure the PLL is disabled. If you've specified the full core speed
10232 (e.g. 60MHz), make sure the PLL is enabled.
10233
10234 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
10235 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
10236 out while waiting for end of scan, rtck was disabled".
10237
10238 Make sure your PC's parallel port operates in EPP mode. You might have to try several
10239 settings in your PC BIOS (ECP, EPP, and different versions of those).
10240
10241 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
10242 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
10243 memory read caused data abort".
10244
10245 The errors are non-fatal, and are the result of GDB trying to trace stack frames
10246 beyond the last valid frame. It might be possible to prevent this by setting up
10247 a proper "initial" stack frame, if you happen to know what exactly has to
10248 be done, feel free to add this here.
10249
10250 @b{Simple:} In your startup code - push 8 registers of zeros onto the
10251 stack before calling main(). What GDB is doing is ``climbing'' the run
10252 time stack by reading various values on the stack using the standard
10253 call frame for the target. GDB keeps going - until one of 2 things
10254 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
10255 stackframes have been processed. By pushing zeros on the stack, GDB
10256 gracefully stops.
10257
10258 @b{Debugging Interrupt Service Routines} - In your ISR before you call
10259 your C code, do the same - artificially push some zeros onto the stack,
10260 remember to pop them off when the ISR is done.
10261
10262 @b{Also note:} If you have a multi-threaded operating system, they
10263 often do not @b{in the intrest of saving memory} waste these few
10264 bytes. Painful...
10265
10266
10267 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
10268 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
10269
10270 This warning doesn't indicate any serious problem, as long as you don't want to
10271 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
10272 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
10273 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
10274 independently. With this setup, it's not possible to halt the core right out of
10275 reset, everything else should work fine.
10276
10277 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
10278 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
10279 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
10280 quit with an error message. Is there a stability issue with OpenOCD?
10281
10282 No, this is not a stability issue concerning OpenOCD. Most users have solved
10283 this issue by simply using a self-powered USB hub, which they connect their
10284 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
10285 supply stable enough for the Amontec JTAGkey to be operated.
10286
10287 @b{Laptops running on battery have this problem too...}
10288
10289 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
10290 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
10291 What does that mean and what might be the reason for this?
10292
10293 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
10294 has closed the connection to OpenOCD. This might be a GDB issue.
10295
10296 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
10297 are described, there is a parameter for specifying the clock frequency
10298 for LPC2000 internal flash devices (e.g. @option{flash bank $_FLASHNAME lpc2000
10299 0x0 0x40000 0 0 $_TARGETNAME lpc2000_v1 14746 calc_checksum}), which must be
10300 specified in kilohertz. However, I do have a quartz crystal of a
10301 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
10302 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
10303 clock frequency?
10304
10305 No. The clock frequency specified here must be given as an integral number.
10306 However, this clock frequency is used by the In-Application-Programming (IAP)
10307 routines of the LPC2000 family only, which seems to be very tolerant concerning
10308 the given clock frequency, so a slight difference between the specified clock
10309 frequency and the actual clock frequency will not cause any trouble.
10310
10311 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
10312
10313 Well, yes and no. Commands can be given in arbitrary order, yet the
10314 devices listed for the JTAG scan chain must be given in the right
10315 order (jtag newdevice), with the device closest to the TDO-Pin being
10316 listed first. In general, whenever objects of the same type exist
10317 which require an index number, then these objects must be given in the
10318 right order (jtag newtap, targets and flash banks - a target
10319 references a jtag newtap and a flash bank references a target).
10320
10321 You can use the ``scan_chain'' command to verify and display the tap order.
10322
10323 Also, some commands can't execute until after @command{init} has been
10324 processed. Such commands include @command{nand probe} and everything
10325 else that needs to write to controller registers, perhaps for setting
10326 up DRAM and loading it with code.
10327
10328 @anchor{faqtaporder}
10329 @item @b{JTAG TAP Order} Do I have to declare the TAPS in some
10330 particular order?
10331
10332 Yes; whenever you have more than one, you must declare them in
10333 the same order used by the hardware.
10334
10335 Many newer devices have multiple JTAG TAPs. For example:
10336 STMicroelectronics STM32 chips have two TAPs, a ``boundary scan TAP'' and
10337 ``Cortex-M3'' TAP. Example: The STM32 reference manual, Document ID:
10338 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
10339 connected to the boundary scan TAP, which then connects to the
10340 Cortex-M3 TAP, which then connects to the TDO pin.
10341
10342 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
10343 (2) The boundary scan TAP. If your board includes an additional JTAG
10344 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
10345 place it before or after the STM32 chip in the chain. For example:
10346
10347 @itemize @bullet
10348 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
10349 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
10350 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
10351 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
10352 @item Xilinx TDO Pin -> OpenOCD TDO (input)
10353 @end itemize
10354
10355 The ``jtag device'' commands would thus be in the order shown below. Note:
10356
10357 @itemize @bullet
10358 @item jtag newtap Xilinx tap -irlen ...
10359 @item jtag newtap stm32 cpu -irlen ...
10360 @item jtag newtap stm32 bs -irlen ...
10361 @item # Create the debug target and say where it is
10362 @item target create stm32.cpu -chain-position stm32.cpu ...
10363 @end itemize
10364
10365
10366 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
10367 log file, I can see these error messages: Error: arm7_9_common.c:561
10368 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
10369
10370 TODO.
10371
10372 @end enumerate
10373
10374 @node Tcl Crash Course
10375 @chapter Tcl Crash Course
10376 @cindex Tcl
10377
10378 Not everyone knows Tcl - this is not intended to be a replacement for
10379 learning Tcl, the intent of this chapter is to give you some idea of
10380 how the Tcl scripts work.
10381
10382 This chapter is written with two audiences in mind. (1) OpenOCD users
10383 who need to understand a bit more of how Jim-Tcl works so they can do
10384 something useful, and (2) those that want to add a new command to
10385 OpenOCD.
10386
10387 @section Tcl Rule #1
10388 There is a famous joke, it goes like this:
10389 @enumerate
10390 @item Rule #1: The wife is always correct
10391 @item Rule #2: If you think otherwise, See Rule #1
10392 @end enumerate
10393
10394 The Tcl equal is this:
10395
10396 @enumerate
10397 @item Rule #1: Everything is a string
10398 @item Rule #2: If you think otherwise, See Rule #1
10399 @end enumerate
10400
10401 As in the famous joke, the consequences of Rule #1 are profound. Once
10402 you understand Rule #1, you will understand Tcl.
10403
10404 @section Tcl Rule #1b
10405 There is a second pair of rules.
10406 @enumerate
10407 @item Rule #1: Control flow does not exist. Only commands
10408 @* For example: the classic FOR loop or IF statement is not a control
10409 flow item, they are commands, there is no such thing as control flow
10410 in Tcl.
10411 @item Rule #2: If you think otherwise, See Rule #1
10412 @* Actually what happens is this: There are commands that by
10413 convention, act like control flow key words in other languages. One of
10414 those commands is the word ``for'', another command is ``if''.
10415 @end enumerate
10416
10417 @section Per Rule #1 - All Results are strings
10418 Every Tcl command results in a string. The word ``result'' is used
10419 deliberately. No result is just an empty string. Remember: @i{Rule #1 -
10420 Everything is a string}
10421
10422 @section Tcl Quoting Operators
10423 In life of a Tcl script, there are two important periods of time, the
10424 difference is subtle.
10425 @enumerate
10426 @item Parse Time
10427 @item Evaluation Time
10428 @end enumerate
10429
10430 The two key items here are how ``quoted things'' work in Tcl. Tcl has
10431 three primary quoting constructs, the [square-brackets] the
10432 @{curly-braces@} and ``double-quotes''
10433
10434 By now you should know $VARIABLES always start with a $DOLLAR
10435 sign. BTW: To set a variable, you actually use the command ``set'', as
10436 in ``set VARNAME VALUE'' much like the ancient BASIC language ``let x
10437 = 1'' statement, but without the equal sign.
10438
10439 @itemize @bullet
10440 @item @b{[square-brackets]}
10441 @* @b{[square-brackets]} are command substitutions. It operates much
10442 like Unix Shell `back-ticks`. The result of a [square-bracket]
10443 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
10444 string}. These two statements are roughly identical:
10445 @example
10446 # bash example
10447 X=`date`
10448 echo "The Date is: $X"
10449 # Tcl example
10450 set X [date]
10451 puts "The Date is: $X"
10452 @end example
10453 @item @b{``double-quoted-things''}
10454 @* @b{``double-quoted-things''} are just simply quoted
10455 text. $VARIABLES and [square-brackets] are expanded in place - the
10456 result however is exactly 1 string. @i{Remember Rule #1 - Everything
10457 is a string}
10458 @example
10459 set x "Dinner"
10460 puts "It is now \"[date]\", $x is in 1 hour"
10461 @end example
10462 @item @b{@{Curly-Braces@}}
10463 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
10464 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
10465 'single-quote' operators in BASH shell scripts, with the added
10466 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
10467 nested 3 times@}@}@} NOTE: [date] is a bad example;
10468 at this writing, Jim/OpenOCD does not have a date command.
10469 @end itemize
10470
10471 @section Consequences of Rule 1/2/3/4
10472
10473 The consequences of Rule 1 are profound.
10474
10475 @subsection Tokenisation & Execution.
10476
10477 Of course, whitespace, blank lines and #comment lines are handled in
10478 the normal way.
10479
10480 As a script is parsed, each (multi) line in the script file is
10481 tokenised and according to the quoting rules. After tokenisation, that
10482 line is immediately executed.
10483
10484 Multi line statements end with one or more ``still-open''
10485 @{curly-braces@} which - eventually - closes a few lines later.
10486
10487 @subsection Command Execution
10488
10489 Remember earlier: There are no ``control flow''
10490 statements in Tcl. Instead there are COMMANDS that simply act like
10491 control flow operators.
10492
10493 Commands are executed like this:
10494
10495 @enumerate
10496 @item Parse the next line into (argc) and (argv[]).
10497 @item Look up (argv[0]) in a table and call its function.
10498 @item Repeat until End Of File.
10499 @end enumerate
10500
10501 It sort of works like this:
10502 @example
10503 for(;;)@{
10504 ReadAndParse( &argc, &argv );
10505
10506 cmdPtr = LookupCommand( argv[0] );
10507
10508 (*cmdPtr->Execute)( argc, argv );
10509 @}
10510 @end example
10511
10512 When the command ``proc'' is parsed (which creates a procedure
10513 function) it gets 3 parameters on the command line. @b{1} the name of
10514 the proc (function), @b{2} the list of parameters, and @b{3} the body
10515 of the function. Not the choice of words: LIST and BODY. The PROC
10516 command stores these items in a table somewhere so it can be found by
10517 ``LookupCommand()''
10518
10519 @subsection The FOR command
10520
10521 The most interesting command to look at is the FOR command. In Tcl,
10522 the FOR command is normally implemented in C. Remember, FOR is a
10523 command just like any other command.
10524
10525 When the ascii text containing the FOR command is parsed, the parser
10526 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
10527 are:
10528
10529 @enumerate 0
10530 @item The ascii text 'for'
10531 @item The start text
10532 @item The test expression
10533 @item The next text
10534 @item The body text
10535 @end enumerate
10536
10537 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
10538 Remember @i{Rule #1 - Everything is a string.} The key point is this:
10539 Often many of those parameters are in @{curly-braces@} - thus the
10540 variables inside are not expanded or replaced until later.
10541
10542 Remember that every Tcl command looks like the classic ``main( argc,
10543 argv )'' function in C. In JimTCL - they actually look like this:
10544
10545 @example
10546 int
10547 MyCommand( Jim_Interp *interp,
10548 int *argc,
10549 Jim_Obj * const *argvs );
10550 @end example
10551
10552 Real Tcl is nearly identical. Although the newer versions have
10553 introduced a byte-code parser and interpreter, but at the core, it
10554 still operates in the same basic way.
10555
10556 @subsection FOR command implementation
10557
10558 To understand Tcl it is perhaps most helpful to see the FOR
10559 command. Remember, it is a COMMAND not a control flow structure.
10560
10561 In Tcl there are two underlying C helper functions.
10562
10563 Remember Rule #1 - You are a string.
10564
10565 The @b{first} helper parses and executes commands found in an ascii
10566 string. Commands can be separated by semicolons, or newlines. While
10567 parsing, variables are expanded via the quoting rules.
10568
10569 The @b{second} helper evaluates an ascii string as a numerical
10570 expression and returns a value.
10571
10572 Here is an example of how the @b{FOR} command could be
10573 implemented. The pseudo code below does not show error handling.
10574 @example
10575 void Execute_AsciiString( void *interp, const char *string );
10576
10577 int Evaluate_AsciiExpression( void *interp, const char *string );
10578
10579 int
10580 MyForCommand( void *interp,
10581 int argc,
10582 char **argv )
10583 @{
10584 if( argc != 5 )@{
10585 SetResult( interp, "WRONG number of parameters");
10586 return ERROR;
10587 @}
10588
10589 // argv[0] = the ascii string just like C
10590
10591 // Execute the start statement.
10592 Execute_AsciiString( interp, argv[1] );
10593
10594 // Top of loop test
10595 for(;;)@{
10596 i = Evaluate_AsciiExpression(interp, argv[2]);
10597 if( i == 0 )
10598 break;
10599
10600 // Execute the body
10601 Execute_AsciiString( interp, argv[3] );
10602
10603 // Execute the LOOP part
10604 Execute_AsciiString( interp, argv[4] );
10605 @}
10606
10607 // Return no error
10608 SetResult( interp, "" );
10609 return SUCCESS;
10610 @}
10611 @end example
10612
10613 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
10614 in the same basic way.
10615
10616 @section OpenOCD Tcl Usage
10617
10618 @subsection source and find commands
10619 @b{Where:} In many configuration files
10620 @* Example: @b{ source [find FILENAME] }
10621 @*Remember the parsing rules
10622 @enumerate
10623 @item The @command{find} command is in square brackets,
10624 and is executed with the parameter FILENAME. It should find and return
10625 the full path to a file with that name; it uses an internal search path.
10626 The RESULT is a string, which is substituted into the command line in
10627 place of the bracketed @command{find} command.
10628 (Don't try to use a FILENAME which includes the "#" character.
10629 That character begins Tcl comments.)
10630 @item The @command{source} command is executed with the resulting filename;
10631 it reads a file and executes as a script.
10632 @end enumerate
10633 @subsection format command
10634 @b{Where:} Generally occurs in numerous places.
10635 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
10636 @b{sprintf()}.
10637 @b{Example}
10638 @example
10639 set x 6
10640 set y 7
10641 puts [format "The answer: %d" [expr $x * $y]]
10642 @end example
10643 @enumerate
10644 @item The SET command creates 2 variables, X and Y.
10645 @item The double [nested] EXPR command performs math
10646 @* The EXPR command produces numerical result as a string.
10647 @* Refer to Rule #1
10648 @item The format command is executed, producing a single string
10649 @* Refer to Rule #1.
10650 @item The PUTS command outputs the text.
10651 @end enumerate
10652 @subsection Body or Inlined Text
10653 @b{Where:} Various TARGET scripts.
10654 @example
10655 #1 Good
10656 proc someproc @{@} @{
10657 ... multiple lines of stuff ...
10658 @}
10659 $_TARGETNAME configure -event FOO someproc
10660 #2 Good - no variables
10661 $_TARGETNAME configure -event foo "this ; that;"
10662 #3 Good Curly Braces
10663 $_TARGETNAME configure -event FOO @{
10664 puts "Time: [date]"
10665 @}
10666 #4 DANGER DANGER DANGER
10667 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
10668 @end example
10669 @enumerate
10670 @item The $_TARGETNAME is an OpenOCD variable convention.
10671 @*@b{$_TARGETNAME} represents the last target created, the value changes
10672 each time a new target is created. Remember the parsing rules. When
10673 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
10674 the name of the target which happens to be a TARGET (object)
10675 command.
10676 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
10677 @*There are 4 examples:
10678 @enumerate
10679 @item The TCLBODY is a simple string that happens to be a proc name
10680 @item The TCLBODY is several simple commands separated by semicolons
10681 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
10682 @item The TCLBODY is a string with variables that get expanded.
10683 @end enumerate
10684
10685 In the end, when the target event FOO occurs the TCLBODY is
10686 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
10687 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
10688
10689 Remember the parsing rules. In case #3, @{curly-braces@} mean the
10690 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
10691 and the text is evaluated. In case #4, they are replaced before the
10692 ``Target Object Command'' is executed. This occurs at the same time
10693 $_TARGETNAME is replaced. In case #4 the date will never
10694 change. @{BTW: [date] is a bad example; at this writing,
10695 Jim/OpenOCD does not have a date command@}
10696 @end enumerate
10697 @subsection Global Variables
10698 @b{Where:} You might discover this when writing your own procs @* In
10699 simple terms: Inside a PROC, if you need to access a global variable
10700 you must say so. See also ``upvar''. Example:
10701 @example
10702 proc myproc @{ @} @{
10703 set y 0 #Local variable Y
10704 global x #Global variable X
10705 puts [format "X=%d, Y=%d" $x $y]
10706 @}
10707 @end example
10708 @section Other Tcl Hacks
10709 @b{Dynamic variable creation}
10710 @example
10711 # Dynamically create a bunch of variables.
10712 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
10713 # Create var name
10714 set vn [format "BIT%d" $x]
10715 # Make it a global
10716 global $vn
10717 # Set it.
10718 set $vn [expr (1 << $x)]
10719 @}
10720 @end example
10721 @b{Dynamic proc/command creation}
10722 @example
10723 # One "X" function - 5 uart functions.
10724 foreach who @{A B C D E@}
10725 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
10726 @}
10727 @end example
10728
10729 @include fdl.texi
10730
10731 @node OpenOCD Concept Index
10732 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
10733 @comment case issue with ``Index.html'' and ``index.html''
10734 @comment Occurs when creating ``--html --no-split'' output
10735 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
10736 @unnumbered OpenOCD Concept Index
10737
10738 @printindex cp
10739
10740 @node Command and Driver Index
10741 @unnumbered Command and Driver Index
10742 @printindex fn
10743
10744 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)