- remove texi warnings
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle Open On-Chip Debugger (OpenOCD)
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). Open On-Chip Debugger.
8 @end direntry
9 @c %**end of header
10
11 @include version.texi
12
13 @copying
14 Copyright @copyright{} 2007-2008 Spen @email{spen@@spen-soft.co.uk}@*
15 Copyright @copyright{} 2008 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
16 @quotation
17 Permission is granted to copy, distribute and/or modify this document
18 under the terms of the GNU Free Documentation License, Version 1.2 or
19 any later version published by the Free Software Foundation; with no
20 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
21 Texts. A copy of the license is included in the section entitled ``GNU
22 Free Documentation License''.
23 @end quotation
24 @end copying
25
26 @titlepage
27 @title Open On-Chip Debugger (OpenOCD)
28 @subtitle Edition @value{EDITION} for OpenOCD version @value{VERSION}
29 @subtitle @value{UPDATED}
30 @page
31 @vskip 0pt plus 1filll
32 @insertcopying
33 @end titlepage
34
35 @contents
36
37 @node Top, About, , (dir)
38 @top OpenOCD
39
40 This manual documents edition @value{EDITION} of the Open On-Chip Debugger
41 (OpenOCD) version @value{VERSION}, @value{UPDATED}.
42
43 @insertcopying
44
45 @menu
46 * About:: About OpenOCD.
47 * Developers:: OpenOCD developers
48 * Building:: Building OpenOCD
49 * Running:: Running OpenOCD
50 * Configuration:: OpenOCD Configuration.
51 * Target library:: Target library
52 * Commands:: OpenOCD Commands
53 * Sample Scripts:: Sample Target Scripts
54 * GDB and OpenOCD:: Using GDB and OpenOCD
55 * TCL and OpenOCD:: Using TCL and OpenOCD
56 * TCL scripting API:: Tcl scripting API
57 * Upgrading:: Deprecated/Removed Commands
58 * FAQ:: Frequently Asked Questions
59 * License:: GNU Free Documentation License
60 * Index:: Main index.
61 @end menu
62
63 @node About
64 @unnumbered About
65 @cindex about
66
67 The Open On-Chip Debugger (OpenOCD) aims to provide debugging, in-system programming
68 and boundary-scan testing for embedded target devices. The targets are interfaced
69 using JTAG (IEEE 1149.1) compliant hardware, but this may be extended to other
70 connection types in the future.
71
72 OpenOCD currently supports Wiggler (clones), FTDI FT2232 based JTAG interfaces, the
73 Amontec JTAG Accelerator, and the Gateworks GW1602. It allows ARM7 (ARM7TDMI and ARM720t),
74 ARM9 (ARM920t, ARM922t, ARM926ej--s, ARM966e--s), XScale (PXA25x, IXP42x) and
75 Cortex-M3 (Luminary Stellaris LM3 and ST STM32) based cores to be debugged.
76
77 Flash writing is supported for external CFI compatible flashes (Intel and AMD/Spansion
78 command set) and several internal flashes (LPC2000, AT91SAM7, STR7x, STR9x, LM3
79 and STM32x). Preliminary support for using the LPC3180's NAND flash controller is included.
80
81 @node Developers
82 @chapter Developers
83 @cindex developers
84
85 OpenOCD was created by Dominic Rath as part of a diploma thesis written at the
86 University of Applied Sciences Augsburg (@uref{http://www.fh-augsburg.de}).
87 Others interested in improving the state of free and open debug and testing technology
88 are welcome to participate.
89
90 Other developers have contributed support for additional targets and flashes as well
91 as numerous bugfixes and enhancements. See the AUTHORS file for regular contributors.
92
93 The main OpenOCD web site is available at @uref{http://openocd.berlios.de/web/}
94
95 @node Building
96 @chapter Building
97 @cindex building OpenOCD
98
99 If you are interested in getting actual work done rather than building
100 OpenOCD, then check if your interface supplier provides binaries for
101 you. Chances are that that binary is from some SVN version that is more
102 stable than SVN trunk where bleeding edge development takes place.
103
104
105 You can download the current SVN version with SVN client of your choice from the
106 following repositories:
107
108 (@uref{svn://svn.berlios.de/openocd/trunk})
109
110 or
111
112 (@uref{http://svn.berlios.de/svnroot/repos/openocd/trunk})
113
114 Using the SVN command line client, you can use the following command to fetch the
115 latest version (make sure there is no (non-svn) directory called "openocd" in the
116 current directory):
117
118 @smallexample
119 svn checkout svn://svn.berlios.de/openocd/trunk openocd
120 @end smallexample
121
122 Building OpenOCD requires a recent version of the GNU autotools.
123 On my build system, I'm using autoconf 2.13 and automake 1.9. For building on Windows,
124 you have to use Cygwin. Make sure that your @env{PATH} environment variable contains no
125 other locations with Unix utils (like UnxUtils) - these can't handle the Cygwin
126 paths, resulting in obscure dependency errors (This is an observation I've gathered
127 from the logs of one user - correct me if I'm wrong).
128
129 You further need the appropriate driver files, if you want to build support for
130 a FTDI FT2232 based interface:
131 @itemize @bullet
132 @item @b{ftdi2232} libftdi (@uref{http://www.intra2net.com/opensource/ftdi/})
133 @item @b{ftd2xx} libftd2xx (@uref{http://www.ftdichip.com/Drivers/D2XX.htm})
134 @item When using the Amontec JTAGkey, you have to get the drivers from the Amontec
135 homepage (@uref{www.amontec.com}), as the JTAGkey uses a non-standard VID/PID.
136 @end itemize
137
138 libftdi is supported under windows. Versions earlier than 0.13 will require patching.
139 see contrib/libftdi for more details.
140
141 In general, the D2XX driver provides superior performance (several times as fast),
142 but has the draw-back of being binary-only - though that isn't that bad, as it isn't
143 a kernel module, only a user space library.
144
145 To build OpenOCD (on both Linux and Cygwin), use the following commands:
146 @smallexample
147 ./bootstrap
148 @end smallexample
149 Bootstrap generates the configure script, and prepares building on your system.
150 @smallexample
151 ./configure
152 @end smallexample
153 Configure generates the Makefiles used to build OpenOCD.
154 @smallexample
155 make
156 @end smallexample
157 Make builds OpenOCD, and places the final executable in ./src/.
158
159 The configure script takes several options, specifying which JTAG interfaces
160 should be included:
161
162 @itemize @bullet
163 @item
164 @option{--enable-parport}
165 @item
166 @option{--enable-parport_ppdev}
167 @item
168 @option{--enable-parport_giveio}
169 @item
170 @option{--enable-amtjtagaccel}
171 @item
172 @option{--enable-ft2232_ftd2xx}
173 @footnote{Using the latest D2XX drivers from FTDI and following their installation
174 instructions, I had to use @option{--enable-ft2232_libftd2xx} for OpenOCD to
175 build properly.}
176 @item
177 @option{--enable-ft2232_libftdi}
178 @item
179 @option{--with-ftd2xx=/path/to/d2xx/}
180 @item
181 @option{--enable-gw16012}
182 @item
183 @option{--enable-usbprog}
184 @item
185 @option{--enable-presto_libftdi}
186 @item
187 @option{--enable-presto_ftd2xx}
188 @item
189 @option{--enable-jlink}
190 @end itemize
191
192 If you want to access the parallel port using the PPDEV interface you have to specify
193 both the @option{--enable-parport} AND the @option{--enable-parport_ppdev} option since
194 the @option{--enable-parport_ppdev} option actually is an option to the parport driver
195 (see @uref{http://forum.sparkfun.com/viewtopic.php?t=3795} for more info).
196
197 Cygwin users have to specify the location of the FTDI D2XX package. This should be an
198 absolute path containing no spaces.
199
200 Linux users should copy the various parts of the D2XX package to the appropriate
201 locations, i.e. /usr/include, /usr/lib.
202
203 Miscellaneous configure options
204
205 @itemize @bullet
206 @item
207 @option{--enable-gccwarnings} - enable extra gcc warnings during build
208 @end itemize
209
210 @node Running
211 @chapter Running
212 @cindex running OpenOCD
213 @cindex --configfile
214 @cindex --debug_level
215 @cindex --logfile
216 @cindex --search
217 OpenOCD runs as a daemon, waiting for connections from clients (Telnet, GDB, Other).
218 Run with @option{--help} or @option{-h} to view the available command line switches.
219
220 It reads its configuration by default from the file openocd.cfg located in the current
221 working directory. This may be overwritten with the @option{-f <configfile>} command line
222 switch. The @option{-f} command line switch can be specified multiple times, in which case the config files
223 are executed in order.
224
225 Also it is possible to interleave commands w/config scripts using the @option{-c} command line switch.
226
227 To enable debug output (when reporting problems or working on OpenOCD itself), use
228 the @option{-d} command line switch. This sets the @option{debug_level} to "3", outputting
229 the most information, including debug messages. The default setting is "2", outputting
230 only informational messages, warnings and errors. You can also change this setting
231 from within a telnet or gdb session using @option{debug_level <n>} @xref{debug_level}.
232
233 You can redirect all output from the daemon to a file using the @option{-l <logfile>} switch.
234
235 Search paths for config/script files can be added to OpenOCD by using
236 the @option{-s <search>} switch. The current directory and the OpenOCD target library
237 is in the search path by default.
238
239 Note! OpenOCD will launch the GDB & telnet server even if it can not establish a connection
240 with the target. In general, it is possible for the JTAG controller to be unresponsive until
241 the target is set up correctly via e.g. GDB monitor commands in a GDB init script.
242
243 @node Configuration
244 @chapter Configuration
245 @cindex configuration
246 OpenOCD runs as a daemon, and reads it current configuration
247 by default from the file openocd.cfg in the current directory. A different configuration
248 file can be specified with the @option{-f <conf.file>} command line switch specified when starting OpenOCD.
249
250 The configuration file is used to specify on which ports the daemon listens for new
251 connections, the JTAG interface used to connect to the target, the layout of the JTAG
252 chain, the targets that should be debugged, and connected flashes.
253
254 @section Daemon configuration
255
256 @itemize @bullet
257 @item @b{init}
258 @*This command terminates the configuration stage and enters the normal
259 command mode. This can be useful to add commands to the startup scripts and commands
260 such as resetting the target, programming flash, etc. To reset the CPU upon startup,
261 add "init" and "reset" at the end of the config script or at the end of the
262 OpenOCD command line using the @option{-c} command line switch.
263 @cindex init
264 @item @b{telnet_port} <@var{number}>
265 @cindex telnet_port
266 @*Port on which to listen for incoming telnet connections
267 @item @b{tcl_port} <@var{number}>
268 @cindex tcl_port
269 @*Port on which to listen for incoming TCL syntax. This port is intended as
270 a simplified RPC connection that can be used by clients to issue commands
271 and get the output from the TCL engine.
272 @item @b{gdb_port} <@var{number}>
273 @cindex gdb_port
274 @*First port on which to listen for incoming GDB connections. The GDB port for the
275 first target will be gdb_port, the second target will listen on gdb_port + 1, and so on.
276 @item @b{gdb_breakpoint_override} <@var{hard|soft|disabled}>
277 @cindex gdb_breakpoint_override
278 @anchor{gdb_breakpoint_override}
279 @*Force breakpoint type for gdb 'break' commands.
280 The raison d'etre for this option is to support GDB GUI's without
281 a hard/soft breakpoint concept where the default OpenOCD and
282 GDB behaviour is not sufficient. Note that GDB will use hardware
283 breakpoints if the memory map has been set up for flash regions.
284
285 This option replaces older arm7_9 target commands that addressed
286 the same issue.
287 @item @b{gdb_detach} <@var{resume|reset|halt|nothing}>
288 @cindex gdb_detach
289 @*Configures what OpenOCD will do when gdb detaches from the daeman.
290 Default behaviour is <@var{resume}>
291 @item @b{gdb_memory_map} <@var{enable|disable}>
292 @cindex gdb_memory_map
293 @*Set to <@var{enable}> to cause OpenOCD to send the memory configuration to gdb when
294 requested. gdb will then know when to set hardware breakpoints, and program flash
295 using the gdb load command. @option{gdb_flash_program enable} will also need enabling
296 for flash programming to work.
297 Default behaviour is <@var{enable}>
298 @xref{gdb_flash_program}.
299 @item @b{gdb_flash_program} <@var{enable|disable}>
300 @cindex gdb_flash_program
301 @anchor{gdb_flash_program}
302 @*Set to <@var{enable}> to cause OpenOCD to program the flash memory when a
303 vFlash packet is received.
304 Default behaviour is <@var{enable}>
305 @end itemize
306
307 @section JTAG interface configuration
308
309 @itemize @bullet
310 @item @b{interface} <@var{name}>
311 @cindex interface
312 @*Use the interface driver <@var{name}> to connect to the target. Currently supported
313 interfaces are
314 @itemize @minus
315 @item @b{parport}
316 PC parallel port bit-banging (Wigglers, PLD download cable, ...)
317 @end itemize
318 @itemize @minus
319 @item @b{amt_jtagaccel}
320 Amontec Chameleon in its JTAG Accelerator configuration connected to a PC's EPP
321 mode parallel port
322 @end itemize
323 @itemize @minus
324 @item @b{ft2232}
325 FTDI FT2232 based devices using either the open-source libftdi or the binary only
326 FTD2XX driver. The FTD2XX is superior in performance, but not available on every
327 platform. The libftdi uses libusb, and should be portable to all systems that provide
328 libusb.
329 @end itemize
330 @itemize @minus
331 @item @b{ep93xx}
332 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
333 @end itemize
334 @itemize @minus
335 @item @b{presto}
336 ASIX PRESTO USB JTAG programmer.
337 @end itemize
338 @itemize @minus
339 @item @b{usbprog}
340 usbprog is a freely programmable USB adapter.
341 @end itemize
342 @itemize @minus
343 @item @b{gw16012}
344 Gateworks GW16012 JTAG programmer.
345 @end itemize
346 @itemize @minus
347 @item @b{jlink}
348 Segger jlink usb adapter
349 @end itemize
350 @end itemize
351
352 @itemize @bullet
353 @item @b{jtag_speed} <@var{reset speed}>
354 @cindex jtag_speed
355 @*Limit the maximum speed of the JTAG interface. Usually, a value of zero means maximum
356 speed. The actual effect of this option depends on the JTAG interface used.
357
358 The speed used during reset can be adjusted using setting jtag_speed during
359 pre_reset and post_reset events.
360 @itemize @minus
361
362 @item wiggler: maximum speed / @var{number}
363 @item ft2232: 6MHz / (@var{number}+1)
364 @item amt jtagaccel: 8 / 2**@var{number}
365 @item jlink: maximum speed in kHz (0-12000), 0 will use RTCK
366 @end itemize
367
368 Note: Make sure the jtag clock is no more than @math{1/6th × CPU-Clock}. This is
369 especially true for synthesized cores (-S).
370
371 @item @b{jtag_khz} <@var{reset speed kHz}>
372 @cindex jtag_khz
373 @*Same as jtag_speed, except that the speed is specified in maximum kHz. If
374 the device can not support the rate asked for, or can not translate from
375 kHz to jtag_speed, then an error is returned. 0 means RTCK. If RTCK
376 is not supported, then an error is reported.
377
378 @item @b{reset_config} <@var{signals}> [@var{combination}] [@var{trst_type}] [@var{srst_type}]
379 @cindex reset_config
380 @*The configuration of the reset signals available on the JTAG interface AND the target.
381 If the JTAG interface provides SRST, but the target doesn't connect that signal properly,
382 then OpenOCD can't use it. <@var{signals}> can be @option{none}, @option{trst_only},
383 @option{srst_only} or @option{trst_and_srst}.
384
385 [@var{combination}] is an optional value specifying broken reset signal implementations.
386 @option{srst_pulls_trst} states that the testlogic is reset together with the reset of
387 the system (e.g. Philips LPC2000, "broken" board layout), @option{trst_pulls_srst} says
388 that the system is reset together with the test logic (only hypothetical, I haven't
389 seen hardware with such a bug, and can be worked around).
390 @option{combined} imples both @option{srst_pulls_trst} and @option{trst_pulls_srst}.
391 The default behaviour if no option given is @option{separate}.
392
393 The [@var{trst_type}] and [@var{srst_type}] parameters allow the driver type of the
394 reset lines to be specified. Possible values are @option{trst_push_pull} (default)
395 and @option{trst_open_drain} for the test reset signal, and @option{srst_open_drain}
396 (default) and @option{srst_push_pull} for the system reset. These values only affect
397 JTAG interfaces with support for different drivers, like the Amontec JTAGkey and JTAGAccelerator.
398
399 @item @b{jtag_device} <@var{IR length}> <@var{IR capture}> <@var{IR mask}> <@var{IDCODE instruction}>
400 @cindex jtag_device
401 @*Describes the devices that form the JTAG daisy chain, with the first device being
402 the one closest to TDO. The parameters are the length of the instruction register
403 (4 for all ARM7/9s), the value captured during Capture-IR (0x1 for ARM7/9), and a mask
404 of bits that should be validated when doing IR scans (all four bits (0xf) for ARM7/9).
405 The IDCODE instruction will in future be used to query devices for their JTAG
406 identification code. This line is the same for all ARM7 and ARM9 devices.
407 Other devices, like CPLDs, require different parameters. An example configuration
408 line for a Xilinx XC9500 CPLD would look like this:
409 @smallexample
410 jtag_device 8 0x01 0x0e3 0xfe
411 @end smallexample
412 The instruction register (IR) is 8 bits long, during Capture-IR 0x01 is loaded into
413 the IR, but only bits 0-1 and 5-7 should be checked, the others (2-4) might vary.
414 The IDCODE instruction is 0xfe.
415
416 @item @b{jtag_nsrst_delay} <@var{ms}>
417 @cindex jtag_nsrst_delay
418 @*How long (in milliseconds) OpenOCD should wait after deasserting nSRST before
419 starting new JTAG operations.
420 @item @b{jtag_ntrst_delay} <@var{ms}>
421 @cindex jtag_ntrst_delay
422 @*Same @b{jtag_nsrst_delay}, but for nTRST
423
424 The jtag_n[st]rst_delay options are useful if reset circuitry (like a reset supervisor,
425 or on-chip features) keep a reset line asserted for some time after the external reset
426 got deasserted.
427 @end itemize
428
429 @section parport options
430
431 @itemize @bullet
432 @item @b{parport_port} <@var{number}>
433 @cindex parport_port
434 @*Either the address of the I/O port (default: 0x378 for LPT1) or the number of
435 the @file{/dev/parport} device
436
437 When using PPDEV to access the parallel port, use the number of the parallel port:
438 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
439 you may encounter a problem.
440 @item @b{parport_cable} <@var{name}>
441 @cindex parport_cable
442 @*The layout of the parallel port cable used to connect to the target.
443 Currently supported cables are
444 @itemize @minus
445 @item @b{wiggler}
446 @cindex wiggler
447 The original Wiggler layout, also supported by several clones, such
448 as the Olimex ARM-JTAG
449 @item @b{wiggler2}
450 @cindex wiggler2
451 Same as original wiggler except an led is fitted on D5.
452 @item @b{wiggler_ntrst_inverted}
453 @cindex wiggler_ntrst_inverted
454 Same as original wiggler except TRST is inverted.
455 @item @b{old_amt_wiggler}
456 @cindex old_amt_wiggler
457 The Wiggler configuration that comes with Amontec's Chameleon Programmer. The new
458 version available from the website uses the original Wiggler layout ('@var{wiggler}')
459 @item @b{chameleon}
460 @cindex chameleon
461 The Amontec Chameleon's CPLD when operated in configuration mode. This is only used to
462 program the Chameleon itself, not a connected target.
463 @item @b{dlc5}
464 @cindex dlc5
465 The Xilinx Parallel cable III.
466 @item @b{triton}
467 @cindex triton
468 The parallel port adapter found on the 'Karo Triton 1 Development Board'.
469 This is also the layout used by the HollyGates design
470 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
471 @item @b{flashlink}
472 @cindex flashlink
473 The ST Parallel cable.
474 @item @b{arm-jtag}
475 @cindex arm-jtag
476 Same as original wiggler except SRST and TRST connections reversed and
477 TRST is also inverted.
478 @item @b{altium}
479 @cindex altium
480 Altium Universal JTAG cable.
481 @end itemize
482 @item @b{parport_write_on_exit} <@var{on|off}>
483 @cindex parport_write_on_exit
484 @*This will configure the parallel driver to write a known value to the parallel
485 interface on exiting OpenOCD
486 @end itemize
487
488 @section amt_jtagaccel options
489 @itemize @bullet
490 @item @b{parport_port} <@var{number}>
491 @cindex parport_port
492 @*Either the address of the I/O port (default: 0x378 for LPT1) or the number of the
493 @file{/dev/parport} device
494 @end itemize
495 @section ft2232 options
496
497 @itemize @bullet
498 @item @b{ft2232_device_desc} <@var{description}>
499 @cindex ft2232_device_desc
500 @*The USB device description of the FTDI FT2232 device. If not specified, the FTDI
501 default value is used. This setting is only valid if compiled with FTD2XX support.
502 @item @b{ft2232_layout} <@var{name}>
503 @cindex ft2232_layout
504 @*The layout of the FT2232 GPIO signals used to control output-enables and reset
505 signals. Valid layouts are
506 @itemize @minus
507 @item @b{usbjtag}
508 "USBJTAG-1" layout described in the original OpenOCD diploma thesis
509 @item @b{jtagkey}
510 Amontec JTAGkey and JTAGkey-tiny
511 @item @b{signalyzer}
512 Signalyzer
513 @item @b{olimex-jtag}
514 Olimex ARM-USB-OCD
515 @item @b{m5960}
516 American Microsystems M5960
517 @item @b{evb_lm3s811}
518 Luminary Micro EVB_LM3S811 as a JTAG interface (not onboard processor), no TRST or
519 SRST signals on external connector
520 @item @b{comstick}
521 Hitex STR9 comstick
522 @item @b{stm32stick}
523 Hitex STM32 Performance Stick
524 @item @b{flyswatter}
525 Tin Can Tools Flyswatter
526 @item @b{turtelizer2}
527 egnite Software turtelizer2
528 @item @b{oocdlink}
529 OOCDLink
530 @end itemize
531
532 @item @b{ft2232_vid_pid} <@var{vid}> <@var{pid}>
533 @*The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
534 default values are used. Multiple <@var{vid}>, <@var{pid}> pairs may be given, eg.
535 @smallexample
536 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
537 @end smallexample
538 @item @b{ft2232_latency} <@var{ms}>
539 @*On some systems using ft2232 based JTAG interfaces the FT_Read function call in
540 ft2232_read() fails to return the expected number of bytes. This can be caused by
541 USB communication delays and has proved hard to reproduce and debug. Setting the
542 FT2232 latency timer to a larger value increases delays for short USB packages but it
543 also reduces the risk of timeouts before receiving the expected number of bytes.
544 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
545 @end itemize
546
547 @section ep93xx options
548 @cindex ep93xx options
549 Currently, there are no options available for the ep93xx interface.
550
551 @page
552 @section Target configuration
553
554 @itemize @bullet
555 @item @b{target} <@var{type}> <@var{endianess}> <@var{JTAG pos}>
556 <@var{variant}>
557 @cindex target
558 @*Defines a target that should be debugged. Currently supported types are:
559 @itemize @minus
560 @item @b{arm7tdmi}
561 @item @b{arm720t}
562 @item @b{arm9tdmi}
563 @item @b{arm920t}
564 @item @b{arm922t}
565 @item @b{arm926ejs}
566 @item @b{arm966e}
567 @item @b{cortex_m3}
568 @item @b{feroceon}
569 @item @b{xscale}
570 @item @b{mips_m4k}
571 @end itemize
572
573 If you want to use a target board that is not on this list, see Adding a new
574 target board
575
576 Endianess may be @option{little} or @option{big}.
577
578 @item @b{target_script} <@var{target#}> <@var{event}> <@var{script_file}>
579 @cindex target_script
580 @*Event is one of the following:
581 @option{pre_reset}, @option{reset}, @option{post_reset}, @option{post_halt},
582 @option{pre_resume} or @option{gdb_program_config}.
583 @option{post_reset} and @option{reset} will produce the same results.
584
585 @item @b{working_area} <@var{target#}> <@var{address}> <@var{size}>
586 <@var{backup}|@var{nobackup}>
587 @cindex working_area
588 @*Specifies a working area for the debugger to use. This may be used to speed-up
589 downloads to target memory and flash operations, or to perform otherwise unavailable
590 operations (some coprocessor operations on ARM7/9 systems, for example). The last
591 parameter decides whether the memory should be preserved (<@var{backup}>) or can simply be overwritten (<@var{nobackup}>). If possible, use
592 a working_area that doesn't need to be backed up, as performing a backup slows down operation.
593 @end itemize
594
595 @subsection arm7tdmi options
596 @cindex arm7tdmi options
597 target arm7tdmi <@var{endianess}> <@var{jtag#}>
598 @*The arm7tdmi target definition requires at least one additional argument, specifying
599 the position of the target in the JTAG daisy-chain. The first JTAG device is number 0.
600 The optional [@var{variant}] parameter has been removed in recent versions.
601 The correct feature set is determined at runtime.
602
603 @subsection arm720t options
604 @cindex arm720t options
605 ARM720t options are similar to ARM7TDMI options.
606
607 @subsection arm9tdmi options
608 @cindex arm9tdmi options
609 ARM9TDMI options are similar to ARM7TDMI options. Supported variants are
610 @option{arm920t}, @option{arm922t} and @option{arm940t}.
611 This enables the hardware single-stepping support found on these cores.
612
613 @subsection arm920t options
614 @cindex arm920t options
615 ARM920t options are similar to ARM9TDMI options.
616
617 @subsection arm966e options
618 @cindex arm966e options
619 ARM966e options are similar to ARM9TDMI options.
620
621 @subsection cortex_m3 options
622 @cindex cortex_m3 options
623 use variant <@var{variant}> @option{lm3s} when debugging luminary lm3s targets. This will cause
624 openocd to use a software reset rather than asserting SRST to avoid a issue with clearing
625 the debug registers. This is fixed in Fury Rev B, DustDevil Rev B, Tempest, these revisions will
626 be detected and the normal reset behaviour used.
627
628 @subsection xscale options
629 @cindex xscale options
630 Supported variants are @option{ixp42x}, @option{ixp45x}, @option{ixp46x},
631 @option{pxa250}, @option{pxa255}, @option{pxa26x}.
632
633 @section Flash configuration
634 @cindex Flash configuration
635
636 @itemize @bullet
637 @item @b{flash bank} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}>
638 <@var{bus_width}> <@var{target#}> [@var{driver_options ...}]
639 @cindex flash bank
640 @*Configures a flash bank at <@var{base}> of <@var{size}> bytes and <@var{chip_width}>
641 and <@var{bus_width}> bytes using the selected flash <driver>.
642 @end itemize
643
644 @subsection lpc2000 options
645 @cindex lpc2000 options
646
647 @b{flash bank lpc2000} <@var{base}> <@var{size}> 0 0 <@var{target#}> <@var{variant}>
648 <@var{clock}> [@var{calc_checksum}]
649 @*LPC flashes don't require the chip and bus width to be specified. Additional
650 parameters are the <@var{variant}>, which may be @var{lpc2000_v1} (older LPC21xx and LPC22xx)
651 or @var{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx), the number
652 of the target this flash belongs to (first is 0), the frequency at which the core
653 is currently running (in kHz - must be an integral number), and the optional keyword
654 @var{calc_checksum}, telling the driver to calculate a valid checksum for the exception
655 vector table.
656
657 @subsection cfi options
658 @cindex cfi options
659
660 @b{flash bank cfi} <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}>
661 <@var{target#}> [@var{jedec_probe}|@var{x16_as_x8}]
662 @*CFI flashes require the number of the target they're connected to as an additional
663 argument. The CFI driver makes use of a working area (specified for the target)
664 to significantly speed up operation.
665
666 @var{chip_width} and @var{bus_width} are specified in bytes.
667
668 The @var{jedec_probe} option is used to detect certain non-CFI flash roms, like AM29LV010 and similar types.
669
670 @var{x16_as_x8} ???
671
672 @subsection at91sam7 options
673 @cindex at91sam7 options
674
675 @b{flash bank at91sam7} 0 0 0 0 <@var{target#}>
676 @*AT91SAM7 flashes only require the @var{target#}, all other values are looked up after
677 reading the chip-id and type.
678
679 @subsection str7 options
680 @cindex str7 options
681
682 @b{flash bank str7x} <@var{base}> <@var{size}> 0 0 <@var{target#}> <@var{variant}>
683 @*variant can be either STR71x, STR73x or STR75x.
684
685 @subsection str9 options
686 @cindex str9 options
687
688 @b{flash bank str9x} <@var{base}> <@var{size}> 0 0 <@var{target#}>
689 @*The str9 needs the flash controller to be configured prior to Flash programming, eg.
690 @smallexample
691 str9x flash_config 0 4 2 0 0x80000
692 @end smallexample
693 This will setup the BBSR, NBBSR, BBADR and NBBADR registers respectively.
694
695 @subsection str9 options (str9xpec driver)
696
697 @b{flash bank str9xpec} <@var{base}> <@var{size}> 0 0 <@var{target#}>
698 @*Before using the flash commands the turbo mode will need enabling using str9xpec
699 @option{enable_turbo} <@var{num>.}
700
701 Only use this driver for locking/unlocking the device or configuring the option bytes.
702 Use the standard str9 driver for programming.
703
704 @subsection stellaris (LM3Sxxx) options
705 @cindex stellaris (LM3Sxxx) options
706
707 @b{flash bank stellaris} <@var{base}> <@var{size}> 0 0 <@var{target#}>
708 @*stellaris flash plugin only require the @var{target#}.
709
710 @subsection stm32x options
711 @cindex stm32x options
712
713 @b{flash bank stm32x} <@var{base}> <@var{size}> 0 0 <@var{target#}>
714 @*stm32x flash plugin only require the @var{target#}.
715
716 @subsection aduc702x options
717 @cindex aduc702x options
718
719 @b{flash bank aduc702x} <@var{base}> <@var{size}> 0 0 <@var{target#}>
720 @*aduc702x flash plugin require the flash @var{base}, @var{size} and @var{target#}.
721
722 @section mFlash configuration
723 @cindex mFlash configuration
724
725 @itemize @bullet
726 @item @b{mflash bank} <@var{soc}> <@var{base}> <@var{chip_width}> <@var{bus_width}>
727 <@var{RST pin}> <@var{WP pin}> <@var{DPD pin}> <@var{target #}>
728 @cindex mflash bank
729 @*Configures a mflash for <@var{soc}> host bank at <@var{base}>. <@var{chip_width}> and
730 <@var{bus_width}> are bytes order. Pin number format is dependent on host GPIO calling convention.
731 If WP or DPD pin was not used, write -1. Currently, mflash bank support s3c2440 and pxa270.
732 @end itemize
733 (ex. of s3c2440) mflash <@var{RST pin}> is GPIO B1, <@var{WP pin}> and <@var{DPD pin}> are not used.
734 @smallexample
735 mflash bank s3c2440 0x10000000 2 2 1b -1 -1 0
736 @end smallexample
737 (ex. of pxa270) mflash <@var{RST pin}> is GPIO 43, <@var{DPD pin}> is not used and <@var{DPD pin}> is GPIO 51.
738 @smallexample
739 mflash bank pxa270 0x08000000 2 2 43 -1 51 0
740 @end smallexample
741
742 @node Target library
743 @chapter Target library
744 @cindex Target library
745
746 OpenOCD comes with a target configuration script library. These scripts can be
747 used as-is or serve as a starting point.
748
749 The target library is published together with the openocd executable and
750 the path to the target library is in the OpenOCD script search path.
751 Similarly there are example scripts for configuring the JTAG interface.
752
753 The command line below uses the example parport configuration scripts
754 that ship with OpenOCD, then configures the str710.cfg target and
755 finally issues the init and reset command. The communication speed
756 is set to 10kHz for reset and 8MHz for post reset.
757
758
759 @smallexample
760 openocd -f interface/parport.cfg -f target/str710.cfg -c "init" -c "reset"
761 @end smallexample
762
763
764 To list the target scripts available:
765
766 @smallexample
767 $ ls /usr/local/lib/openocd/target
768
769 arm7_fast.cfg lm3s6965.cfg pxa255.cfg stm32.cfg xba_revA3.cfg
770 at91eb40a.cfg lpc2148.cfg pxa255_sst.cfg str710.cfg zy1000.cfg
771 at91r40008.cfg lpc2294.cfg sam7s256.cfg str912.cfg
772 at91sam9260.cfg nslu2.cfg sam7x256.cfg wi-9c.cfg
773 @end smallexample
774
775
776 @node Commands
777 @chapter Commands
778 @cindex commands
779
780 OpenOCD allows user interaction through a GDB server (default: port 3333),
781 a telnet interface (default: port 4444), and a TCL interface (default: port 5555). The command line interpreter
782 is available from both the telnet interface and a GDB session. To issue commands to the
783 interpreter from within a GDB session, use the @option{monitor} command, e.g. use
784 @option{monitor poll} to issue the @option{poll} command. All output is relayed through the
785 GDB session.
786
787 The TCL interface is used as a simplified RPC mechanism that feeds all the
788 input into the TCL interpreter and returns the output from the evaluation of
789 the commands.
790
791 @section Daemon
792
793 @itemize @bullet
794 @item @b{sleep} <@var{msec}>
795 @cindex sleep
796 @*Wait for n milliseconds before resuming. Useful in connection with script files
797 (@var{script} command and @var{target_script} configuration).
798
799 @item @b{shutdown}
800 @cindex shutdown
801 @*Close the OpenOCD daemon, disconnecting all clients (GDB, Telnet, Other).
802
803 @item @b{debug_level} [@var{n}]
804 @cindex debug_level
805 @anchor{debug_level}
806 @*Display or adjust debug level to n<0-3>
807
808 @item @b{fast} [@var{enable|disable}]
809 @cindex fast
810 @*Default disabled. Set default behaviour of OpenOCD to be "fast and dangerous". For instance ARM7/9 DCC memory
811 downloads and fast memory access will work if the JTAG interface isn't too fast and
812 the core doesn't run at a too low frequency. Note that this option only changes the default
813 and that the indvidual options, like DCC memory downloads, can be enabled and disabled
814 individually.
815
816 The target specific "dangerous" optimisation tweaking options may come and go
817 as more robust and user friendly ways are found to ensure maximum throughput
818 and robustness with a minimum of configuration.
819
820 Typically the "fast enable" is specified first on the command line:
821
822 @smallexample
823 openocd -c "fast enable" -c "interface dummy" -f target/str710.cfg
824 @end smallexample
825
826 @item @b{log_output} <@var{file}>
827 @cindex log_output
828 @*Redirect logging to <file> (default: stderr)
829
830 @item @b{script} <@var{file}>
831 @cindex script
832 @*Execute commands from <file>
833
834 @end itemize
835
836 @subsection Target state handling
837 @itemize @bullet
838 @item @b{poll} [@option{on}|@option{off}]
839 @cindex poll
840 @*Poll the target for its current state. If the target is in debug mode, architecture
841 specific information about the current state is printed. An optional parameter
842 allows continuous polling to be enabled and disabled.
843
844 @item @b{halt} [@option{ms}]
845 @cindex halt
846 @*Send a halt request to the target and wait for it to halt for up to [@option{ms}] milliseconds.
847 Default [@option{ms}] is 5 seconds if no arg given.
848 Optional arg @option{ms} is a timeout in milliseconds. Using 0 as the [@option{ms}]
849 will stop OpenOCD from waiting.
850
851 @item @b{wait_halt} [@option{ms}]
852 @cindex wait_halt
853 @*Wait for the target to enter debug mode. Optional [@option{ms}] is
854 a timeout in milliseconds. Default [@option{ms}] is 5 seconds if no
855 arg given.
856
857 @item @b{resume} [@var{address}]
858 @cindex resume
859 @*Resume the target at its current code position, or at an optional address.
860 OpenOCD will wait 5 seconds for the target to resume.
861
862 @item @b{step} [@var{address}]
863 @cindex step
864 @*Single-step the target at its current code position, or at an optional address.
865
866 @item @b{reset} [@option{run}|@option{halt}|@option{init}]
867 @cindex reset
868 @*Perform a hard-reset. The optional parameter specifies what should happen after the reset.
869
870 With no arguments a "reset run" is executed
871 @itemize @minus
872 @item @b{run}
873 @cindex reset run
874 @*Let the target run.
875 @item @b{halt}
876 @cindex reset halt
877 @*Immediately halt the target (works only with certain configurations).
878 @item @b{init}
879 @cindex reset init
880 @*Immediately halt the target, and execute the reset script (works only with certain
881 configurations)
882 @end itemize
883 @end itemize
884
885 @subsection Memory access commands
886 These commands allow accesses of a specific size to the memory system:
887 @itemize @bullet
888 @item @b{mdw} <@var{addr}> [@var{count}]
889 @cindex mdw
890 @*display memory words
891 @item @b{mdh} <@var{addr}> [@var{count}]
892 @cindex mdh
893 @*display memory half-words
894 @item @b{mdb} <@var{addr}> [@var{count}]
895 @cindex mdb
896 @*display memory bytes
897 @item @b{mww} <@var{addr}> <@var{value}>
898 @cindex mww
899 @*write memory word
900 @item @b{mwh} <@var{addr}> <@var{value}>
901 @cindex mwh
902 @*write memory half-word
903 @item @b{mwb} <@var{addr}> <@var{value}>
904 @cindex mwb
905 @*write memory byte
906
907 @item @b{load_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
908 @cindex load_image
909 @anchor{load_image}
910 @*Load image <@var{file}> to target memory at <@var{address}>
911 @item @b{dump_image} <@var{file}> <@var{address}> <@var{size}>
912 @cindex dump_image
913 @anchor{dump_image}
914 @*Dump <@var{size}> bytes of target memory starting at <@var{address}> to a
915 (binary) <@var{file}>.
916 @item @b{verify_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
917 @cindex verify_image
918 @*Verify <@var{file}> against target memory starting at <@var{address}>.
919 This will first attempt comparison using a crc checksum, if this fails it will try a binary compare.
920 @end itemize
921
922 @subsection Flash commands
923 @cindex Flash commands
924 @itemize @bullet
925 @item @b{flash banks}
926 @cindex flash banks
927 @*List configured flash banks
928 @item @b{flash info} <@var{num}>
929 @cindex flash info
930 @*Print info about flash bank <@option{num}>
931 @item @b{flash probe} <@var{num}>
932 @cindex flash probe
933 @*Identify the flash, or validate the parameters of the configured flash. Operation
934 depends on the flash type.
935 @item @b{flash erase_check} <@var{num}>
936 @cindex flash erase_check
937 @*Check erase state of sectors in flash bank <@var{num}>. This is the only operation that
938 updates the erase state information displayed by @option{flash info}. That means you have
939 to issue an @option{erase_check} command after erasing or programming the device to get
940 updated information.
941 @item @b{flash protect_check} <@var{num}>
942 @cindex flash protect_check
943 @*Check protection state of sectors in flash bank <num>.
944 @option{flash erase_sector} using the same syntax.
945 @item @b{flash erase_sector} <@var{num}> <@var{first}> <@var{last}>
946 @cindex flash erase_sector
947 @anchor{flash erase_sector}
948 @*Erase sectors at bank <@var{num}>, starting at sector <@var{first}> up to and including
949 <@var{last}>. Sector numbering starts at 0. Depending on the flash type, erasing may
950 require the protection to be disabled first (e.g. Intel Advanced Bootblock flash using
951 the CFI driver).
952 @item @b{flash erase_address} <@var{address}> <@var{length}>
953 @cindex flash erase_address
954 @*Erase sectors starting at <@var{address}> for <@var{length}> bytes
955 @item @b{flash write_bank} <@var{num}> <@var{file}> <@var{offset}>
956 @cindex flash write_bank
957 @anchor{flash write_bank}
958 @*Write the binary <@var{file}> to flash bank <@var{num}>, starting at
959 <@option{offset}> bytes from the beginning of the bank.
960 @item @b{flash write_image} [@var{erase}] <@var{file}> [@var{offset}] [@var{type}]
961 @cindex flash write_image
962 @anchor{flash write_image}
963 @*Write the image <@var{file}> to the current target's flash bank(s). A relocation
964 [@var{offset}] can be specified and the file [@var{type}] can be specified
965 explicitly as @option{bin} (binary), @option{ihex} (Intel hex), @option{elf}
966 (ELF file) or @option{s19} (Motorola s19). Flash memory will be erased prior to programming
967 if the @option{erase} parameter is given.
968 @item @b{flash protect} <@var{num}> <@var{first}> <@var{last}> <@option{on}|@option{off}>
969 @cindex flash protect
970 @*Enable (@var{on}) or disable (@var{off}) protection of flash sectors <@var{first}> to
971 <@var{last}> of @option{flash bank} <@var{num}>.
972 @end itemize
973
974 @subsection mFlash commands
975 @cindex mFlash commands
976 @itemize @bullet
977 @item @b{mflash probe}
978 @cindex mflash probe
979 Probe mflash.
980 @item @b{mflash write} <@var{num}> <@var{file}> <@var{offset}>
981 @cindex mflash write
982 Write the binary <@var{file}> to mflash bank <@var{num}>, starting at
983 <@var{offset}> bytes from the beginning of the bank.
984 @item @b{mflash dump} <@var{num}> <@var{file}> <@var{offset}> <@var{size}>
985 @cindex mflash dump
986 Dump <size> bytes, starting at <@var{offset}> bytes from the beginning of the <@var{num}> bank
987 to a <@var{file}>.
988 @end itemize
989
990 @page
991 @section Target Commands
992 @cindex Target Commands
993
994 @subsection Overview
995 @cindex Overview
996 Pre "TCL" - many commands in OpenOCD where implemented as C functions. Post "TCL"
997 (Jim-Tcl to be more exact, June 2008) TCL became a bigger part of OpenOCD.
998
999 One of the biggest changes is the introduction of 'target specific'
1000 commands. When every time you create a target, a special command name is
1001 created specifically for that target.
1002 For example - in TCL/TK - if you create a button (or any other screen object) you
1003 can specify various "button configuration parameters". One of those parameters is
1004 the "object cmd/name" [ In TK - this is referred to as the object path ]. Later
1005 you can use that 'path' as a command to modify the button, for example to make it
1006 "grey", or change the color. In effect, the "path" function is an 'object
1007 oriented command'. The TCL change in OpenOCD follows the same principle, you create
1008 a target, and a specific "targetname" command is created.
1009
1010 There are two methods of creating a target:
1011
1012 @enumerate
1013 @item
1014 Using the old syntax (deprecated). Target names are autogenerated as:
1015 "target0", "target1", etc.;
1016 @cindex old syntax
1017 @item
1018 Using the new syntax, you can specify the name of the target.
1019 @cindex new syntax
1020 @end enumerate
1021
1022 As most users will have a single JTAG target, and by default the command name will
1023 probably default to "target0", thus for reasons of simplicity the instructions below
1024 use the name "target0".
1025
1026 @subsection Commands
1027 @cindex Commands
1028 OpenOCD has the following 'target' or 'target-like' commands:
1029
1030 @enumerate
1031 @item
1032 @b{targets (plural)} - lists all known targets and a little bit of information about each
1033 target, most importantly the target *COMMAND*NAME* (it also lists the target number);
1034 @cindex targets
1035 @item
1036 @b{target (singular)} - used to create, configure list, etc the targets;
1037 @cindex target
1038 @item
1039 @b{target0} - the command object for the first target. Unless you specified another name.
1040 @cindex target0
1041 @end enumerate
1042
1043 @subsubsection Targets Command
1044 @cindex Targets Command
1045 The "targets" command has 2 functions:
1046
1047 @itemize
1048 @item
1049 With a parameter, you can change the current command line target.
1050
1051 NOTE: "with a parameter" is really only useful with 'multiple JTAG targets' not something
1052 you normally encounter (ie: If you had 2 arm chips - sharing the same JTAG chain).
1053 @verbatim
1054 # using a target name.
1055 (gdb) mon targets target0
1056 # or a target by number.
1057 (gdb) mon targets 3
1058 @end verbatim
1059 @cindex with a parameter
1060 @item
1061 Plain, without any parameter lists targets, for example:
1062
1063 @verbatim
1064 (gdb) mon targets
1065 CmdName Type Endian ChainPos State
1066 -- ---------- ---------- ---------- -------- ----------
1067 0: target0 arm7tdmi little 0 halted
1068 @end verbatim
1069
1070 This shows:
1071 @enumerate a
1072 @item
1073 in this example, a single target;
1074 @item
1075 target number 0 (1st column);
1076 @item
1077 the 'object name' is target0 (the default name);
1078 @item
1079 it is an arm7tdmi;
1080 @item
1081 little endian;
1082 @item
1083 the position in the JTAG chain;
1084 @item
1085 and is currently halted.
1086 @end enumerate
1087 @cindex without any parameter
1088 @end itemize
1089
1090 @subsubsection Target Command
1091 @cindex Target Command
1092
1093 The "target" command has the following options:
1094 @itemize
1095 @item
1096 target create
1097
1098 @verbatim
1099 target create CMDNAME TYPE ... config options ...
1100 argv[0] = 'target'
1101 argv[1] = 'create'
1102 argv[2] = the 'object command'
1103 (normally, target0, see (3) above)
1104 argv[3] = the target type, ie: arm7tdmi
1105 argv[4..N] = configuration parameters
1106 @end verbatim
1107 @item
1108 target types
1109
1110 Lists all supported target types; ie: arm7tdmi, xscale, fericon, cortex-m3.
1111 The result TCL list of all known target types (and is human readable).
1112 @item
1113 target names
1114
1115 Returns a TCL list of all known target commands (and is human readable).
1116
1117 Example:
1118 @verbatim
1119 foreach t [target names] {
1120 puts [format "Target: %s\n" $t]
1121 }
1122 @end verbatim
1123 @item
1124 target current
1125
1126 Returns the TCL command name of the current target.
1127
1128 Example:
1129 @verbatim
1130 set ct [target current]
1131 set t [$ct cget -type]
1132
1133 puts "Current target name is: $ct, and is a: $t"
1134 @end verbatim
1135 @item
1136 target number <VALUE>
1137
1138 Returns the TCL command name of the specified target.
1139
1140 Example
1141 @verbatim
1142 set thename [target number $x]
1143 puts [format "Target %d is: %s\n" $x $thename]
1144 @end verbatim
1145 For instance, assuming the defaults
1146 @verbatim
1147 target number 0
1148 @end verbatim
1149 Would return 'target0' (or whatever you called it)
1150 @item
1151 target count
1152
1153 Returns the larget+1 target number.
1154
1155 Example:
1156 @verbatim
1157 set c [target count]
1158 for { set x 0 } { $x < $c } { incr x } {
1159 # Assuming you have this function..
1160 print_target_details $x
1161 }
1162 @end verbatim
1163 @end itemize
1164
1165 @subsubsection Target0 Command
1166 @cindex Target0 Command
1167 The "target0" command (the "Target Object" command):
1168
1169 Once a target is 'created' a command object by that targets name is created, for example
1170 @verbatim
1171 target create BiGRed arm7tdmi -endian little -chain-position 3
1172 @end verbatim
1173
1174 Would create a [case sensitive] "command" BiGRed
1175
1176 If you use the old [deprecated] syntax, the name is automatically
1177 generated and is in the form:
1178 @verbatim
1179 target0, target1, target2, target3, ... etc.
1180 @end verbatim
1181
1182 @subsubsection Target CREATE, CONFIGURE and CGET Options Command
1183 @cindex Target CREATE, CONFIGURE and CGET Options Command
1184 The commands:
1185 @verbatim
1186 target create CMDNAME TYPE [configure-options]
1187 CMDNAME configure [configure-options]
1188 CMDNAME cget [configure-options]
1189 @end verbatim
1190 @itemize
1191 @item
1192 In the 'create' case, one is creating the target and can specify any
1193 number of configuration parameters.
1194 @item
1195 In the 'CMDNAME configure' case, one can change the setting [Not all things can, or should be changed].
1196 @item
1197 In the 'CMDNAME cget' case, the goal is to query the target for a
1198 specific configuration option.
1199 @end itemize
1200
1201 In the above, the "default" name target0 is 'target0'.
1202
1203 Example:
1204
1205 From the (gdb) prompt, one can type this:
1206
1207 @verbatim
1208 (gdb) mon target0 configure -endian big
1209 @end verbatim
1210
1211 And change target0 to 'big-endian'. This is a contrived example,
1212 specifically for this document - don't expect changing endian
1213 'mid-operation' to work you should set the endian at creation.
1214
1215 Known options [30/august/2008] are:
1216 @itemize
1217 @item
1218 [Mandatory 'create' Options]
1219 @itemize
1220 @item
1221 type arm7tdmi|arm720|etc ...
1222 @item
1223 chain-position NUMBER
1224 @item
1225 endian ENDIAN
1226 @end itemize
1227 @item
1228 Optional
1229 @itemize
1230 @item
1231 event EVENTNAME "tcl-action"
1232 @item
1233 reset RESETACTION
1234 @item
1235 work-area-virt ADDR
1236 @item
1237 work-area-phys ADDR
1238 @item
1239 work-area-size ADDR
1240 @item
1241 work-area-backup BOOLEAN
1242 @end itemize
1243 @end itemize
1244 Hint: To get a list of available options, try this:
1245 @verbatim
1246 (gdb) mon target0 cget -BLAHBLAHBLAH
1247 @end verbatim
1248
1249 the above causes an error - and a helpful list of valid options.
1250
1251 One can query any of the above options at run time, for example:
1252 @verbatim
1253 (gdb) mon target0 cget -OPTION [param]
1254 @end verbatim
1255
1256 Example TCL script
1257
1258 @verbatim
1259 # For all targets...
1260 set c [target count]
1261 for { set x 0 } { $x < $c } { incr x ] {
1262 set n [target number $x]
1263 set t [$n cget -type]
1264 set e [$n cget -endian]
1265 puts [format "%d: %s, %s, endian: %s\n" $x $n $t $n]
1266 }
1267 @end verbatim
1268
1269 Might produce:
1270
1271 @verbatim
1272 0: pic32chip, mips_m4k, endain: little
1273 1: arm7, arm7tdmi, endian: big
1274 2: blackfin, bf534, endian: little
1275 @end verbatim
1276
1277 Notice the above example is not target0, target1, target2 Why? Because in this contrived multi-target example -
1278 more human understandable target names might be helpful.
1279
1280 For example these two are the same:
1281
1282 @verbatim
1283 (gdb) mon blackfin configure -event FOO {puts "Hi mom"}
1284 @end verbatim
1285
1286 or:
1287
1288 @verbatim
1289 (gdb) mon [target number 2] configure -event FOO {puts "Hi mom"}
1290 @end verbatim
1291
1292 In the second case, we use [] to get the command name of target #2, in this contrived example - it is "blackfin".
1293
1294 Two important configuration options are:
1295
1296 "-event" and "-reset"
1297
1298 The "-reset" option specifies what should happen when the chip is reset, for example should it 'halt', 're-init',
1299 or what.
1300
1301 The "-event" option less you specify a TCL command to occur when a specific event occurs.
1302
1303 @subsection Target Events
1304 @cindex Target Events
1305
1306 @subsubsection Overview
1307 @cindex Overview
1308 At various points in time - certain 'target' events happen. You can create a custom event action to occur at that time.
1309 For example - after reset, the PLLs and CLOCKs may need to be reconfigured, or perhaps the SDRAM needs to be re-initialized.
1310 Often the easiest way to do that is to create a simple script file containing the series of (mww [poke memory]) commands
1311 you would type by hand, to reconfigure the target clocks. You could specify the "event action" like this:
1312
1313 @verbatim
1314 (gdb) mon target0 configure -event reset-init "script cfg.clocks"
1315 @end verbatim
1316
1317 In the above example, when the event "reset-init" occurs, the "action-string" will be evaluated as if you typed it at the
1318 console:
1319 @itemize
1320 @item @b{Option1} - The simple approach (above) is to create a script file with lots of "mww" (memory write word) commands
1321 to configure your targets clocks and/or external memory;
1322 @item @b{Option2} - You can instead create a fancy TCL procedure and invoke that procedure instead of sourcing a file [In fact,
1323 "script" is a TCL procedure that loads a file].
1324 @end itemize
1325
1326 @subsubsection Details
1327 @cindex Details
1328 There are many events one could use, to get a current list of events type the following invalid command, you'll get a helpful
1329 "runtime error" message, see below [list valid as of 30/august/2008]:
1330
1331 @verbatim
1332 (gdb) mon target0 cget -event FAFA
1333 Runtime error, file "../../../openocd23/src/helper/command.c", line 433:
1334 -event: Unknown: FAFA, try one of: old-pre_reset,
1335 old-gdb_program_config, old-post_reset, halted,
1336 resumed, resume-start, resume-end, reset-start,
1337 reset-assert-pre, reset-assert-post,
1338 reset-deassert-pre, reset-deassert-post,
1339 reset-halt-pre, reset-halt-post, reset-wait-pre,
1340 reset-wait-post, reset-init, reset-end,
1341 examine-start, examine-end, debug-halted,
1342 debug-resumed, gdb-attach, gdb-detach,
1343 gdb-flash-write-start, gdb-flash-write-end,
1344 gdb-flash-erase-start, gdb-flash-erase-end,
1345 resume-start, resume-ok, or resume-end
1346 @end verbatim
1347
1348 NOTE: The event-names "old-*" are deprecated and exist only to help old scripts continue to function, and the old "target_script"
1349 command to work. Please do not rely on them.
1350
1351 These are some other important names:
1352 @itemize
1353 @item gdb-flash-erase-start
1354 @item gdb-flash-erase-end
1355 @item gdb-flash-write-start
1356 @item gdb-flash-write-end
1357 @end itemize
1358
1359 These occur when GDB/OpenOCD attempts to erase & program the FLASH chip via GDB. For example - some PCBs may have a simple GPIO
1360 pin that acts like a "flash write protect" you might need to write a script that disables "write protect".
1361
1362 To get a list of current 'event actions', type the following command:
1363
1364 @verbatim
1365 (gdb) mon target0 eventlist
1366
1367 Event actions for target (0) target0
1368
1369 Event | Body
1370 ------------------------- | ----------------------------------------
1371 old-post_reset | script event/sam7x256_reset.script
1372 @end verbatim
1373
1374 Here is a simple example for all targets:
1375
1376 @verbatim
1377 (gdb) mon foreach x [target names] { $x eventlist }
1378 @end verbatim
1379
1380 The above uses some TCL tricks:
1381 @enumerate a
1382 @item foreach VARIABLE LIST BODY
1383 @item to generate the list, we use [target names]
1384 @item the BODY, contains $x - the loop variable and expands to the target specific name
1385 @end enumerate
1386
1387 Recalling the earlier discussion - the "object command" there are other things you can
1388 do besides "configure" the target.
1389
1390 Note: Many of these commands exist as "global" commands, and they also exist as target
1391 specific commands. For example, the "mww" (memory write word) operates on the current
1392 target if you have more then 1 target, you must switch. In contrast to the normal
1393 commands, these commands operate on the specific target. For example, the command "mww"
1394 writes data to the *current* command line target.
1395
1396 Often, you have only a single target - but if you have multiple targets (ie: a PIC32
1397 and an at91sam7 - your reset-init scripts might get a bit more complicated, ie: you must
1398 specify which of the two chips you want to write to. Writing 'pic32' clock configuration
1399 to an at91sam7 does not work).
1400
1401 The commands are [as of 30/august/2008]:
1402 @verbatim
1403 TNAME mww ADDRESS VALUE
1404 TNAME mwh ADDRESS VALUE
1405 TNAME mwb ADDRESS VALUE
1406 Write(poke): 32, 16, 8bit values to memory.
1407
1408 TNAME mdw ADDRESS VALUE
1409 TNAME mdh ADDRESS VALUE
1410 TNAME mdb ADDRESS VALUE
1411 Human 'hexdump' with ascii 32, 16, 8bit values
1412
1413 TNAME mem2array [see mem2array command]
1414 TNAME array2mem [see array2mem command]
1415
1416 TNAME curstate
1417 Returns the current state of the target.
1418
1419 TNAME examine
1420 See 'advanced target reset'
1421 TNAME poll
1422 See 'advanced target reset'
1423 TNAME reset assert
1424 See 'advanced target reset'
1425 TNAME reset deassert
1426 See 'advanced target reset'
1427 TNAME halt
1428 See 'advanced target reset'
1429 TNAME waitstate STATENAME
1430 See 'advanced target reset'
1431 @end verbatim
1432
1433 @page
1434 @section Target Specific Commands
1435 @cindex Target Specific Commands
1436
1437 @subsection AT91SAM7 specific commands
1438 @cindex AT91SAM7 specific commands
1439 The flash configuration is deduced from the chip identification register. The flash
1440 controller handles erases automatically on a page (128/265 byte) basis so erase is
1441 not necessary for flash programming. AT91SAM7 processors with less than 512K flash
1442 only have a single flash bank embedded on chip. AT91SAM7xx512 have two flash planes
1443 that can be erased separatly. Only an EraseAll command is supported by the controller
1444 for each flash plane and this is called with
1445 @itemize @bullet
1446 @item @b{flash erase} <@var{num}> @var{first_plane} @var{last_plane}
1447 @*bulk erase flash planes first_plane to last_plane.
1448 @item @b{at91sam7 gpnvm} <@var{num}> <@var{bit}> <@option{set}|@option{clear}>
1449 @cindex at91sam7 gpnvm
1450 @*set or clear a gpnvm bit for the processor
1451 @end itemize
1452
1453 @subsection STR9 specific commands
1454 @cindex STR9 specific commands
1455 These are flash specific commands when using the str9xpec driver.
1456 @itemize @bullet
1457 @item @b{str9xpec enable_turbo} <@var{num}>
1458 @cindex str9xpec enable_turbo
1459 @*enable turbo mode, simply this will remove the str9 from the chain and talk
1460 directly to the embedded flash controller.
1461 @item @b{str9xpec disable_turbo} <@var{num}>
1462 @cindex str9xpec disable_turbo
1463 @*restore the str9 into jtag chain.
1464 @item @b{str9xpec lock} <@var{num}>
1465 @cindex str9xpec lock
1466 @*lock str9 device. The str9 will only respond to an unlock command that will
1467 erase the device.
1468 @item @b{str9xpec unlock} <@var{num}>
1469 @cindex str9xpec unlock
1470 @*unlock str9 device.
1471 @item @b{str9xpec options_read} <@var{num}>
1472 @cindex str9xpec options_read
1473 @*read str9 option bytes.
1474 @item @b{str9xpec options_write} <@var{num}>
1475 @cindex str9xpec options_write
1476 @*write str9 option bytes.
1477 @end itemize
1478
1479 @subsection STR9 configuration
1480 @cindex STR9 configuration
1481 @itemize @bullet
1482 @item @b{str9x flash_config} <@var{bank}> <@var{BBSR}> <@var{NBBSR}>
1483 <@var{BBADR}> <@var{NBBADR}>
1484 @cindex str9x flash_config
1485 @*Configure str9 flash controller.
1486 @smallexample
1487 eg. str9x flash_config 0 4 2 0 0x80000
1488 This will setup
1489 BBSR - Boot Bank Size register
1490 NBBSR - Non Boot Bank Size register
1491 BBADR - Boot Bank Start Address register
1492 NBBADR - Boot Bank Start Address register
1493 @end smallexample
1494 @end itemize
1495
1496 @subsection STR9 option byte configuration
1497 @cindex STR9 option byte configuration
1498 @itemize @bullet
1499 @item @b{str9xpec options_cmap} <@var{num}> <@option{bank0}|@option{bank1}>
1500 @cindex str9xpec options_cmap
1501 @*configure str9 boot bank.
1502 @item @b{str9xpec options_lvdthd} <@var{num}> <@option{2.4v}|@option{2.7v}>
1503 @cindex str9xpec options_lvdthd
1504 @*configure str9 lvd threshold.
1505 @item @b{str9xpec options_lvdsel} <@var{num}> <@option{vdd}|@option{vdd_vddq}>
1506 @cindex str9xpec options_lvdsel
1507 @*configure str9 lvd source.
1508 @item @b{str9xpec options_lvdwarn} <@var{bank}> <@option{vdd}|@option{vdd_vddq}>
1509 @cindex str9xpec options_lvdwarn
1510 @*configure str9 lvd reset warning source.
1511 @end itemize
1512
1513 @subsection STM32x specific commands
1514 @cindex STM32x specific commands
1515
1516 These are flash specific commands when using the stm32x driver.
1517 @itemize @bullet
1518 @item @b{stm32x lock} <@var{num}>
1519 @cindex stm32x lock
1520 @*lock stm32 device.
1521 @item @b{stm32x unlock} <@var{num}>
1522 @cindex stm32x unlock
1523 @*unlock stm32 device.
1524 @item @b{stm32x options_read} <@var{num}>
1525 @cindex stm32x options_read
1526 @*read stm32 option bytes.
1527 @item @b{stm32x options_write} <@var{num}> <@option{SWWDG}|@option{HWWDG}>
1528 <@option{RSTSTNDBY}|@option{NORSTSTNDBY}> <@option{RSTSTOP}|@option{NORSTSTOP}>
1529 @cindex stm32x options_write
1530 @*write stm32 option bytes.
1531 @item @b{stm32x mass_erase} <@var{num}>
1532 @cindex stm32x mass_erase
1533 @*mass erase flash memory.
1534 @end itemize
1535
1536 @subsection Stellaris specific commands
1537 @cindex Stellaris specific commands
1538
1539 These are flash specific commands when using the Stellaris driver.
1540 @itemize @bullet
1541 @item @b{stellaris mass_erase} <@var{num}>
1542 @cindex stellaris mass_erase
1543 @*mass erase flash memory.
1544 @end itemize
1545
1546 @page
1547 @section Architecture Specific Commands
1548 @cindex Architecture Specific Commands
1549
1550 @subsection ARMV4/5 specific commands
1551 @cindex ARMV4/5 specific commands
1552
1553 These commands are specific to ARM architecture v4 and v5, like all ARM7/9 systems
1554 or Intel XScale (XScale isn't supported yet).
1555 @itemize @bullet
1556 @item @b{armv4_5 reg}
1557 @cindex armv4_5 reg
1558 @*Display a list of all banked core registers, fetching the current value from every
1559 core mode if necessary. OpenOCD versions before rev. 60 didn't fetch the current
1560 register value.
1561 @item @b{armv4_5 core_mode} [@var{arm}|@var{thumb}]
1562 @cindex armv4_5 core_mode
1563 @*Displays the core_mode, optionally changing it to either ARM or Thumb mode.
1564 The target is resumed in the currently set @option{core_mode}.
1565 @end itemize
1566
1567 @subsection ARM7/9 specific commands
1568 @cindex ARM7/9 specific commands
1569
1570 These commands are specific to ARM7 and ARM9 targets, like ARM7TDMI, ARM720t,
1571 ARM920t or ARM926EJ-S.
1572 @itemize @bullet
1573 @item @b{arm7_9 dbgrq} <@var{enable}|@var{disable}>
1574 @cindex arm7_9 dbgrq
1575 @*Enable use of the DBGRQ bit to force entry into debug mode. This should be
1576 safe for all but ARM7TDMI--S cores (like Philips LPC).
1577 @item @b{arm7_9 fast_memory_access} <@var{enable}|@var{disable}>
1578 @cindex arm7_9 fast_memory_access
1579 @anchor{arm7_9 fast_memory_access}
1580 @*Allow OpenOCD to read and write memory without checking completion of
1581 the operation. This provides a huge speed increase, especially with USB JTAG
1582 cables (FT2232), but might be unsafe if used with targets running at a very low
1583 speed, like the 32kHz startup clock of an AT91RM9200.
1584 @item @b{arm7_9 dcc_downloads} <@var{enable}|@var{disable}>
1585 @cindex arm7_9 dcc_downloads
1586 @*Enable the use of the debug communications channel (DCC) to write larger (>128 byte)
1587 amounts of memory. DCC downloads offer a huge speed increase, but might be potentially
1588 unsafe, especially with targets running at a very low speed. This command was introduced
1589 with OpenOCD rev. 60.
1590 @end itemize
1591
1592 @subsection ARM720T specific commands
1593 @cindex ARM720T specific commands
1594
1595 @itemize @bullet
1596 @item @b{arm720t cp15} <@var{num}> [@var{value}]
1597 @cindex arm720t cp15
1598 @*display/modify cp15 register <@option{num}> [@option{value}].
1599 @item @b{arm720t md<bhw>_phys} <@var{addr}> [@var{count}]
1600 @cindex arm720t md<bhw>_phys
1601 @*Display memory at physical address addr.
1602 @item @b{arm720t mw<bhw>_phys} <@var{addr}> <@var{value}>
1603 @cindex arm720t mw<bhw>_phys
1604 @*Write memory at physical address addr.
1605 @item @b{arm720t virt2phys} <@var{va}>
1606 @cindex arm720t virt2phys
1607 @*Translate a virtual address to a physical address.
1608 @end itemize
1609
1610 @subsection ARM9TDMI specific commands
1611 @cindex ARM9TDMI specific commands
1612
1613 @itemize @bullet
1614 @item @b{arm9tdmi vector_catch} <@var{all}|@var{none}>
1615 @cindex arm9tdmi vector_catch
1616 @*Catch arm9 interrupt vectors, can be @option{all} @option{none} or any of the following:
1617 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt} @option{reserved}
1618 @option{irq} @option{fiq}.
1619
1620 Can also be used on other arm9 based cores, arm966, arm920t and arm926ejs.
1621 @end itemize
1622
1623 @subsection ARM966E specific commands
1624 @cindex ARM966E specific commands
1625
1626 @itemize @bullet
1627 @item @b{arm966e cp15} <@var{num}> [@var{value}]
1628 @cindex arm966e cp15
1629 @*display/modify cp15 register <@option{num}> [@option{value}].
1630 @end itemize
1631
1632 @subsection ARM920T specific commands
1633 @cindex ARM920T specific commands
1634
1635 @itemize @bullet
1636 @item @b{arm920t cp15} <@var{num}> [@var{value}]
1637 @cindex arm920t cp15
1638 @*display/modify cp15 register <@option{num}> [@option{value}].
1639 @item @b{arm920t cp15i} <@var{num}> [@var{value}] [@var{address}]
1640 @cindex arm920t cp15i
1641 @*display/modify cp15 (interpreted access) <@option{opcode}> [@option{value}] [@option{address}]
1642 @item @b{arm920t cache_info}
1643 @cindex arm920t cache_info
1644 @*Print information about the caches found. This allows you to see if your target
1645 is a ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
1646 @item @b{arm920t md<bhw>_phys} <@var{addr}> [@var{count}]
1647 @cindex arm920t md<bhw>_phys
1648 @*Display memory at physical address addr.
1649 @item @b{arm920t mw<bhw>_phys} <@var{addr}> <@var{value}>
1650 @cindex arm920t mw<bhw>_phys
1651 @*Write memory at physical address addr.
1652 @item @b{arm920t read_cache} <@var{filename}>
1653 @cindex arm920t read_cache
1654 @*Dump the content of ICache and DCache to a file.
1655 @item @b{arm920t read_mmu} <@var{filename}>
1656 @cindex arm920t read_mmu
1657 @*Dump the content of the ITLB and DTLB to a file.
1658 @item @b{arm920t virt2phys} <@var{va}>
1659 @cindex arm920t virt2phys
1660 @*Translate a virtual address to a physical address.
1661 @end itemize
1662
1663 @subsection ARM926EJS specific commands
1664 @cindex ARM926EJS specific commands
1665
1666 @itemize @bullet
1667 @item @b{arm926ejs cp15} <@var{num}> [@var{value}]
1668 @cindex arm926ejs cp15
1669 @*display/modify cp15 register <@option{num}> [@option{value}].
1670 @item @b{arm926ejs cache_info}
1671 @cindex arm926ejs cache_info
1672 @*Print information about the caches found.
1673 @item @b{arm926ejs md<bhw>_phys} <@var{addr}> [@var{count}]
1674 @cindex arm926ejs md<bhw>_phys
1675 @*Display memory at physical address addr.
1676 @item @b{arm926ejs mw<bhw>_phys} <@var{addr}> <@var{value}>
1677 @cindex arm926ejs mw<bhw>_phys
1678 @*Write memory at physical address addr.
1679 @item @b{arm926ejs virt2phys} <@var{va}>
1680 @cindex arm926ejs virt2phys
1681 @*Translate a virtual address to a physical address.
1682 @end itemize
1683
1684 @page
1685 @section Debug commands
1686 @cindex Debug commands
1687 The following commands give direct access to the core, and are most likely
1688 only useful while debugging OpenOCD.
1689 @itemize @bullet
1690 @item @b{arm7_9 write_xpsr} <@var{32-bit value}> <@option{0=cpsr}, @option{1=spsr}>
1691 @cindex arm7_9 write_xpsr
1692 @*Immediately write either the current program status register (CPSR) or the saved
1693 program status register (SPSR), without changing the register cache (as displayed
1694 by the @option{reg} and @option{armv4_5 reg} commands).
1695 @item @b{arm7_9 write_xpsr_im8} <@var{8-bit value}> <@var{rotate 4-bit}>
1696 <@var{0=cpsr},@var{1=spsr}>
1697 @cindex arm7_9 write_xpsr_im8
1698 @*Write the 8-bit value rotated right by 2*rotate bits, using an immediate write
1699 operation (similar to @option{write_xpsr}).
1700 @item @b{arm7_9 write_core_reg} <@var{num}> <@var{mode}> <@var{value}>
1701 @cindex arm7_9 write_core_reg
1702 @*Write a core register, without changing the register cache (as displayed by the
1703 @option{reg} and @option{armv4_5 reg} commands). The <@var{mode}> argument takes the
1704 encoding of the [M4:M0] bits of the PSR.
1705 @end itemize
1706
1707 @page
1708 @section JTAG commands
1709 @cindex JTAG commands
1710 @itemize @bullet
1711 @item @b{scan_chain}
1712 @cindex scan_chain
1713 @*Print current scan chain configuration.
1714 @item @b{jtag_reset} <@var{trst}> <@var{srst}>
1715 @cindex jtag_reset
1716 @*Toggle reset lines.
1717 @item @b{endstate} <@var{tap_state}>
1718 @cindex endstate
1719 @*Finish JTAG operations in <@var{tap_state}>.
1720 @item @b{runtest} <@var{num_cycles}>
1721 @cindex runtest
1722 @*Move to Run-Test/Idle, and execute <@var{num_cycles}>
1723 @item @b{statemove} [@var{tap_state}]
1724 @cindex statemove
1725 @*Move to current endstate or [@var{tap_state}]
1726 @item @b{irscan} <@var{device}> <@var{instr}> [@var{dev2}] [@var{instr2}] ...
1727 @cindex irscan
1728 @*Execute IR scan <@var{device}> <@var{instr}> [@var{dev2}] [@var{instr2}] ...
1729 @item @b{drscan} <@var{device}> [@var{dev2}] [@var{var2}] ...
1730 @cindex drscan
1731 @*Execute DR scan <@var{device}> [@var{dev2}] [@var{var2}] ...
1732 @item @b{verify_ircapture} <@option{enable}|@option{disable}>
1733 @cindex verify_ircapture
1734 @*Verify value captured during Capture-IR. Default is enabled.
1735 @item @b{var} <@var{name}> [@var{num_fields}|@var{del}] [@var{size1}] ...
1736 @cindex var
1737 @*Allocate, display or delete variable <@var{name}> [@var{num_fields}|@var{del}] [@var{size1}] ...
1738 @item @b{field} <@var{var}> <@var{field}> [@var{value}|@var{flip}]
1739 @cindex field
1740 Display/modify variable field <@var{var}> <@var{field}> [@var{value}|@var{flip}].
1741 @end itemize
1742
1743 @page
1744 @section Target Requests
1745 @cindex Target Requests
1746 OpenOCD can handle certain target requests, currently debugmsg are only supported for arm7_9 and cortex_m3.
1747 See libdcc in the contrib dir for more details.
1748 @itemize @bullet
1749 @item @b{target_request debugmsgs} <@var{enable}|@var{disable}>
1750 @cindex target_request debugmsgs
1751 @*Enable/disable target debugmsgs requests. debugmsgs enable messages to be sent to the debugger while the target is running.
1752 @end itemize
1753
1754 @node Sample Scripts
1755 @chapter Sample Scripts
1756 @cindex scripts
1757
1758 This page shows how to use the target library.
1759
1760 The configuration script can be divided in the following section:
1761 @itemize @bullet
1762 @item daemon configuration
1763 @item interface
1764 @item jtag scan chain
1765 @item target configuration
1766 @item flash configuration
1767 @end itemize
1768
1769 Detailed information about each section can be found at OpenOCD configuration.
1770
1771 @section AT91R40008 example
1772 @cindex AT91R40008 example
1773 To start OpenOCD with a target script for the AT91R40008 CPU and reset
1774 the CPU upon startup of the OpenOCD daemon.
1775 @smallexample
1776 openocd -f interface/parport.cfg -f target/at91r40008.cfg -c init -c reset
1777 @end smallexample
1778
1779
1780 @node GDB and OpenOCD
1781 @chapter GDB and OpenOCD
1782 @cindex GDB and OpenOCD
1783 OpenOCD complies with the remote gdbserver protocol, and as such can be used
1784 to debug remote targets.
1785
1786 @section Connecting to gdb
1787 @cindex Connecting to gdb
1788 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For instance 6.3 has a
1789 known bug where it produces bogus memory access errors, which has since
1790 been fixed: look up 1836 in http://sourceware.org/cgi-bin/gnatsweb.pl?database=gdb
1791
1792
1793 A connection is typically started as follows:
1794 @smallexample
1795 target remote localhost:3333
1796 @end smallexample
1797 This would cause gdb to connect to the gdbserver on the local pc using port 3333.
1798
1799 To see a list of available OpenOCD commands type @option{monitor help} on the
1800 gdb commandline.
1801
1802 OpenOCD supports the gdb @option{qSupported} packet, this enables information
1803 to be sent by the gdb server (openocd) to gdb. Typical information includes
1804 packet size and device memory map.
1805
1806 Previous versions of OpenOCD required the following gdb options to increase
1807 the packet size and speed up gdb communication.
1808 @smallexample
1809 set remote memory-write-packet-size 1024
1810 set remote memory-write-packet-size fixed
1811 set remote memory-read-packet-size 1024
1812 set remote memory-read-packet-size fixed
1813 @end smallexample
1814 This is now handled in the @option{qSupported} PacketSize.
1815
1816 @section Programming using gdb
1817 @cindex Programming using gdb
1818
1819 By default the target memory map is sent to gdb, this can be disabled by
1820 the following OpenOCD config option:
1821 @smallexample
1822 gdb_memory_map disable
1823 @end smallexample
1824 For this to function correctly a valid flash config must also be configured
1825 in OpenOCD. For faster performance you should also configure a valid
1826 working area.
1827
1828 Informing gdb of the memory map of the target will enable gdb to protect any
1829 flash area of the target and use hardware breakpoints by default. This means
1830 that the OpenOCD option @option{gdb_breakpoint_override} is not required when
1831 using a memory map. @xref{gdb_breakpoint_override}.
1832
1833 To view the configured memory map in gdb, use the gdb command @option{info mem}
1834 All other unasigned addresses within gdb are treated as RAM.
1835
1836 GDB 6.8 and higher set any memory area not in the memory map as inaccessible,
1837 this can be changed to the old behaviour by using the following gdb command.
1838 @smallexample
1839 set mem inaccessible-by-default off
1840 @end smallexample
1841
1842 If @option{gdb_flash_program enable} is also used, gdb will be able to
1843 program any flash memory using the vFlash interface.
1844
1845 gdb will look at the target memory map when a load command is given, if any
1846 areas to be programmed lie within the target flash area the vFlash packets
1847 will be used.
1848
1849 If the target needs configuring before gdb programming, a script can be executed.
1850 @smallexample
1851 target_script 0 gdb_program_config config.script
1852 @end smallexample
1853
1854 To verify any flash programming the gdb command @option{compare-sections}
1855 can be used.
1856
1857 @node TCL and OpenOCD
1858 @chapter TCL and OpenOCD
1859 @cindex TCL and OpenOCD
1860 OpenOCD embeds a TCL interpreter (see JIM) for command parsing and scripting
1861 support.
1862
1863 The TCL interpreter can be invoked from the interactive command line, files, and a network port.
1864
1865 The command and file interfaces are fairly straightforward, while the network
1866 port is geared toward intergration with external clients. A small example
1867 of an external TCL script that can connect to openocd is shown below.
1868
1869 @verbatim
1870 # Simple tcl client to connect to openocd
1871 puts "Use empty line to exit"
1872 set fo [socket 127.0.0.1 6666]
1873 puts -nonewline stdout "> "
1874 flush stdout
1875 while {[gets stdin line] >= 0} {
1876 if {$line eq {}} break
1877 puts $fo $line
1878 flush $fo
1879 gets $fo line
1880 puts $line
1881 puts -nonewline stdout "> "
1882 flush stdout
1883 }
1884 close $fo
1885 @end verbatim
1886
1887 This script can easily be modified to front various GUIs or be a sub
1888 component of a larger framework for control and interaction.
1889
1890
1891 @node TCL scripting API
1892 @chapter TCL scripting API
1893 @cindex TCL scripting API
1894 API rules
1895
1896 The commands are stateless. E.g. the telnet command line has a concept
1897 of currently active target, the Tcl API proc's take this sort of state
1898 information as an argument to each proc.
1899
1900 There are three main types of return values: single value, name value
1901 pair list and lists.
1902
1903 Name value pair. The proc 'foo' below returns a name/value pair
1904 list.
1905
1906 @verbatim
1907
1908 > set foo(me) Duane
1909 > set foo(you) Oyvind
1910 > set foo(mouse) Micky
1911 > set foo(duck) Donald
1912
1913 If one does this:
1914
1915 > set foo
1916
1917 The result is:
1918
1919 me Duane you Oyvind mouse Micky duck Donald
1920
1921 Thus, to get the names of the associative array is easy:
1922
1923 foreach { name value } [set foo] {
1924 puts "Name: $name, Value: $value"
1925 }
1926 @end verbatim
1927
1928 Lists returned must be relatively small. Otherwise a range
1929 should be passed in to the proc in question.
1930
1931 Low level commands are prefixed with "openocd_", e.g. openocd_flash_banks
1932 is the low level API upon which "flash banks" is implemented.
1933
1934 OpenOCD commands can consist of two words, e.g. "flash banks". The
1935 startup.tcl "unknown" proc will translate this into a tcl proc
1936 called "flash_banks".
1937
1938
1939 @node Upgrading
1940 @chapter Deprecated/Removed Commands
1941 @cindex Deprecated/Removed Commands
1942 Certain OpenOCD commands have been deprecated/removed during the various revisions.
1943
1944 @itemize @bullet
1945 @item @b{load_binary}
1946 @cindex load_binary
1947 @*use @option{load_image} command with same args. @xref{load_image}.
1948 @item @b{target}
1949 @cindex target
1950 @*@option{target} no longer take the reset_init, reset_run, run_and_halt, run_and_init. The @option{reset} command
1951 always does a @option{reset run} when passed no arguments.
1952 @item @b{dump_binary}
1953 @cindex dump_binary
1954 @*use @option{dump_image} command with same args. @xref{dump_image}.
1955 @item @b{flash erase}
1956 @cindex flash erase
1957 @*use @option{flash erase_sector} command with same args. @xref{flash erase_sector}.
1958 @item @b{flash write}
1959 @cindex flash write
1960 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
1961 @item @b{flash write_binary}
1962 @cindex flash write_binary
1963 @*use @option{flash write_bank} command with same args
1964 @item @b{arm7_9 fast_writes}
1965 @cindex arm7_9 fast_writes
1966 @*use @option{arm7_9 fast_memory_access} command with same args. @xref{arm7_9 fast_memory_access}.
1967 @item @b{flash auto_erase}
1968 @cindex flash auto_erase
1969 @*use @option{flash write_image} command passing @option{erase} as the first parameter. @xref{flash write_image}.
1970 @item @b{daemon_startup}
1971 @cindex daemon_startup
1972 @*this config option has been removed, simply adding @option{init} and @option{reset halt} to
1973 the end of your config script will give the same behaviour as using @option{daemon_startup reset}
1974 and @option{target cortex_m3 little reset_halt 0}.
1975 @item @b{arm7_9 sw_bkpts}
1976 @cindex arm7_9 sw_bkpts
1977 @*On by default. See also @option{gdb_breakpoint_override}. @xref{gdb_breakpoint_override}.
1978 @item @b{arm7_9 force_hw_bkpts}
1979 @cindex arm7_9 force_hw_bkpts
1980 @*Use @option{gdb_breakpoint_override} instead. Note that GDB will use hardware breakpoints
1981 for flash if the gdb memory map has been set up(default when flash is declared in
1982 target configuration). @xref{gdb_breakpoint_override}.
1983 @item @b{run_and_halt_time}
1984 @cindex run_and_halt_time
1985 @*This command has been removed for simpler reset behaviour, it can be simulated with the
1986 following commands:
1987 @smallexample
1988 reset run
1989 sleep 100
1990 halt
1991 @end smallexample
1992 @end itemize
1993
1994 @node FAQ
1995 @chapter FAQ
1996 @cindex faq
1997 @enumerate
1998 @item OpenOCD complains about a missing cygwin1.dll.
1999
2000 Make sure you have Cygwin installed, or at least a version of OpenOCD that
2001 claims to come with all the necessary dlls. When using Cygwin, try launching
2002 OpenOCD from the Cygwin shell.
2003
2004 @item I'm trying to set a breakpoint using GDB (or a frontend like Insight or
2005 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
2006 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
2007
2008 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
2009 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720t or ARM920t,
2010 software breakpoints consume one of the two available hardware breakpoints.
2011
2012 @item When erasing or writing LPC2000 on-chip flash, the operation fails sometimes
2013 and works sometimes fine.
2014
2015 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
2016 clock at the time you're programming the flash. If you've specified the crystal's
2017 frequency, make sure the PLL is disabled, if you've specified the full core speed
2018 (e.g. 60MHz), make sure the PLL is enabled.
2019
2020 @item When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
2021 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
2022 out while waiting for end of scan, rtck was disabled".
2023
2024 Make sure your PC's parallel port operates in EPP mode. You might have to try several
2025 settings in your PC BIOS (ECP, EPP, and different versions of those).
2026
2027 @item When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
2028 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
2029 memory read caused data abort".
2030
2031 The errors are non-fatal, and are the result of GDB trying to trace stack frames
2032 beyond the last valid frame. It might be possible to prevent this by setting up
2033 a proper "initial" stack frame, if you happen to know what exactly has to
2034 be done, feel free to add this here.
2035
2036 @item I get the following message in the OpenOCD console (or log file):
2037 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
2038
2039 This warning doesn't indicate any serious problem, as long as you don't want to
2040 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
2041 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
2042 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
2043 independently. With this setup, it's not possible to halt the core right out of
2044 reset, everything else should work fine.
2045
2046 @item When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
2047 Toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
2048 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
2049 quit with an error message. Is there a stability issue with OpenOCD?
2050
2051 No, this is not a stability issue concerning OpenOCD. Most users have solved
2052 this issue by simply using a self-powered USB hub, which they connect their
2053 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
2054 supply stable enough for the Amontec JTAGkey to be operated.
2055
2056 @item When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
2057 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
2058 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
2059 What does that mean and what might be the reason for this?
2060
2061 First of all, the reason might be the USB power supply. Try using a self-powered
2062 hub instead of a direct connection to your computer. Secondly, the error code 4
2063 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
2064 chip ran into some sort of error - this points us to a USB problem.
2065
2066 @item When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
2067 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
2068 What does that mean and what might be the reason for this?
2069
2070 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
2071 has closed the connection to OpenOCD. This might be a GDB issue.
2072
2073 @item In the configuration file in the section where flash device configurations
2074 are described, there is a parameter for specifying the clock frequency for
2075 LPC2000 internal flash devices (e.g.
2076 @option{flash bank lpc2000 0x0 0x40000 0 0 0 lpc2000_v1 14746 calc_checksum}),
2077 which must be specified in kilohertz. However, I do have a quartz crystal of a
2078 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz, i.e. 14,745.600 kHz).
2079 Is it possible to specify real numbers for the clock frequency?
2080
2081 No. The clock frequency specified here must be given as an integral number.
2082 However, this clock frequency is used by the In-Application-Programming (IAP)
2083 routines of the LPC2000 family only, which seems to be very tolerant concerning
2084 the given clock frequency, so a slight difference between the specified clock
2085 frequency and the actual clock frequency will not cause any trouble.
2086
2087 @item Do I have to keep a specific order for the commands in the configuration file?
2088
2089 Well, yes and no. Commands can be given in arbitrary order, yet the devices
2090 listed for the JTAG scan chain must be given in the right order (jtag_device),
2091 with the device closest to the TDO-Pin being listed first. In general,
2092 whenever objects of the same type exist which require an index number, then
2093 these objects must be given in the right order (jtag_devices, targets and flash
2094 banks - a target references a jtag_device and a flash bank references a target).
2095
2096 @item Sometimes my debugging session terminates with an error. When I look into the
2097 log file, I can see these error messages: Error: arm7_9_common.c:561
2098 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
2099
2100 TODO.
2101
2102 @end enumerate
2103
2104 @include fdl.texi
2105
2106 @node Index
2107 @unnumbered Index
2108
2109 @printindex cp
2110
2111 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)