David Brownell <david-b@pacbell.net>:
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @end itemize
27
28 @quotation
29 Permission is granted to copy, distribute and/or modify this document
30 under the terms of the GNU Free Documentation License, Version 1.2 or
31 any later version published by the Free Software Foundation; with no
32 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
33 Texts. A copy of the license is included in the section entitled ``GNU
34 Free Documentation License''.
35 @end quotation
36 @end copying
37
38 @titlepage
39 @titlefont{@emph{Open On-Chip Debugger:}}
40 @sp 1
41 @title OpenOCD User's Guide
42 @subtitle for release @value{VERSION}
43 @subtitle @value{UPDATED}
44
45 @page
46 @vskip 0pt plus 1filll
47 @insertcopying
48 @end titlepage
49
50 @summarycontents
51 @contents
52
53 @ifnottex
54 @node Top
55 @top OpenOCD User's Guide
56
57 @insertcopying
58 @end ifnottex
59
60 @menu
61 * About:: About OpenOCD
62 * Developers:: OpenOCD Developers
63 * Building OpenOCD:: Building OpenOCD From SVN
64 * JTAG Hardware Dongles:: JTAG Hardware Dongles
65 * Running:: Running OpenOCD
66 * OpenOCD Project Setup:: OpenOCD Project Setup
67 * Config File Guidelines:: Config File Guidelines
68 * About JIM-Tcl:: About JIM-Tcl
69 * Daemon Configuration:: Daemon Configuration
70 * Interface - Dongle Configuration:: Interface - Dongle Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Declaration:: TAP Declaration
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * NAND Flash Commands:: NAND Flash Commands
76 * General Commands:: General Commands
77 * Architecture and Core Commands:: Architecture and Core Commands
78 * JTAG Commands:: JTAG Commands
79 * TFTP:: TFTP
80 * GDB and OpenOCD:: Using GDB and OpenOCD
81 * Tcl Scripting API:: Tcl Scripting API
82 * Upgrading:: Deprecated/Removed Commands
83 * Target Library:: Target Library
84 * FAQ:: Frequently Asked Questions
85 * Tcl Crash Course:: Tcl Crash Course
86 * License:: GNU Free Documentation License
87
88 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
89 @comment case issue with ``Index.html'' and ``index.html''
90 @comment Occurs when creating ``--html --no-split'' output
91 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
92 * OpenOCD Concept Index:: Concept Index
93 * Command and Driver Index:: Command and Driver Index
94 @end menu
95
96 @node About
97 @unnumbered About
98 @cindex about
99
100 OpenOCD was created by Dominic Rath as part of a diploma thesis written at the
101 University of Applied Sciences Augsburg (@uref{http://www.fh-augsburg.de}).
102 Since that time, the project has grown into an active open-source project,
103 supported by a diverse community of software and hardware developers from
104 around the world.
105
106 @section What is OpenOCD?
107
108 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
109 in-system programming and boundary-scan testing for embedded target
110 devices.
111
112 @b{JTAG:} OpenOCD uses a ``hardware interface dongle'' to communicate
113 with the JTAG (IEEE 1149.1) compliant TAPs on your target board.
114 A @dfn{TAP} is a ``Test Access Port'', a module which processes
115 special instructions and data. TAPs are daisy-chained within and
116 between chips and boards.
117
118 @b{Dongles:} OpenOCD currently supports many types of hardware dongles: USB
119 based, parallel port based, and other standalone boxes that run
120 OpenOCD internally. @xref{JTAG Hardware Dongles}.
121
122 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
123 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x) and
124 Cortex-M3 (Stellaris LM3 and ST STM32) based cores to be
125 debugged via the GDB protocol.
126
127 @b{Flash Programing:} Flash writing is supported for external CFI
128 compatible NOR flashes (Intel and AMD/Spansion command set) and several
129 internal flashes (LPC2000, AT91SAM7, STR7x, STR9x, LM3, and
130 STM32x). Preliminary support for various NAND flash controllers
131 (LPC3180, Orion, S3C24xx, more) controller is included.
132
133 @section OpenOCD Web Site
134
135 The OpenOCD web site provides the latest public news from the community:
136
137 @uref{http://openocd.berlios.de/web/}
138
139 @section Latest User's Guide:
140
141 The user's guide you are now reading may not be the latest one
142 available. A version for more recent code may be available.
143 Its HTML form is published irregularly at:
144
145 @uref{http://openocd.berlios.de/doc/html/index.html}
146
147 PDF form is likewise published at:
148
149 @uref{http://openocd.berlios.de/doc/pdf/openocd.pdf}
150
151 @section OpenOCD User's Forum
152
153 There is an OpenOCD forum (phpBB) hosted by SparkFun:
154
155 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
156
157
158 @node Developers
159 @chapter OpenOCD Developer Resources
160 @cindex developers
161
162 If you are interested in improving the state of OpenOCD's debugging and
163 testing support, new contributions will be welcome. Motivated developers
164 can produce new target, flash or interface drivers, improve the
165 documentation, as well as more conventional bug fixes and enhancements.
166
167 The resources in this chapter are available for developers wishing to explore
168 or expand the OpenOCD source code.
169
170 @section OpenOCD Subversion Repository
171
172 The ``Building From Source'' section provides instructions to retrieve
173 and and build the latest version of the OpenOCD source code.
174 @xref{Building OpenOCD}.
175
176 Developers that want to contribute patches to the OpenOCD system are
177 @b{strongly} encouraged to base their work off of the most recent trunk
178 revision. Patches created against older versions may require additional
179 work from their submitter in order to be updated for newer releases.
180
181 @section Doxygen Developer Manual
182
183 During the development of the 0.2.0 release, the OpenOCD project began
184 providing a Doxygen reference manual. This document contains more
185 technical information about the software internals, development
186 processes, and similar documentation:
187
188 @uref{http://openocd.berlios.de/doc/doxygen/index.html}
189
190 This document is a work-in-progress, but contributions would be welcome
191 to fill in the gaps. All of the source files are provided in-tree,
192 listed in the Doxyfile configuration in the top of the repository trunk.
193
194 @section OpenOCD Developer Mailing List
195
196 The OpenOCD Developer Mailing List provides the primary means of
197 communication between developers:
198
199 @uref{https://lists.berlios.de/mailman/listinfo/openocd-development}
200
201 All drivers developers are enouraged to also subscribe to the list of
202 SVN commits to keep pace with the ongoing changes:
203
204 @uref{https://lists.berlios.de/mailman/listinfo/openocd-svn}
205
206
207 @node Building OpenOCD
208 @chapter Building OpenOCD
209 @cindex building
210
211 @section Pre-Built Tools
212 If you are interested in getting actual work done rather than building
213 OpenOCD, then check if your interface supplier provides binaries for
214 you. Chances are that that binary is from some SVN version that is more
215 stable than SVN trunk where bleeding edge development takes place.
216
217 @section Packagers Please Read!
218
219 You are a @b{PACKAGER} of OpenOCD if you
220
221 @enumerate
222 @item @b{Sell dongles} and include pre-built binaries
223 @item @b{Supply tools} i.e.: A complete development solution
224 @item @b{Supply IDEs} like Eclipse, or RHIDE, etc.
225 @item @b{Build packages} i.e.: RPM files, or DEB files for a Linux Distro
226 @end enumerate
227
228 As a @b{PACKAGER}, you will experience first reports of most issues.
229 When you fix those problems for your users, your solution may help
230 prevent hundreds (if not thousands) of other questions from other users.
231
232 If something does not work for you, please work to inform the OpenOCD
233 developers know how to improve the system or documentation to avoid
234 future problems, and follow-up to help us ensure the issue will be fully
235 resolved in our future releases.
236
237 That said, the OpenOCD developers would also like you to follow a few
238 suggestions:
239
240 @enumerate
241 @item @b{Send patches, including config files, upstream.}
242 @item @b{Always build with printer ports enabled.}
243 @item @b{Try to use LIBFTDI + LIBUSB where possible. You cover more bases.}
244 @end enumerate
245
246 @itemize @bullet
247 @item @b{Why YES to LIBFTDI + LIBUSB?}
248 @itemize @bullet
249 @item @b{LESS} work - libusb perhaps already there
250 @item @b{LESS} work - identical code, multiple platforms
251 @item @b{MORE} dongles are supported
252 @item @b{MORE} platforms are supported
253 @item @b{MORE} complete solution
254 @end itemize
255 @item @b{Why not LIBFTDI + LIBUSB} (i.e.: ftd2xx instead)?
256 @itemize @bullet
257 @item @b{LESS} speed - some say it is slower
258 @item @b{LESS} complex to distribute (external dependencies)
259 @end itemize
260 @end itemize
261
262 @section Building From Source
263
264 You can download the current SVN version with an SVN client of your choice from the
265 following repositories:
266
267 @uref{svn://svn.berlios.de/openocd/trunk}
268
269 or
270
271 @uref{http://svn.berlios.de/svnroot/repos/openocd/trunk}
272
273 Using the SVN command line client, you can use the following command to fetch the
274 latest version (make sure there is no (non-svn) directory called "openocd" in the
275 current directory):
276
277 @example
278 svn checkout svn://svn.berlios.de/openocd/trunk openocd
279 @end example
280
281 If you prefer GIT based tools, the @command{git-svn} package works too:
282
283 @example
284 git svn clone -s svn://svn.berlios.de/openocd
285 @end example
286
287 Building OpenOCD from a repository requires a recent version of the
288 GNU autotools (autoconf >= 2.59 and automake >= 1.9).
289 For building on Windows,
290 you have to use Cygwin. Make sure that your @env{PATH} environment variable contains no
291 other locations with Unix utils (like UnxUtils) - these can't handle the Cygwin
292 paths, resulting in obscure dependency errors (This is an observation I've gathered
293 from the logs of one user - correct me if I'm wrong).
294
295 You further need the appropriate driver files, if you want to build support for
296 a FTDI FT2232 based interface:
297
298 @itemize @bullet
299 @item @b{ftdi2232} libftdi (@uref{http://www.intra2net.com/opensource/ftdi/})
300 @item @b{ftd2xx} libftd2xx (@uref{http://www.ftdichip.com/Drivers/D2XX.htm})
301 @item When using the Amontec JTAGkey, you have to get the drivers from the Amontec
302 homepage (@uref{http://www.amontec.com}). The JTAGkey uses a non-standard VID/PID.
303 @end itemize
304
305 libftdi is supported under Windows. Do not use versions earlier than 0.14.
306
307 In general, the D2XX driver provides superior performance (several times as fast),
308 but has the draw-back of being binary-only - though that isn't that bad, as it isn't
309 a kernel module, only a user space library.
310
311 To build OpenOCD (on both Linux and Cygwin), use the following commands:
312
313 @example
314 ./bootstrap
315 @end example
316
317 Bootstrap generates the configure script, and prepares building on your system.
318
319 @example
320 ./configure [options, see below]
321 @end example
322
323 Configure generates the Makefiles used to build OpenOCD.
324
325 @example
326 make
327 make install
328 @end example
329
330 Make builds OpenOCD, and places the final executable in ./src/, the last step, ``make install'' is optional.
331
332 The configure script takes several options, specifying which JTAG interfaces
333 should be included (among other things):
334
335 @itemize @bullet
336 @item
337 @option{--enable-parport} - Enable building the PC parallel port driver.
338 @item
339 @option{--enable-parport_ppdev} - Enable use of ppdev (/dev/parportN) for parport.
340 @item
341 @option{--enable-parport_giveio} - Enable use of giveio for parport instead of ioperm.
342 @item
343 @option{--enable-amtjtagaccel} - Enable building the Amontec JTAG-Accelerator driver.
344 @item
345 @option{--enable-ecosboard} - Enable building support for eCosBoard based JTAG debugger.
346 @item
347 @option{--enable-ioutil} - Enable ioutil functions - useful for standalone OpenOCD implementations.
348 @item
349 @option{--enable-httpd} - Enable builtin httpd server - useful for standalone OpenOCD implementations.
350 @item
351 @option{--enable-ep93xx} - Enable building support for EP93xx based SBCs.
352 @item
353 @option{--enable-at91rm9200} - Enable building support for AT91RM9200 based SBCs.
354 @item
355 @option{--enable-gw16012} - Enable building support for the Gateworks GW16012 JTAG programmer.
356 @item
357 @option{--enable-ft2232_ftd2xx} - Numerous USB type ARM JTAG dongles use the FT2232C chip from this FTDICHIP.COM chip (closed source).
358 @item
359 @option{--enable-ft2232_libftdi} - An open source (free) alternative to FTDICHIP.COM ftd2xx solution (Linux, MacOS, Cygwin).
360 @item
361 @option{--with-ftd2xx-win32-zipdir=PATH} - If using FTDICHIP.COM ft2232c driver,
362 give the directory where the Win32 FTDICHIP.COM 'CDM' driver zip file was unpacked.
363 @item
364 @option{--with-ftd2xx-linux-tardir=PATH} - If using FTDICHIP.COM ft2232c driver
365 on Linux, give the directory where the Linux driver's TAR.GZ file was unpacked.
366 @item
367 @option{--with-ftd2xx-lib=shared|static} - Linux only. Default: static. Specifies how the FTDICHIP.COM libftd2xx driver should be linked. Note: 'static' only works in conjunction with @option{--with-ftd2xx-linux-tardir}. The 'shared' value is supported (12/26/2008), however you must manually install the required header files and shared libraries in an appropriate place. This uses ``libusb'' internally.
368 @item
369 @option{--enable-presto_libftdi} - Enable building support for ASIX Presto programmer using the libftdi driver.
370 @item
371 @option{--enable-presto_ftd2xx} - Enable building support for ASIX Presto programmer using the FTD2XX driver.
372 @item
373 @option{--enable-usbprog} - Enable building support for the USBprog JTAG programmer.
374 @item
375 @option{--enable-oocd_trace} - Enable building support for the OpenOCD+trace ETM capture device.
376 @item
377 @option{--enable-jlink} - Enable building support for the Segger J-Link JTAG programmer.
378 @item
379 @option{--enable-vsllink} - Enable building support for the Versaloon-Link JTAG programmer.
380 @item
381 @option{--enable-rlink} - Enable building support for the Raisonance RLink JTAG programmer.
382 @item
383 @option{--enable-arm-jtag-ew} - Enable building support for the Olimex ARM-JTAG-EW programmer.
384 @item
385 @option{--enable-dummy} - Enable building the dummy port driver.
386 @end itemize
387
388 @section Parallel Port Dongles
389
390 If you want to access the parallel port using the PPDEV interface you have to specify
391 both the @option{--enable-parport} AND the @option{--enable-parport_ppdev} option since
392 the @option{--enable-parport_ppdev} option actually is an option to the parport driver
393 (see @uref{http://forum.sparkfun.com/viewtopic.php?t=3795} for more info).
394
395 The same is true for the @option{--enable-parport_giveio} option, you have to
396 use both the @option{--enable-parport} AND the @option{--enable-parport_giveio} option if you want to use giveio instead of ioperm parallel port access method.
397
398 @section FT2232C Based USB Dongles
399
400 There are 2 methods of using the FTD2232, either (1) using the
401 FTDICHIP.COM closed source driver, or (2) the open (and free) driver
402 libftdi. Some claim the (closed) FTDICHIP.COM solution is faster.
403
404 The FTDICHIP drivers come as either a (win32) ZIP file, or a (Linux)
405 TAR.GZ file. You must unpack them ``some where'' convient. As of this
406 writing (12/26/2008) FTDICHIP does not supply means to install these
407 files ``in an appropriate place'' As a result, there are two
408 ``./configure'' options that help.
409
410 Below is an example build process:
411
412 @enumerate
413 @item Check out the latest version of ``openocd'' from SVN.
414
415 @item If you are using the FTDICHIP.COM driver, download
416 and unpack the Windows or Linux FTD2xx drivers
417 (@uref{http://www.ftdichip.com/Drivers/D2XX.htm}).
418 If you are using the libftdi driver, install that package
419 (e.g. @command{apt-get install libftdi} on systems with APT).
420
421 @example
422 /home/duane/ftd2xx.win32 => the Cygwin/Win32 ZIP file contents
423 /home/duane/libftd2xx0.4.16 => the Linux TAR.GZ file contents
424 @end example
425
426 @item Configure with options resembling the following.
427
428 @enumerate a
429 @item Cygwin FTDICHIP solution:
430 @example
431 ./configure --prefix=/home/duane/mytools \
432 --enable-ft2232_ftd2xx \
433 --with-ftd2xx-win32-zipdir=/home/duane/ftd2xx.win32
434 @end example
435
436 @item Linux FTDICHIP solution:
437 @example
438 ./configure --prefix=/home/duane/mytools \
439 --enable-ft2232_ftd2xx \
440 --with-ft2xx-linux-tardir=/home/duane/libftd2xx0.4.16
441 @end example
442
443 @item Cygwin/Linux LIBFTDI solution ... assuming that
444 @itemize
445 @item For Windows -- that the Windows port of LIBUSB is in place.
446 @item For Linux -- that libusb has been built/installed and is in place.
447 @item That libftdi has been built and installed (relies on libusb).
448 @end itemize
449
450 Then configure the libftdi solution like this:
451
452 @example
453 ./configure --prefix=/home/duane/mytools \
454 --enable-ft2232_libftdi
455 @end example
456 @end enumerate
457
458 @item Then just type ``make'', and perhaps ``make install''.
459 @end enumerate
460
461
462 @section Miscellaneous Configure Options
463
464 @itemize @bullet
465 @item
466 @option{--disable-option-checking} - Ignore unrecognized @option{--enable} and @option{--with} options.
467 @item
468 @option{--enable-gccwarnings} - Enable extra gcc warnings during build.
469 Default is enabled.
470 @item
471 @option{--enable-release} - Enable building of an OpenOCD release, generally
472 this is for developers. It simply omits the svn version string when the
473 openocd @option{-v} is executed.
474 @end itemize
475
476 @node JTAG Hardware Dongles
477 @chapter JTAG Hardware Dongles
478 @cindex dongles
479 @cindex FTDI
480 @cindex wiggler
481 @cindex zy1000
482 @cindex printer port
483 @cindex USB Adapter
484 @cindex rtck
485
486 Defined: @b{dongle}: A small device that plugins into a computer and serves as
487 an adapter .... [snip]
488
489 In the OpenOCD case, this generally refers to @b{a small adapater} one
490 attaches to your computer via USB or the Parallel Printer Port. The
491 execption being the Zylin ZY1000 which is a small box you attach via
492 an ethernet cable. The Zylin ZY1000 has the advantage that it does not
493 require any drivers to be installed on the developer PC. It also has
494 a built in web interface. It supports RTCK/RCLK or adaptive clocking
495 and has a built in relay to power cycle targets remotely.
496
497
498 @section Choosing a Dongle
499
500 There are three things you should keep in mind when choosing a dongle.
501
502 @enumerate
503 @item @b{Voltage} What voltage is your target? 1.8, 2.8, 3.3, or 5V? Does your dongle support it?
504 @item @b{Connection} Printer Ports - Does your computer have one?
505 @item @b{Connection} Is that long printer bit-bang cable practical?
506 @item @b{RTCK} Do you require RTCK? Also known as ``adaptive clocking''
507 @end enumerate
508
509 @section Stand alone Systems
510
511 @b{ZY1000} See: @url{http://www.zylin.com/zy1000.html} Technically, not a
512 dongle, but a standalone box. The ZY1000 has the advantage that it does
513 not require any drivers installed on the developer PC. It also has
514 a built in web interface. It supports RTCK/RCLK or adaptive clocking
515 and has a built in relay to power cycle targets remotely.
516
517 @section USB FT2232 Based
518
519 There are many USB JTAG dongles on the market, many of them are based
520 on a chip from ``Future Technology Devices International'' (FTDI)
521 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
522 See: @url{http://www.ftdichip.com} for more information.
523 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
524 chips are starting to become available in JTAG adapters.
525
526 As of 28/Nov/2008, the following are supported:
527
528 @itemize @bullet
529 @item @b{usbjtag}
530 @* Link @url{http://www.hs-augsburg.de/~hhoegl/proj/usbjtag/usbjtag.html}
531 @item @b{jtagkey}
532 @* See: @url{http://www.amontec.com/jtagkey.shtml}
533 @item @b{oocdlink}
534 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
535 @item @b{signalyzer}
536 @* See: @url{http://www.signalyzer.com}
537 @item @b{evb_lm3s811}
538 @* See: @url{http://www.luminarymicro.com} - The Stellaris LM3S811 eval board has an FTD2232C chip built in.
539 @item @b{olimex-jtag}
540 @* See: @url{http://www.olimex.com}
541 @item @b{flyswatter}
542 @* See: @url{http://www.tincantools.com}
543 @item @b{turtelizer2}
544 @* See:
545 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
546 @url{http://www.ethernut.de}
547 @item @b{comstick}
548 @* Link: @url{http://www.hitex.com/index.php?id=383}
549 @item @b{stm32stick}
550 @* Link @url{http://www.hitex.com/stm32-stick}
551 @item @b{axm0432_jtag}
552 @* Axiom AXM-0432 Link @url{http://www.axman.com}
553 @item @b{cortino}
554 @* Link @url{http://www.hitex.com/index.php?id=cortino}
555 @end itemize
556
557 @section USB JLINK based
558 There are several OEM versions of the Segger @b{JLINK} adapter. It is
559 an example of a micro controller based JTAG adapter, it uses an
560 AT91SAM764 internally.
561
562 @itemize @bullet
563 @item @b{ATMEL SAMICE} Only works with ATMEL chips!
564 @* Link: @url{http://www.atmel.com/dyn/products/tools_card.asp?tool_id=3892}
565 @item @b{SEGGER JLINK}
566 @* Link: @url{http://www.segger.com/jlink.html}
567 @item @b{IAR J-Link}
568 @* Link: @url{http://www.iar.com/website1/1.0.1.0/369/1/index.php}
569 @end itemize
570
571 @section USB RLINK based
572 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer, permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for SWD and not JTAG, thus not supported.
573
574 @itemize @bullet
575 @item @b{Raisonance RLink}
576 @* Link: @url{http://www.raisonance.com/products/RLink.php}
577 @item @b{STM32 Primer}
578 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
579 @item @b{STM32 Primer2}
580 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
581 @end itemize
582
583 @section USB Other
584 @itemize @bullet
585 @item @b{USBprog}
586 @* Link: @url{http://www.embedded-projects.net/usbprog} - which uses an Atmel MEGA32 and a UBN9604
587
588 @item @b{USB - Presto}
589 @* Link: @url{http://tools.asix.net/prg_presto.htm}
590
591 @item @b{Versaloon-Link}
592 @* Link: @url{http://www.simonqian.com/en/Versaloon}
593
594 @item @b{ARM-JTAG-EW}
595 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
596 @end itemize
597
598 @section IBM PC Parallel Printer Port Based
599
600 The two well known ``JTAG Parallel Ports'' cables are the Xilnx DLC5
601 and the MacGraigor Wiggler. There are many clones and variations of
602 these on the market.
603
604 @itemize @bullet
605
606 @item @b{Wiggler} - There are many clones of this.
607 @* Link: @url{http://www.macraigor.com/wiggler.htm}
608
609 @item @b{DLC5} - From XILINX - There are many clones of this
610 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
611 produced, PDF schematics are easily found and it is easy to make.
612
613 @item @b{Amontec - JTAG Accelerator}
614 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
615
616 @item @b{GW16402}
617 @* Link: @url{http://www.gateworks.com/products/avila_accessories/gw16042.php}
618
619 @item @b{Wiggler2}
620 @*@uref{http://www.ccac.rwth-aachen.de/@/~michaels/@/index.php/hardware/@/armjtag,
621 Improved parallel-port wiggler-style JTAG adapter}
622
623 @item @b{Wiggler_ntrst_inverted}
624 @* Yet another variation - See the source code, src/jtag/parport.c
625
626 @item @b{old_amt_wiggler}
627 @* Unknown - probably not on the market today
628
629 @item @b{arm-jtag}
630 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
631
632 @item @b{chameleon}
633 @* Link: @url{http://www.amontec.com/chameleon.shtml}
634
635 @item @b{Triton}
636 @* Unknown.
637
638 @item @b{Lattice}
639 @* ispDownload from Lattice Semiconductor
640 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
641
642 @item @b{flashlink}
643 @* From ST Microsystems;
644 @uref{http://www.st.com/stonline/@/products/literature/um/7889.pdf,
645 FlashLINK JTAG programing cable for PSD and uPSD}
646
647 @end itemize
648
649 @section Other...
650 @itemize @bullet
651
652 @item @b{ep93xx}
653 @* An EP93xx based Linux machine using the GPIO pins directly.
654
655 @item @b{at91rm9200}
656 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
657
658 @end itemize
659
660 @node Running
661 @chapter Running
662 @cindex running OpenOCD
663 @cindex --configfile
664 @cindex --debug_level
665 @cindex --logfile
666 @cindex --search
667
668 The @option{--help} option shows:
669 @verbatim
670 bash$ openocd --help
671
672 --help | -h display this help
673 --version | -v display OpenOCD version
674 --file | -f use configuration file <name>
675 --search | -s dir to search for config files and scripts
676 --debug | -d set debug level <0-3>
677 --log_output | -l redirect log output to file <name>
678 --command | -c run <command>
679 --pipe | -p use pipes when talking to gdb
680 @end verbatim
681
682 By default OpenOCD reads the file configuration file ``openocd.cfg''
683 in the current directory. To specify a different (or multiple)
684 configuration file, you can use the ``-f'' option. For example:
685
686 @example
687 openocd -f config1.cfg -f config2.cfg -f config3.cfg
688 @end example
689
690 Once started, OpenOCD runs as a daemon, waiting for connections from
691 clients (Telnet, GDB, Other).
692
693 If you are having problems, you can enable internal debug messages via
694 the ``-d'' option.
695
696 Also it is possible to interleave commands w/config scripts using the
697 @option{-c} command line switch.
698
699 To enable debug output (when reporting problems or working on OpenOCD
700 itself), use the @option{-d} command line switch. This sets the
701 @option{debug_level} to "3", outputting the most information,
702 including debug messages. The default setting is "2", outputting only
703 informational messages, warnings and errors. You can also change this
704 setting from within a telnet or gdb session using @option{debug_level
705 <n>} @xref{debug_level}.
706
707 You can redirect all output from the daemon to a file using the
708 @option{-l <logfile>} switch.
709
710 Search paths for config/script files can be added to OpenOCD by using
711 the @option{-s <search>} switch. The current directory and the OpenOCD
712 target library is in the search path by default.
713
714 For details on the @option{-p} option. @xref{Connecting to GDB}.
715
716 Note! OpenOCD will launch the GDB & telnet server even if it can not
717 establish a connection with the target. In general, it is possible for
718 the JTAG controller to be unresponsive until the target is set up
719 correctly via e.g. GDB monitor commands in a GDB init script.
720
721 @node OpenOCD Project Setup
722 @chapter OpenOCD Project Setup
723
724 To use OpenOCD with your development projects, you need to do more than
725 just connecting the JTAG adapter hardware (dongle) to your development board
726 and then starting the OpenOCD server.
727 You also need to configure that server so that it knows
728 about that adapter and board, and helps your work.
729
730 @section Hooking up the JTAG Adapter
731
732 Today's most common case is a dongle with a JTAG cable on one side
733 (such as a ribbon cable with a 10-pin or 20-pin IDC connector)
734 and a USB cable on the other.
735 Instead of USB, some cables use Ethernet;
736 older ones may use a PC parallel port, or even a serial port.
737
738 @enumerate
739 @item @emph{Start with power to your target board turned off},
740 and nothing connected to your JTAG adapter.
741 If you're particularly paranoid, unplug power to the board.
742 It's important to have the ground signal properly set up,
743 unless you are using a JTAG adapter which provides
744 galvanic isolation between the target board and the
745 debugging host.
746
747 @item @emph{Be sure it's the right kind of JTAG connector.}
748 If your dongle has a 20-pin ARM connector, you need some kind
749 of adapter (or octopus, see below) to hook it up to
750 boards using 14-pin or 10-pin connectors ... or to 20-pin
751 connectors which don't use ARM's pinout.
752
753 In the same vein, make sure the voltage levels are compatible.
754 Not all JTAG adapters have the level shifters needed to work
755 with 1.2 Volt boards.
756
757 @item @emph{Be certain the cable is properly oriented} or you might
758 damage your board. In most cases there are only two possible
759 ways to connect the cable.
760 Connect the JTAG cable from your adapter to the board.
761 Be sure it's firmly connected.
762
763 In the best case, the connector is keyed to physically
764 prevent you from inserting it wrong.
765 This is most often done using a slot on the board's male connector
766 housing, which must match a key on the JTAG cable's female connector.
767 If there's no housing, then you must look carefully and
768 make sure pin 1 on the cable hooks up to pin 1 on the board.
769 Ribbon cables are frequently all grey except for a wire on one
770 edge, which is red. The red wire is pin 1.
771
772 Sometimes dongles provide cables where one end is an ``octopus'' of
773 color coded single-wire connectors, instead of a connector block.
774 These are great when converting from one JTAG pinout to another,
775 but are tedious to set up.
776 Use these with connector pinout diagrams to help you match up the
777 adapter signals to the right board pins.
778
779 @item @emph{Connect the adapter's other end} once the JTAG cable is connected.
780 A USB, parallel, or serial port connector will go to the host which
781 you are using to run OpenOCD.
782 For Ethernet, consult the documentation and your network administrator.
783
784 For USB based JTAG adapters you have an easy sanity check at this point:
785 does the host operating system see the JTAG adapter?
786
787 @item @emph{Connect the adapter's power supply, if needed.}
788 This step is primarily for non-USB adapters,
789 but sometimes USB adapters need extra power.
790
791 @item @emph{Power up the target board.}
792 Unless you just let the magic smoke escape,
793 you're now ready to set up the OpenOCD server
794 so you can use JTAG to work with that board.
795
796 @end enumerate
797
798 Talk with the OpenOCD server using
799 telnet (@code{telnet localhost 4444} on many systems) or GDB.
800 @xref{GDB and OpenOCD}.
801
802 @section Project Directory
803
804 There are many ways you can configure OpenOCD and start it up.
805
806 A simple way to organize them all involves keeping a
807 single directory for your work with a given board.
808 When you start OpenOCD from that directory,
809 it searches there first for configuration files
810 and for code you upload to the target board.
811 It is also be the natural place to write files,
812 such as log files and data you download from the board.
813
814 @section Configuration Basics
815
816 There are two basic ways of configuring OpenOCD, and
817 a variety of ways you can mix them.
818 Think of the difference as just being how you start the server:
819
820 @itemize
821 @item Many @option{-f file} or @option{-c command} options on the command line
822 @item No options, but a @dfn{user config file}
823 in the current directory named @file{openocd.cfg}
824 @end itemize
825
826 Here is an example @file{openocd.cfg} file for a setup
827 using a Signalyzer FT2232-based JTAG adapter to talk to
828 a board with an Atmel AT91SAM7X256 microcontroller:
829
830 @example
831 source [find interface/signalyzer.cfg]
832
833 # GDB can also flash my flash!
834 gdb_memory_map enable
835 gdb_flash_program enable
836
837 source [find target/sam7x256.cfg]
838 @end example
839
840 Here is the command line equivalent of that configuration:
841
842 @example
843 openocd -f interface/signalyzer.cfg \
844 -c "gdb_memory_map enable" \
845 -c "gdb_flash_program enable" \
846 -f target/sam7x256.cfg
847 @end example
848
849 You could wrap such long command lines in shell scripts,
850 each supporting a different development task.
851 One might re-flash the board with specific firmware version.
852 Another might set up a particular debugging or run-time environment.
853
854 Here we will focus on the simpler solution: one user config
855 file, including basic configuration plus any TCL procedures
856 to simplify your work.
857
858 @section User Config Files
859 @cindex config file
860 @cindex user config file
861
862 A user configuration file ties together all the parts of a project
863 in one place.
864 One of the following will match your situation best:
865
866 @itemize
867 @item Ideally almost everything comes from configuration files
868 provided by someone else.
869 For example, OpenOCD distributes a @file{scripts} directory
870 (probably in @file{/usr/share/openocd/scripts} on Linux);
871 board and tool vendors can provide these too.
872 The AT91SAM7X256 example above works this way.
873
874 Three main types of non-user configuration file each have their
875 own subdirectory in the @file{scripts} directory:
876
877 @enumerate
878 @item @b{interface} -- one for each kind of JTAG adapter/dongle
879 @item @b{board} -- one for each different board
880 @item @b{target} -- the chips which integrate CPUs and other JTAG TAPs
881 @end enumerate
882
883 Best case: include just two files, and they handle everything else.
884 The first is an interface config file.
885 The second is board-specific, and it sets up the JTAG TAPs and
886 their GDB targets (by deferring to some @file{target.cfg} file),
887 declares all flash memory, and leaves you nothing to do except
888 meet your deadline:
889
890 @example
891 source [find interface/olimex-jtag-tiny.cfg]
892 source [find board/csb337.cfg]
893 @end example
894
895 Boards with a single microcontroller often won't need more
896 than the target config file, as in the AT91SAM7X256 example.
897 That's because there is no external memory (flash, DDR RAM), and
898 the board differences are encapsulated by application code.
899
900 @item You can often reuse some standard config files but
901 need to write a few new ones, probably a @file{board.cfg} file.
902 You will be using commands described later in this User's Guide,
903 and working with the guidelines in the next chapter.
904
905 For example, there may be configuration files for your JTAG adapter
906 and target chip, but you need a new board-specific config file
907 giving access to your particular flash chips.
908 Or you might need to write another target chip configuration file
909 for a new chip built around the Cortex M3 core.
910
911 @quotation Note
912 When you write new configuration files, please submit
913 them for inclusion in the next OpenOCD release.
914 For example, a @file{board/newboard.cfg} file will help the
915 next users of that board, and a @file{target/newcpu.cfg}
916 will help support users of any board using that chip.
917 @end quotation
918
919 @item
920 You may may need to write some C code.
921 It may be as simple as a supporting a new new ft2232 or parport
922 based dongle; a bit more involved, like a NAND or NOR flash
923 controller driver; or a big piece of work like supporting
924 a new chip architecture.
925 @end itemize
926
927 Reuse the existing config files when you can.
928 Look first in the @file{scripts/boards} area, then @file{scripts/targets}.
929 You may find a board configuration that's a good example to follow.
930
931 When you write config files, separate the reusable parts
932 (things every user of that interface, chip, or board needs)
933 from ones specific to your environment and debugging approach.
934
935 For example, a @code{gdb-attach} event handler that invokes
936 the @command{reset init} command will interfere with debugging
937 early boot code, which performs some of the same actions
938 that the @code{reset-init} event handler does.
939 Likewise, the @command{arm9tdmi vector_catch} command (or
940 its @command{xscale vector_catch} sibling) can be a timesaver
941 during some debug sessions, but don't make everyone use that either.
942 Keep those kinds of debugging aids in your user config file.
943
944 @section Project-Specific Utilities
945
946 A few project-specific utility
947 routines may well speed up your work.
948 Write them, and keep them in your project's user config file.
949
950 For example, if you are making a boot loader work on a
951 board, it's nice to be able to debug the ``after it's
952 loaded to RAM'' parts separately from the finicky early
953 code which sets up the DDR RAM controller and clocks.
954 A script like this one, or a more GDB-aware sibling,
955 may help:
956
957 @example
958 proc ramboot @{ @} @{
959 # Reset, running the target's "reset-init" scripts
960 # to initialize clocks and the DDR RAM controller.
961 # Leave the CPU halted.
962 reset init
963
964 # Load CONFIG_SKIP_LOWLEVEL_INIT version into DDR RAM.
965 load_image u-boot.bin 0x20000000
966
967 # Start running.
968 resume 0x20000000
969 @}
970 @end example
971
972 Then once that code is working you will need to make it
973 boot from NOR flash; a different utility would help.
974 Alternatively, some developers write to flash using GDB.
975 (You might use a similar script if you're working with a flash
976 based microcontroller application instead of a boot loader.)
977
978 @example
979 proc newboot @{ @} @{
980 # Reset, leaving the CPU halted. The "reset-init" event
981 # proc gives faster access to the CPU and to NOR flash;
982 # "reset halt" would be slower.
983 reset init
984
985 # Write standard version of U-Boot into the first two
986 # sectors of NOR flash ... the standard version should
987 # do the same lowlevel init as "reset-init".
988 flash protect 0 0 1 off
989 flash erase_sector 0 0 1
990 flash write_bank 0 u-boot.bin 0x0
991 flash protect 0 0 1 on
992
993 # Reboot from scratch using that new boot loader.
994 reset run
995 @}
996 @end example
997
998 You may need more complicated utility procedures when booting
999 from NAND.
1000 That often involves an extra bootloader stage,
1001 running from on-chip SRAM to perform DDR RAM setup so it can load
1002 the main bootloader code (which won't fit into that SRAM).
1003
1004 Other helper scripts might be used to write production system images,
1005 involving considerably more than just a three stage bootloader.
1006
1007
1008 @node Config File Guidelines
1009 @chapter Config File Guidelines
1010
1011 This section/chapter is aimed at developers and integrators of
1012 OpenOCD. These are guidelines for creating new boards and new target
1013 configurations as of 28/Nov/2008.
1014
1015 However, you, the user of OpenOCD, should be somewhat familiar with
1016 this section as it should help explain some of the internals of what
1017 you might be looking at.
1018
1019 The user should find the following directories under @t{$(INSTALLDIR)/lib/openocd} :
1020
1021 @itemize @bullet
1022 @item @b{interface}
1023 @*Think JTAG Dongle. Files that configure the JTAG dongle go here.
1024 @item @b{board}
1025 @* Think Circuit Board, PWA, PCB, they go by many names. Board files
1026 contain initialization items that are specific to a board - for
1027 example: The SDRAM initialization sequence for the board, or the type
1028 of external flash and what address it is found at. Any initialization
1029 sequence to enable that external flash or SDRAM should be found in the
1030 board file. Boards may also contain multiple targets, i.e.: Two CPUs, or
1031 a CPU and an FPGA or CPLD.
1032 @item @b{target}
1033 @* Think chip. The ``target'' directory represents the JTAG TAPs
1034 on a chip
1035 which OpenOCD should control, not a board. Two common types of targets
1036 are ARM chips and FPGA or CPLD chips.
1037 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
1038 the target config file defines all of them.
1039 @end itemize
1040
1041 @b{If needed...} The user in their ``openocd.cfg'' file or the board
1042 file might override a specific feature in any of the above files by
1043 setting a variable or two before sourcing the target file. Or adding
1044 various commands specific to their situation.
1045
1046 @section Interface Config Files
1047 @cindex config file
1048
1049 The user should be able to source one of these files via a command like this:
1050
1051 @example
1052 source [find interface/FOOBAR.cfg]
1053 Or:
1054 openocd -f interface/FOOBAR.cfg
1055 @end example
1056
1057 A preconfigured interface file should exist for every interface in use
1058 today, that said, perhaps some interfaces have only been used by the
1059 sole developer who created it.
1060
1061 Interface files should be found in @t{$(INSTALLDIR)/lib/openocd/interface}
1062
1063 @section Board Config Files
1064 @cindex config file
1065
1066 @b{Note: BOARD directory NEW as of 28/nov/2008}
1067
1068 The user should be able to source one of these files via a command like this:
1069
1070 @example
1071 source [find board/FOOBAR.cfg]
1072 Or:
1073 openocd -f board/FOOBAR.cfg
1074 @end example
1075
1076
1077 The board file should contain one or more @t{source [find
1078 target/FOO.cfg]} statements along with any board specific things.
1079
1080 In summary the board files should contain (if present)
1081
1082 @enumerate
1083 @item External flash configuration (i.e.: NOR flash on CS0, two NANDs on CS2)
1084 @item SDRAM configuration (size, speed, etc.
1085 @item Board specific IO configuration (i.e.: GPIO pins might disable a 2nd flash)
1086 @item Multiple TARGET source statements
1087 @item Reset configuration
1088 @item All things that are not ``inside a chip''
1089 @item Things inside a chip go in a 'target' file
1090 @end enumerate
1091
1092 @section Target Config Files
1093 @cindex config file
1094
1095 The user should be able to source one of these files via a command like this:
1096
1097 @example
1098 source [find target/FOOBAR.cfg]
1099 Or:
1100 openocd -f target/FOOBAR.cfg
1101 @end example
1102
1103 In summary the target files should contain
1104
1105 @enumerate
1106 @item Set defaults
1107 @item Add TAPs to the scan chain
1108 @item Add CPU targets
1109 @item CPU/Chip/CPU-Core specific features
1110 @item On-Chip flash
1111 @end enumerate
1112
1113 @subsection Important variable names
1114
1115 By default, the end user should never need to set these
1116 variables. However, if the user needs to override a setting they only
1117 need to set the variable in a simple way.
1118
1119 @itemize @bullet
1120 @item @b{CHIPNAME}
1121 @* This gives a name to the overall chip, and is used as part of the
1122 tap identifier dotted name.
1123 @item @b{ENDIAN}
1124 @* By default little - unless the chip or board is not normally used that way.
1125 @item @b{CPUTAPID}
1126 @* When OpenOCD examines the JTAG chain, it will attempt to identify
1127 every chip. If the @t{-expected-id} is nonzero, OpenOCD attempts
1128 to verify the tap id number verses configuration file and may issue an
1129 error or warning like this. The hope is that this will help to pinpoint
1130 problems in OpenOCD configurations.
1131
1132 @example
1133 Info: JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
1134 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
1135 Error: ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678,
1136 Got: 0x3f0f0f0f
1137 Error: ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
1138 Error: ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
1139 @end example
1140
1141 @item @b{_TARGETNAME}
1142 @* By convention, this variable is created by the target configuration
1143 script. The board configuration file may make use of this variable to
1144 configure things like a ``reset init'' script, or other things
1145 specific to that board and that target.
1146
1147 If the chip has 2 targets, use the names @b{_TARGETNAME0},
1148 @b{_TARGETNAME1}, ... etc.
1149
1150 @b{Remember:} The ``board file'' may include multiple targets.
1151
1152 At no time should the name ``target0'' (the default target name if
1153 none was specified) be used. The name ``target0'' is a hard coded name
1154 - the next target on the board will be some other number.
1155 In the same way, avoid using target numbers even when they are
1156 permitted; use the right target name(s) for your board.
1157
1158 The user (or board file) should reasonably be able to:
1159
1160 @example
1161 source [find target/FOO.cfg]
1162 $_TARGETNAME configure ... FOO specific parameters
1163
1164 source [find target/BAR.cfg]
1165 $_TARGETNAME configure ... BAR specific parameters
1166 @end example
1167
1168 @end itemize
1169
1170 @subsection Tcl Variables Guide Line
1171 The Full Tcl/Tk language supports ``namespaces'' - JIM-Tcl does not.
1172
1173 Thus the rule we follow in OpenOCD is this: Variables that begin with
1174 a leading underscore are temporary in nature, and can be modified and
1175 used at will within a ?TARGET? configuration file.
1176
1177 @b{EXAMPLE:} The user should be able to do this:
1178
1179 @example
1180 # Board has 3 chips,
1181 # PXA270 #1 network side, big endian
1182 # PXA270 #2 video side, little endian
1183 # Xilinx Glue logic
1184 set CHIPNAME network
1185 set ENDIAN big
1186 source [find target/pxa270.cfg]
1187 # variable: _TARGETNAME = network.cpu
1188 # other commands can refer to the "network.cpu" tap.
1189 $_TARGETNAME configure .... params for this CPU..
1190
1191 set ENDIAN little
1192 set CHIPNAME video
1193 source [find target/pxa270.cfg]
1194 # variable: _TARGETNAME = video.cpu
1195 # other commands can refer to the "video.cpu" tap.
1196 $_TARGETNAME configure .... params for this CPU..
1197
1198 unset ENDIAN
1199 set CHIPNAME xilinx
1200 source [find target/spartan3.cfg]
1201
1202 # Since $_TARGETNAME is temporal..
1203 # these names still work!
1204 network.cpu configure ... params
1205 video.cpu configure ... params
1206 @end example
1207
1208 @subsection Default Value Boiler Plate Code
1209
1210 All target configuration files should start with this (or a modified form)
1211
1212 @example
1213 # SIMPLE example
1214 if @{ [info exists CHIPNAME] @} @{
1215 set _CHIPNAME $CHIPNAME
1216 @} else @{
1217 set _CHIPNAME sam7x256
1218 @}
1219
1220 if @{ [info exists ENDIAN] @} @{
1221 set _ENDIAN $ENDIAN
1222 @} else @{
1223 set _ENDIAN little
1224 @}
1225
1226 if @{ [info exists CPUTAPID ] @} @{
1227 set _CPUTAPID $CPUTAPID
1228 @} else @{
1229 set _CPUTAPID 0x3f0f0f0f
1230 @}
1231 @end example
1232
1233 @subsection Adding TAPs to the Scan Chain
1234 After the ``defaults'' are set up,
1235 add the TAPs on each chip to the JTAG scan chain.
1236 @xref{TAP Declaration}, and the naming convention
1237 for taps.
1238
1239 In the simplest case the chip has only one TAP,
1240 probably for a CPU or FPGA.
1241 The config file for the Atmel AT91SAM7X256
1242 looks (in part) like this:
1243
1244 @example
1245 jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf \
1246 -expected-id $_CPUTAPID
1247 @end example
1248
1249 A board with two such at91sam7 chips would be able
1250 to source such a config file twice, with different
1251 values for @code{CHIPNAME}, so
1252 it adds a different TAP each time.
1253
1254 There are more complex examples too, with chips that have
1255 multiple TAPs. Ones worth looking at include:
1256
1257 @itemize
1258 @item @file{target/omap3530.cfg} -- with a disabled ARM, and a JRC
1259 (there's a DSP too, which is not listed)
1260 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1261 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1262 is not currently used)
1263 @end itemize
1264
1265 @subsection Add CPU targets
1266
1267 After adding a TAP for a CPU, you should set it up so that
1268 GDB and other commands can use it.
1269 @xref{CPU Configuration}.
1270 For the at91sam7 example above, the command can look like this:
1271
1272 @example
1273 set _TARGETNAME $_CHIPNAME.cpu
1274 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1275 @end example
1276
1277 Work areas are small RAM areas associated with CPU targets.
1278 They are used by OpenOCD to speed up downloads,
1279 and to download small snippets of code to program flash chips.
1280 If the chip includes a form of ``on-chip-ram'' - and many do - define
1281 a work area if you can.
1282 Again using the at91sam7 as an example, this can look like:
1283
1284 @example
1285 $_TARGETNAME configure -work-area-phys 0x00200000 \
1286 -work-area-size 0x4000 -work-area-backup 0
1287 @end example
1288
1289 @subsection Chip Reset Setup
1290
1291 As a rule, you should put the @command{reset_config} command
1292 into the board file. Most things you think you know about a
1293 chip can be tweaked by the board.
1294
1295 Some chips have specific ways the TRST and SRST signals are
1296 managed. In the unusual case that these are @emph{chip specific}
1297 and can never be changed by board wiring, they could go here.
1298
1299 Some chips need special attention during reset handling if
1300 they're going to be used with JTAG.
1301 An example might be needing to send some commands right
1302 after the target's TAP has been reset, providing a
1303 @code{reset-deassert-post} event handler that writes a chip
1304 register to report that JTAG debugging is being done.
1305
1306 @subsection ARM Core Specific Hacks
1307
1308 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1309 special high speed download features - enable it.
1310
1311 If present, the MMU, the MPU and the CACHE should be disabled.
1312
1313 Some ARM cores are equipped with trace support, which permits
1314 examination of the instruction and data bus activity. Trace
1315 activity is controlled through an ``Embedded Trace Module'' (ETM)
1316 on one of the core's scan chains. The ETM emits voluminous data
1317 through a ``trace port''. (@xref{ARM Tracing}.)
1318 If you are using an external trace port,
1319 configure it in your board config file.
1320 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1321 configure it in your target config file.
1322
1323 @example
1324 etm config $_TARGETNAME 16 normal full etb
1325 etb config $_TARGETNAME $_CHIPNAME.etb
1326 @end example
1327
1328 @subsection Internal Flash Configuration
1329
1330 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1331
1332 @b{Never ever} in the ``target configuration file'' define any type of
1333 flash that is external to the chip. (For example a BOOT flash on
1334 Chip Select 0.) Such flash information goes in a board file - not
1335 the TARGET (chip) file.
1336
1337 Examples:
1338 @itemize @bullet
1339 @item at91sam7x256 - has 256K flash YES enable it.
1340 @item str912 - has flash internal YES enable it.
1341 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1342 @item pxa270 - again - CS0 flash - it goes in the board file.
1343 @end itemize
1344
1345 @node About JIM-Tcl
1346 @chapter About JIM-Tcl
1347 @cindex JIM Tcl
1348 @cindex tcl
1349
1350 OpenOCD includes a small ``TCL Interpreter'' known as JIM-TCL. You can
1351 learn more about JIM here: @url{http://jim.berlios.de}
1352
1353 @itemize @bullet
1354 @item @b{JIM vs. Tcl}
1355 @* JIM-TCL is a stripped down version of the well known Tcl language,
1356 which can be found here: @url{http://www.tcl.tk}. JIM-Tcl has far
1357 fewer features. JIM-Tcl is a single .C file and a single .H file and
1358 impliments the basic Tcl command set along. In contrast: Tcl 8.6 is a
1359 4.2 MB .zip file containing 1540 files.
1360
1361 @item @b{Missing Features}
1362 @* Our practice has been: Add/clone the real Tcl feature if/when
1363 needed. We welcome JIM Tcl improvements, not bloat.
1364
1365 @item @b{Scripts}
1366 @* OpenOCD configuration scripts are JIM Tcl Scripts. OpenOCD's
1367 command interpreter today (28/nov/2008) is a mixture of (newer)
1368 JIM-Tcl commands, and (older) the orginal command interpreter.
1369
1370 @item @b{Commands}
1371 @* At the OpenOCD telnet command line (or via the GDB mon command) one
1372 can type a Tcl for() loop, set variables, etc.
1373
1374 @item @b{Historical Note}
1375 @* JIM-Tcl was introduced to OpenOCD in spring 2008.
1376
1377 @item @b{Need a crash course in Tcl?}
1378 @*@xref{Tcl Crash Course}.
1379 @end itemize
1380
1381 @node Daemon Configuration
1382 @chapter Daemon Configuration
1383 @cindex initialization
1384 The commands here are commonly found in the openocd.cfg file and are
1385 used to specify what TCP/IP ports are used, and how GDB should be
1386 supported.
1387
1388 @section Configuration Stage
1389 @cindex configuration stage
1390 @cindex configuration command
1391
1392 When the OpenOCD server process starts up, it enters a
1393 @emph{configuration stage} which is the only time that
1394 certain commands, @emph{configuration commands}, may be issued.
1395 Those configuration commands include declaration of TAPs
1396 and other basic setup.
1397 The server must leave the configuration stage before it
1398 may access or activate TAPs.
1399 After it leaves this stage, configuration commands may no
1400 longer be issued.
1401
1402 @deffn {Config Command} init
1403 This command terminates the configuration stage and
1404 enters the normal command mode. This can be useful to add commands to
1405 the startup scripts and commands such as resetting the target,
1406 programming flash, etc. To reset the CPU upon startup, add "init" and
1407 "reset" at the end of the config script or at the end of the OpenOCD
1408 command line using the @option{-c} command line switch.
1409
1410 If this command does not appear in any startup/configuration file
1411 OpenOCD executes the command for you after processing all
1412 configuration files and/or command line options.
1413
1414 @b{NOTE:} This command normally occurs at or near the end of your
1415 openocd.cfg file to force OpenOCD to ``initialize'' and make the
1416 targets ready. For example: If your openocd.cfg file needs to
1417 read/write memory on your target, @command{init} must occur before
1418 the memory read/write commands. This includes @command{nand probe}.
1419 @end deffn
1420
1421 @section TCP/IP Ports
1422 @cindex TCP port
1423 @cindex server
1424 @cindex port
1425 @cindex security
1426 The OpenOCD server accepts remote commands in several syntaxes.
1427 Each syntax uses a different TCP/IP port, which you may specify
1428 only during configuration (before those ports are opened).
1429
1430 For reasons including security, you may wish to prevent remote
1431 access using one or more of these ports.
1432 In such cases, just specify the relevant port number as zero.
1433 If you disable all access through TCP/IP, you will need to
1434 use the command line @option{-pipe} option.
1435
1436 @deffn {Command} gdb_port (number)
1437 @cindex GDB server
1438 Specify or query the first port used for incoming GDB connections.
1439 The GDB port for the
1440 first target will be gdb_port, the second target will listen on gdb_port + 1, and so on.
1441 When not specified during the configuration stage,
1442 the port @var{number} defaults to 3333.
1443 When specified as zero, this port is not activated.
1444 @end deffn
1445
1446 @deffn {Command} tcl_port (number)
1447 Specify or query the port used for a simplified RPC
1448 connection that can be used by clients to issue TCL commands and get the
1449 output from the Tcl engine.
1450 Intended as a machine interface.
1451 When not specified during the configuration stage,
1452 the port @var{number} defaults to 6666.
1453 When specified as zero, this port is not activated.
1454 @end deffn
1455
1456 @deffn {Command} telnet_port (number)
1457 Specify or query the
1458 port on which to listen for incoming telnet connections.
1459 This port is intended for interaction with one human through TCL commands.
1460 When not specified during the configuration stage,
1461 the port @var{number} defaults to 4444.
1462 When specified as zero, this port is not activated.
1463 @end deffn
1464
1465 @anchor{GDB Configuration}
1466 @section GDB Configuration
1467 @cindex GDB
1468 @cindex GDB configuration
1469 You can reconfigure some GDB behaviors if needed.
1470 The ones listed here are static and global.
1471 @xref{Target Configuration}, about configuring individual targets.
1472 @xref{Target Events}, about configuring target-specific event handling.
1473
1474 @anchor{gdb_breakpoint_override}
1475 @deffn {Command} gdb_breakpoint_override [@option{hard}|@option{soft}|@option{disable}]
1476 Force breakpoint type for gdb @command{break} commands.
1477 This option supports GDB GUIs which don't
1478 distinguish hard versus soft breakpoints, if the default OpenOCD and
1479 GDB behaviour is not sufficient. GDB normally uses hardware
1480 breakpoints if the memory map has been set up for flash regions.
1481 @end deffn
1482
1483 @deffn {Config command} gdb_detach (@option{resume}|@option{reset}|@option{halt}|@option{nothing})
1484 Configures what OpenOCD will do when GDB detaches from the daemon.
1485 Default behaviour is @option{resume}.
1486 @end deffn
1487
1488 @anchor{gdb_flash_program}
1489 @deffn {Config command} gdb_flash_program (@option{enable}|@option{disable})
1490 Set to @option{enable} to cause OpenOCD to program the flash memory when a
1491 vFlash packet is received.
1492 The default behaviour is @option{enable}.
1493 @end deffn
1494
1495 @deffn {Config command} gdb_memory_map (@option{enable}|@option{disable})
1496 Set to @option{enable} to cause OpenOCD to send the memory configuration to GDB when
1497 requested. GDB will then know when to set hardware breakpoints, and program flash
1498 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
1499 for flash programming to work.
1500 Default behaviour is @option{enable}.
1501 @xref{gdb_flash_program}.
1502 @end deffn
1503
1504 @deffn {Config command} gdb_report_data_abort (@option{enable}|@option{disable})
1505 Specifies whether data aborts cause an error to be reported
1506 by GDB memory read packets.
1507 The default behaviour is @option{disable};
1508 use @option{enable} see these errors reported.
1509 @end deffn
1510
1511 @anchor{Event Polling}
1512 @section Event Polling
1513
1514 Hardware debuggers are parts of asynchronous systems,
1515 where significant events can happen at any time.
1516 The OpenOCD server needs to detect some of these events,
1517 so it can report them to through TCL command line
1518 or to GDB.
1519
1520 Examples of such events include:
1521
1522 @itemize
1523 @item One of the targets can stop running ... maybe it triggers
1524 a code breakpoint or data watchpoint, or halts itself.
1525 @item Messages may be sent over ``debug message'' channels ... many
1526 targets support such messages sent over JTAG,
1527 for receipt by the person debugging or tools.
1528 @item Loss of power ... some adapters can detect these events.
1529 @item Resets not issued through JTAG ... such reset sources
1530 can include button presses or other system hardware, sometimes
1531 including the target itself (perhaps through a watchdog).
1532 @item Debug instrumentation sometimes supports event triggering
1533 such as ``trace buffer full'' (so it can quickly be emptied)
1534 or other signals (to correlate with code behavior).
1535 @end itemize
1536
1537 None of those events are signaled through standard JTAG signals.
1538 However, most conventions for JTAG connectors include voltage
1539 level and system reset (SRST) signal detection.
1540 Some connectors also include instrumentation signals, which
1541 can imply events when those signals are inputs.
1542
1543 In general, OpenOCD needs to periodically check for those events,
1544 either by looking at the status of signals on the JTAG connector
1545 or by sending synchronous ``tell me your status'' JTAG requests
1546 to the various active targets.
1547 There is a command to manage and monitor that polling,
1548 which is normally done in the background.
1549
1550 @deffn Command poll [@option{on}|@option{off}]
1551 Poll the current target for its current state.
1552 (Also, @pxref{target curstate}.)
1553 If that target is in debug mode, architecture
1554 specific information about the current state is printed.
1555 An optional parameter
1556 allows background polling to be enabled and disabled.
1557
1558 You could use this from the TCL command shell, or
1559 from GDB using @command{monitor poll} command.
1560 @example
1561 > poll
1562 background polling: on
1563 target state: halted
1564 target halted in ARM state due to debug-request, \
1565 current mode: Supervisor
1566 cpsr: 0x800000d3 pc: 0x11081bfc
1567 MMU: disabled, D-Cache: disabled, I-Cache: enabled
1568 >
1569 @end example
1570 @end deffn
1571
1572 @node Interface - Dongle Configuration
1573 @chapter Interface - Dongle Configuration
1574 JTAG Adapters/Interfaces/Dongles are normally configured
1575 through commands in an interface configuration
1576 file which is sourced by your @file{openocd.cfg} file, or
1577 through a command line @option{-f interface/....cfg} option.
1578
1579 @example
1580 source [find interface/olimex-jtag-tiny.cfg]
1581 @end example
1582
1583 These commands tell
1584 OpenOCD what type of JTAG adapter you have, and how to talk to it.
1585 A few cases are so simple that you only need to say what driver to use:
1586
1587 @example
1588 # jlink interface
1589 interface jlink
1590 @end example
1591
1592 Most adapters need a bit more configuration than that.
1593
1594
1595 @section Interface Configuration
1596
1597 The interface command tells OpenOCD what type of JTAG dongle you are
1598 using. Depending on the type of dongle, you may need to have one or
1599 more additional commands.
1600
1601 @deffn {Config Command} {interface} name
1602 Use the interface driver @var{name} to connect to the
1603 target.
1604 @end deffn
1605
1606 @deffn Command {interface_list}
1607 List the interface drivers that have been built into
1608 the running copy of OpenOCD.
1609 @end deffn
1610
1611 @deffn Command {jtag interface}
1612 Returns the name of the interface driver being used.
1613 @end deffn
1614
1615 @section Interface Drivers
1616
1617 Each of the interface drivers listed here must be explicitly
1618 enabled when OpenOCD is configured, in order to be made
1619 available at run time.
1620
1621 @deffn {Interface Driver} {amt_jtagaccel}
1622 Amontec Chameleon in its JTAG Accelerator configuration,
1623 connected to a PC's EPP mode parallel port.
1624 This defines some driver-specific commands:
1625
1626 @deffn {Config Command} {parport_port} number
1627 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1628 the number of the @file{/dev/parport} device.
1629 @end deffn
1630
1631 @deffn {Config Command} rtck [@option{enable}|@option{disable}]
1632 Displays status of RTCK option.
1633 Optionally sets that option first.
1634 @end deffn
1635 @end deffn
1636
1637 @deffn {Interface Driver} {arm-jtag-ew}
1638 Olimex ARM-JTAG-EW USB adapter
1639 This has one driver-specific command:
1640
1641 @deffn Command {armjtagew_info}
1642 Logs some status
1643 @end deffn
1644 @end deffn
1645
1646 @deffn {Interface Driver} {at91rm9200}
1647 Supports bitbanged JTAG from the local system,
1648 presuming that system is an Atmel AT91rm9200
1649 and a specific set of GPIOs is used.
1650 @c command: at91rm9200_device NAME
1651 @c chooses among list of bit configs ... only one option
1652 @end deffn
1653
1654 @deffn {Interface Driver} {dummy}
1655 A dummy software-only driver for debugging.
1656 @end deffn
1657
1658 @deffn {Interface Driver} {ep93xx}
1659 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
1660 @end deffn
1661
1662 @deffn {Interface Driver} {ft2232}
1663 FTDI FT2232 (USB) based devices over one of the userspace libraries.
1664 These interfaces have several commands, used to configure the driver
1665 before initializing the JTAG scan chain:
1666
1667 @deffn {Config Command} {ft2232_device_desc} description
1668 Provides the USB device description (the @emph{iProduct string})
1669 of the FTDI FT2232 device. If not
1670 specified, the FTDI default value is used. This setting is only valid
1671 if compiled with FTD2XX support.
1672 @end deffn
1673
1674 @deffn {Config Command} {ft2232_serial} serial-number
1675 Specifies the @var{serial-number} of the FTDI FT2232 device to use,
1676 in case the vendor provides unique IDs and more than one FT2232 device
1677 is connected to the host.
1678 If not specified, serial numbers are not considered.
1679 @end deffn
1680
1681 @deffn {Config Command} {ft2232_layout} name
1682 Each vendor's FT2232 device can use different GPIO signals
1683 to control output-enables, reset signals, and LEDs.
1684 Currently valid layout @var{name} values include:
1685 @itemize @minus
1686 @item @b{axm0432_jtag} Axiom AXM-0432
1687 @item @b{comstick} Hitex STR9 comstick
1688 @item @b{cortino} Hitex Cortino JTAG interface
1689 @item @b{evb_lm3s811} Luminary Micro EVB_LM3S811 as a JTAG interface,
1690 either for the local Cortex-M3 (SRST only)
1691 or in a passthrough mode (neither SRST nor TRST)
1692 @item @b{flyswatter} Tin Can Tools Flyswatter
1693 @item @b{icebear} ICEbear JTAG adapter from Section 5
1694 @item @b{jtagkey} Amontec JTAGkey and JTAGkey-Tiny (and compatibles)
1695 @item @b{m5960} American Microsystems M5960
1696 @item @b{olimex-jtag} Olimex ARM-USB-OCD and ARM-USB-Tiny
1697 @item @b{oocdlink} OOCDLink
1698 @c oocdlink ~= jtagkey_prototype_v1
1699 @item @b{sheevaplug} Marvell Sheevaplug development kit
1700 @item @b{signalyzer} Xverve Signalyzer
1701 @item @b{stm32stick} Hitex STM32 Performance Stick
1702 @item @b{turtelizer2} egnite Software turtelizer2
1703 @item @b{usbjtag} "USBJTAG-1" layout described in the OpenOCD diploma thesis
1704 @end itemize
1705 @end deffn
1706
1707 @deffn {Config Command} {ft2232_vid_pid} [vid pid]+
1708 The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
1709 default values are used.
1710 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
1711 @example
1712 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
1713 @end example
1714 @end deffn
1715
1716 @deffn {Config Command} {ft2232_latency} ms
1717 On some systems using FT2232 based JTAG interfaces the FT_Read function call in
1718 ft2232_read() fails to return the expected number of bytes. This can be caused by
1719 USB communication delays and has proved hard to reproduce and debug. Setting the
1720 FT2232 latency timer to a larger value increases delays for short USB packets but it
1721 also reduces the risk of timeouts before receiving the expected number of bytes.
1722 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
1723 @end deffn
1724
1725 For example, the interface config file for a
1726 Turtelizer JTAG Adapter looks something like this:
1727
1728 @example
1729 interface ft2232
1730 ft2232_device_desc "Turtelizer JTAG/RS232 Adapter"
1731 ft2232_layout turtelizer2
1732 ft2232_vid_pid 0x0403 0xbdc8
1733 @end example
1734 @end deffn
1735
1736 @deffn {Interface Driver} {gw16012}
1737 Gateworks GW16012 JTAG programmer.
1738 This has one driver-specific command:
1739
1740 @deffn {Config Command} {parport_port} number
1741 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
1742 the number of the @file{/dev/parport} device.
1743 @end deffn
1744 @end deffn
1745
1746 @deffn {Interface Driver} {jlink}
1747 Segger jlink USB adapter
1748 @c command: jlink_info
1749 @c dumps status
1750 @c command: jlink_hw_jtag (2|3)
1751 @c sets version 2 or 3
1752 @end deffn
1753
1754 @deffn {Interface Driver} {parport}
1755 Supports PC parallel port bit-banging cables:
1756 Wigglers, PLD download cable, and more.
1757 These interfaces have several commands, used to configure the driver
1758 before initializing the JTAG scan chain:
1759
1760 @deffn {Config Command} {parport_cable} name
1761 The layout of the parallel port cable used to connect to the target.
1762 Currently valid cable @var{name} values include:
1763
1764 @itemize @minus
1765 @item @b{altium} Altium Universal JTAG cable.
1766 @item @b{arm-jtag} Same as original wiggler except SRST and
1767 TRST connections reversed and TRST is also inverted.
1768 @item @b{chameleon} The Amontec Chameleon's CPLD when operated
1769 in configuration mode. This is only used to
1770 program the Chameleon itself, not a connected target.
1771 @item @b{dlc5} The Xilinx Parallel cable III.
1772 @item @b{flashlink} The ST Parallel cable.
1773 @item @b{lattice} Lattice ispDOWNLOAD Cable
1774 @item @b{old_amt_wiggler} The Wiggler configuration that comes with
1775 some versions of
1776 Amontec's Chameleon Programmer. The new version available from
1777 the website uses the original Wiggler layout ('@var{wiggler}')
1778 @item @b{triton} The parallel port adapter found on the
1779 ``Karo Triton 1 Development Board''.
1780 This is also the layout used by the HollyGates design
1781 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
1782 @item @b{wiggler} The original Wiggler layout, also supported by
1783 several clones, such as the Olimex ARM-JTAG
1784 @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
1785 @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
1786 @end itemize
1787 @end deffn
1788
1789 @deffn {Config Command} {parport_port} number
1790 Either the address of the I/O port (default: 0x378 for LPT1) or the number of
1791 the @file{/dev/parport} device
1792
1793 When using PPDEV to access the parallel port, use the number of the parallel port:
1794 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
1795 you may encounter a problem.
1796 @end deffn
1797
1798 @deffn {Config Command} {parport_write_on_exit} (on|off)
1799 This will configure the parallel driver to write a known
1800 cable-specific value to the parallel interface on exiting OpenOCD
1801 @end deffn
1802
1803 For example, the interface configuration file for a
1804 classic ``Wiggler'' cable might look something like this:
1805
1806 @example
1807 interface parport
1808 parport_port 0xc8b8
1809 parport_cable wiggler
1810 @end example
1811 @end deffn
1812
1813 @deffn {Interface Driver} {presto}
1814 ASIX PRESTO USB JTAG programmer.
1815 @c command: presto_serial str
1816 @c sets serial number
1817 @end deffn
1818
1819 @deffn {Interface Driver} {rlink}
1820 Raisonance RLink USB adapter
1821 @end deffn
1822
1823 @deffn {Interface Driver} {usbprog}
1824 usbprog is a freely programmable USB adapter.
1825 @end deffn
1826
1827 @deffn {Interface Driver} {vsllink}
1828 vsllink is part of Versaloon which is a versatile USB programmer.
1829
1830 @quotation Note
1831 This defines quite a few driver-specific commands,
1832 which are not currently documented here.
1833 @end quotation
1834 @end deffn
1835
1836 @deffn {Interface Driver} {ZY1000}
1837 This is the Zylin ZY1000 JTAG debugger.
1838
1839 @quotation Note
1840 This defines some driver-specific commands,
1841 which are not currently documented here.
1842 @end quotation
1843
1844 @deffn Command power [@option{on}|@option{off}]
1845 Turn power switch to target on/off.
1846 No arguments: print status.
1847 @end deffn
1848
1849 @end deffn
1850
1851 @anchor{JTAG Speed}
1852 @section JTAG Speed
1853 JTAG clock setup is part of system setup.
1854 It @emph{does not belong with interface setup} since any interface
1855 only knows a few of the constraints for the JTAG clock speed.
1856 Sometimes the JTAG speed is
1857 changed during the target initialization process: (1) slow at
1858 reset, (2) program the CPU clocks, (3) run fast.
1859 Both the "slow" and "fast" clock rates are functions of the
1860 oscillators used, the chip, the board design, and sometimes
1861 power management software that may be active.
1862
1863 The speed used during reset can be adjusted using pre_reset
1864 and post_reset event handlers.
1865 @xref{Target Events}.
1866
1867 If your system supports adaptive clocking (RTCK), configuring
1868 JTAG to use that is probably the most robust approach.
1869 However, it introduces delays to synchronize clocks; so it
1870 may not be the fastest solution.
1871
1872 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
1873 instead of @command{jtag_khz}.
1874
1875 @deffn {Command} jtag_khz max_speed_kHz
1876 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
1877 JTAG interfaces usually support a limited number of
1878 speeds. The speed actually used won't be faster
1879 than the speed specified.
1880
1881 As a rule of thumb, if you specify a clock rate make
1882 sure the JTAG clock is no more than @math{1/6th CPU-Clock}.
1883 This is especially true for synthesized cores (ARMxxx-S).
1884
1885 Speed 0 (khz) selects RTCK method.
1886 @xref{FAQ RTCK}.
1887 If your system uses RTCK, you won't need to change the
1888 JTAG clocking after setup.
1889 Not all interfaces, boards, or targets support ``rtck''.
1890 If the interface device can not
1891 support it, an error is returned when you try to use RTCK.
1892 @end deffn
1893
1894 @defun jtag_rclk fallback_speed_kHz
1895 @cindex RTCK
1896 This Tcl proc (defined in startup.tcl) attempts to enable RTCK/RCLK.
1897 If that fails (maybe the interface, board, or target doesn't
1898 support it), falls back to the specified frequency.
1899 @example
1900 # Fall back to 3mhz if RTCK is not supported
1901 jtag_rclk 3000
1902 @end example
1903 @end defun
1904
1905 @node Reset Configuration
1906 @chapter Reset Configuration
1907 @cindex Reset Configuration
1908
1909 Every system configuration may require a different reset
1910 configuration. This can also be quite confusing.
1911 Resets also interact with @var{reset-init} event handlers,
1912 which do things like setting up clocks and DRAM, and
1913 JTAG clock rates. (@xref{JTAG Speed}.)
1914 Please see the various board files for examples.
1915
1916 @quotation Note
1917 To maintainers and integrators:
1918 Reset configuration touches several things at once.
1919 Normally the board configuration file
1920 should define it and assume that the JTAG adapter supports
1921 everything that's wired up to the board's JTAG connector.
1922 However, the target configuration file could also make note
1923 of something the silicon vendor has done inside the chip,
1924 which will be true for most (or all) boards using that chip.
1925 And when the JTAG adapter doesn't support everything, the
1926 system configuration file will need to override parts of
1927 the reset configuration provided by other files.
1928 @end quotation
1929
1930 @section Types of Reset
1931
1932 There are many kinds of reset possible through JTAG, but
1933 they may not all work with a given board and adapter.
1934 That's part of why reset configuration can be error prone.
1935
1936 @itemize @bullet
1937 @item
1938 @emph{System Reset} ... the @emph{SRST} hardware signal
1939 resets all chips connected to the JTAG adapter, such as processors,
1940 power management chips, and I/O controllers. Normally resets triggered
1941 with this signal behave exactly like pressing a RESET button.
1942 @item
1943 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
1944 just the TAP controllers connected to the JTAG adapter.
1945 Such resets should not be visible to the rest of the system; resetting a
1946 device's the TAP controller just puts that controller into a known state.
1947 @item
1948 @emph{Emulation Reset} ... many devices can be reset through JTAG
1949 commands. These resets are often distinguishable from system
1950 resets, either explicitly (a "reset reason" register says so)
1951 or implicitly (not all parts of the chip get reset).
1952 @item
1953 @emph{Other Resets} ... system-on-chip devices often support
1954 several other types of reset.
1955 You may need to arrange that a watchdog timer stops
1956 while debugging, preventing a watchdog reset.
1957 There may be individual module resets.
1958 @end itemize
1959
1960 In the best case, OpenOCD can hold SRST, then reset
1961 the TAPs via TRST and send commands through JTAG to halt the
1962 CPU at the reset vector before the 1st instruction is executed.
1963 Then when it finally releases the SRST signal, the system is
1964 halted under debugger control before any code has executed.
1965 This is the behavior required to support the @command{reset halt}
1966 and @command{reset init} commands; after @command{reset init} a
1967 board-specific script might do things like setting up DRAM.
1968 (@xref{Reset Command}.)
1969
1970 @section SRST and TRST Issues
1971
1972 Because SRST and TRST are hardware signals, they can have a
1973 variety of system-specific constraints. Some of the most
1974 common issues are:
1975
1976 @itemize @bullet
1977
1978 @item @emph{Signal not available} ... Some boards don't wire
1979 SRST or TRST to the JTAG connector. Some JTAG adapters don't
1980 support such signals even if they are wired up.
1981 Use the @command{reset_config} @var{signals} options to say
1982 when one of those signals is not connected.
1983 When SRST is not available, your code might not be able to rely
1984 on controllers having been fully reset during code startup.
1985
1986 @item @emph{Signals shorted} ... Sometimes a chip, board, or
1987 adapter will connect SRST to TRST, instead of keeping them separate.
1988 Use the @command{reset_config} @var{combination} options to say
1989 when those signals aren't properly independent.
1990
1991 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
1992 delay circuit, reset supervisor, or on-chip features can extend
1993 the effect of a JTAG adapter's reset for some time after the adapter
1994 stops issuing the reset. For example, there may be chip or board
1995 requirements that all reset pulses last for at least a
1996 certain amount of time; and reset buttons commonly have
1997 hardware debouncing.
1998 Use the @command{jtag_nsrst_delay} and @command{jtag_ntrst_delay}
1999 commands to say when extra delays are needed.
2000
2001 @item @emph{Drive type} ... Reset lines often have a pullup
2002 resistor, letting the JTAG interface treat them as open-drain
2003 signals. But that's not a requirement, so the adapter may need
2004 to use push/pull output drivers.
2005 Also, with weak pullups it may be advisable to drive
2006 signals to both levels (push/pull) to minimize rise times.
2007 Use the @command{reset_config} @var{trst_type} and
2008 @var{srst_type} parameters to say how to drive reset signals.
2009
2010 @item @emph{Special initialization} ... Targets sometimes need
2011 special JTAG initialization sequences to handle chip-specific
2012 issues (not limited to errata).
2013 For example, certain JTAG commands might need to be issued while
2014 the system as a whole is in a reset state (SRST active)
2015 but the JTAG scan chain is usable (TRST inactive).
2016 (@xref{JTAG Commands}, where the @command{jtag_reset}
2017 command is presented.)
2018 @end itemize
2019
2020 There can also be other issues.
2021 Some devices don't fully conform to the JTAG specifications.
2022 Trivial system-specific differences are common, such as
2023 SRST and TRST using slightly different names.
2024 There are also vendors who distribute key JTAG documentation for
2025 their chips only to developers who have signed a Non-Disclosure
2026 Agreement (NDA).
2027
2028 Sometimes there are chip-specific extensions like a requirement to use
2029 the normally-optional TRST signal (precluding use of JTAG adapters which
2030 don't pass TRST through), or needing extra steps to complete a TAP reset.
2031
2032 In short, SRST and especially TRST handling may be very finicky,
2033 needing to cope with both architecture and board specific constraints.
2034
2035 @section Commands for Handling Resets
2036
2037 @deffn {Command} jtag_nsrst_delay milliseconds
2038 How long (in milliseconds) OpenOCD should wait after deasserting
2039 nSRST (active-low system reset) before starting new JTAG operations.
2040 When a board has a reset button connected to SRST line it will
2041 probably have hardware debouncing, implying you should use this.
2042 @end deffn
2043
2044 @deffn {Command} jtag_ntrst_delay milliseconds
2045 How long (in milliseconds) OpenOCD should wait after deasserting
2046 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
2047 @end deffn
2048
2049 @deffn {Command} reset_config mode_flag ...
2050 This command tells OpenOCD the reset configuration
2051 of your combination of JTAG board and target in target
2052 configuration scripts.
2053
2054 If you have an interface that does not support SRST and
2055 TRST(unlikely), then you may be able to work around that
2056 problem by using a reset_config command to override any
2057 settings in the target configuration script.
2058
2059 SRST and TRST has a fairly well understood definition and
2060 behaviour in the JTAG specification, but vendors take
2061 liberties to achieve various more or less clearly understood
2062 goals. Sometimes documentation is available, other times it
2063 is not. OpenOCD has the reset_config command to allow OpenOCD
2064 to deal with the various common cases.
2065
2066 The @var{mode_flag} options can be specified in any order, but only one
2067 of each type -- @var{signals}, @var{combination}, @var{trst_type},
2068 and @var{srst_type} -- may be specified at a time.
2069 If you don't provide a new value for a given type, its previous
2070 value (perhaps the default) is unchanged.
2071 For example, this means that you don't need to say anything at all about
2072 TRST just to declare that if the JTAG adapter should want to drive SRST,
2073 it must explicitly be driven high (@option{srst_push_pull}).
2074
2075 @var{signals} can specify which of the reset signals are connected.
2076 For example, If the JTAG interface provides SRST, but the board doesn't
2077 connect that signal properly, then OpenOCD can't use it.
2078 Possible values are @option{none} (the default), @option{trst_only},
2079 @option{srst_only} and @option{trst_and_srst}.
2080
2081 @quotation Tip
2082 If your board provides SRST or TRST through the JTAG connector,
2083 you must declare that or else those signals will not be used.
2084 @end quotation
2085
2086 The @var{combination} is an optional value specifying broken reset
2087 signal implementations.
2088 The default behaviour if no option given is @option{separate},
2089 indicating everything behaves normally.
2090 @option{srst_pulls_trst} states that the
2091 test logic is reset together with the reset of the system (e.g. Philips
2092 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
2093 the system is reset together with the test logic (only hypothetical, I
2094 haven't seen hardware with such a bug, and can be worked around).
2095 @option{combined} implies both @option{srst_pulls_trst} and
2096 @option{trst_pulls_srst}.
2097
2098 The optional @var{trst_type} and @var{srst_type} parameters allow the
2099 driver mode of each reset line to be specified. These values only affect
2100 JTAG interfaces with support for different driver modes, like the Amontec
2101 JTAGkey and JTAGAccelerator. Also, they are necessarily ignored if the
2102 relevant signal (TRST or SRST) is not connected.
2103
2104 Possible @var{trst_type} driver modes for the test reset signal (TRST)
2105 are @option{trst_push_pull} (default) and @option{trst_open_drain}.
2106 Most boards connect this signal to a pulldown, so the JTAG TAPs
2107 never leave reset unless they are hooked up to a JTAG adapter.
2108
2109 Possible @var{srst_type} driver modes for the system reset signal (SRST)
2110 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
2111 Most boards connect this signal to a pullup, and allow the
2112 signal to be pulled low by various events including system
2113 powerup and pressing a reset button.
2114 @end deffn
2115
2116
2117 @node TAP Declaration
2118 @chapter TAP Declaration
2119 @cindex TAP declaration
2120 @cindex TAP configuration
2121
2122 @emph{Test Access Ports} (TAPs) are the core of JTAG.
2123 TAPs serve many roles, including:
2124
2125 @itemize @bullet
2126 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target
2127 @item @b{Flash Programing} Some chips program the flash directly via JTAG.
2128 Others do it indirectly, making a CPU do it.
2129 @item @b{Program Download} Using the same CPU support GDB uses,
2130 you can initialize a DRAM controller, download code to DRAM, and then
2131 start running that code.
2132 @item @b{Boundary Scan} Most chips support boundary scan, which
2133 helps test for board assembly problems like solder bridges
2134 and missing connections
2135 @end itemize
2136
2137 OpenOCD must know about the active TAPs on your board(s).
2138 Setting up the TAPs is the core task of your configuration files.
2139 Once those TAPs are set up, you can pass their names to code
2140 which sets up CPUs and exports them as GDB targets,
2141 probes flash memory, performs low-level JTAG operations, and more.
2142
2143 @section Scan Chains
2144
2145 TAPs are part of a hardware @dfn{scan chain},
2146 which is daisy chain of TAPs.
2147 They also need to be added to
2148 OpenOCD's software mirror of that hardware list,
2149 giving each member a name and associating other data with it.
2150 Simple scan chains, with a single TAP, are common in
2151 systems with a single microcontroller or microprocessor.
2152 More complex chips may have several TAPs internally.
2153 Very complex scan chains might have a dozen or more TAPs:
2154 several in one chip, more in the next, and connecting
2155 to other boards with their own chips and TAPs.
2156
2157 You can display the list with the @command{scan_chain} command.
2158 (Don't confuse this with the list displayed by the @command{targets}
2159 command, presented in the next chapter.
2160 That only displays TAPs for CPUs which are configured as
2161 debugging targets.)
2162 Here's what the scan chain might look like for a chip more than one TAP:
2163
2164 @verbatim
2165 TapName Enabled IdCode Expected IrLen IrCap IrMask Instr
2166 -- ------------------ ------- ---------- ---------- ----- ----- ------ -----
2167 0 omap5912.dsp Y 0x03df1d81 0x03df1d81 38 0 0 0x...
2168 1 omap5912.arm Y 0x0692602f 0x0692602f 4 0x1 0 0xc
2169 2 omap5912.unknown Y 0x00000000 0x00000000 8 0 0 0xff
2170 @end verbatim
2171
2172 Unfortunately those TAPs can't always be autoconfigured,
2173 because not all devices provide good support for that.
2174 JTAG doesn't require supporting IDCODE instructions, and
2175 chips with JTAG routers may not link TAPs into the chain
2176 until they are told to do so.
2177
2178 The configuration mechanism currently supported by OpenOCD
2179 requires explicit configuration of all TAP devices using
2180 @command{jtag newtap} commands, as detailed later in this chapter.
2181 A command like this would declare one tap and name it @code{chip1.cpu}:
2182
2183 @example
2184 jtag newtap chip1 cpu -irlen 7 -ircapture 0x01 -irmask 0x55
2185 @end example
2186
2187 Each target configuration file lists the TAPs provided
2188 by a given chip.
2189 Board configuration files combine all the targets on a board,
2190 and so forth.
2191 Note that @emph{the order in which TAPs are declared is very important.}
2192 It must match the order in the JTAG scan chain, both inside
2193 a single chip and between them.
2194 @xref{FAQ TAP Order}.
2195
2196 For example, the ST Microsystems STR912 chip has
2197 three separate TAPs@footnote{See the ST
2198 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
2199 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
2200 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}}.
2201 To configure those taps, @file{target/str912.cfg}
2202 includes commands something like this:
2203
2204 @example
2205 jtag newtap str912 flash ... params ...
2206 jtag newtap str912 cpu ... params ...
2207 jtag newtap str912 bs ... params ...
2208 @end example
2209
2210 Actual config files use a variable instead of literals like
2211 @option{str912}, to support more than one chip of each type.
2212 @xref{Config File Guidelines}.
2213
2214 At this writing there is only a single command to work with
2215 scan chains, and there is no support for enumerating
2216 TAPs or examining their attributes.
2217
2218 @deffn Command {scan_chain}
2219 Displays the TAPs in the scan chain configuration,
2220 and their status.
2221 The set of TAPs listed by this command is fixed by
2222 exiting the OpenOCD configuration stage,
2223 but systems with a JTAG router can
2224 enable or disable TAPs dynamically.
2225 In addition to the enable/disable status, the contents of
2226 each TAP's instruction register can also change.
2227 @end deffn
2228
2229 @c FIXME! there should be commands to enumerate TAPs
2230 @c and get their attributes, like there are for targets.
2231 @c "jtag cget ..." will handle attributes.
2232 @c "jtag names" for enumerating TAPs, maybe.
2233
2234 @c Probably want "jtag eventlist", and a "tap-reset" event
2235 @c (on entry to RESET state).
2236
2237 @section TAP Names
2238
2239 When TAP objects are declared with @command{jtag newtap},
2240 a @dfn{dotted.name} is created for the TAP, combining the
2241 name of a module (usually a chip) and a label for the TAP.
2242 For example: @code{xilinx.tap}, @code{str912.flash},
2243 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
2244 Many other commands use that dotted.name to manipulate or
2245 refer to the TAP. For example, CPU configuration uses the
2246 name, as does declaration of NAND or NOR flash banks.
2247
2248 The components of a dotted name should follow ``C'' symbol
2249 name rules: start with an alphabetic character, then numbers
2250 and underscores are OK; while others (including dots!) are not.
2251
2252 @quotation Tip
2253 In older code, JTAG TAPs were numbered from 0..N.
2254 This feature is still present.
2255 However its use is highly discouraged, and
2256 should not be counted upon.
2257 Update all of your scripts to use TAP names rather than numbers.
2258 Using TAP numbers in target configuration scripts prevents
2259 reusing those scripts on boards with multiple targets.
2260 @end quotation
2261
2262 @section TAP Declaration Commands
2263
2264 @c shouldn't this be(come) a {Config Command}?
2265 @anchor{jtag newtap}
2266 @deffn Command {jtag newtap} chipname tapname configparams...
2267 Declares a new TAP with the dotted name @var{chipname}.@var{tapname},
2268 and configured according to the various @var{configparams}.
2269
2270 The @var{chipname} is a symbolic name for the chip.
2271 Conventionally target config files use @code{$_CHIPNAME},
2272 defaulting to the model name given by the chip vendor but
2273 overridable.
2274
2275 @cindex TAP naming convention
2276 The @var{tapname} reflects the role of that TAP,
2277 and should follow this convention:
2278
2279 @itemize @bullet
2280 @item @code{bs} -- For boundary scan if this is a seperate TAP;
2281 @item @code{cpu} -- The main CPU of the chip, alternatively
2282 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
2283 @code{arm1} and @code{arm2} on chips two ARMs, and so forth;
2284 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
2285 @item @code{flash} -- If the chip has a flash TAP, like the str912;
2286 @item @code{jrc} -- For JTAG route controller (example: the ICEpick modules
2287 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
2288 @item @code{tap} -- Should be used only FPGA or CPLD like devices
2289 with a single TAP;
2290 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
2291 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
2292 For example, the Freescale IMX31 has a SDMA (Smart DMA) with
2293 a JTAG TAP; that TAP should be named @code{sdma}.
2294 @end itemize
2295
2296 Every TAP requires at least the following @var{configparams}:
2297
2298 @itemize @bullet
2299 @item @code{-ircapture} @var{NUMBER}
2300 @*The IDCODE capture command, such as 0x01.
2301 @item @code{-irlen} @var{NUMBER}
2302 @*The length in bits of the
2303 instruction register, such as 4 or 5 bits.
2304 @item @code{-irmask} @var{NUMBER}
2305 @*A mask for the IR register.
2306 For some devices, there are bits in the IR that aren't used.
2307 This lets OpenOCD mask them off when doing IDCODE comparisons.
2308 In general, this should just be all ones for the size of the IR.
2309 @end itemize
2310
2311 A TAP may also provide optional @var{configparams}:
2312
2313 @itemize @bullet
2314 @item @code{-disable} (or @code{-enable})
2315 @*Use the @code{-disable} paramater to flag a TAP which is not
2316 linked in to the scan chain when it is declared.
2317 You may use @code{-enable} to highlight the default state
2318 (the TAP is linked in).
2319 @xref{Enabling and Disabling TAPs}.
2320 @item @code{-expected-id} @var{number}
2321 @*A non-zero value represents the expected 32-bit IDCODE
2322 found when the JTAG chain is examined.
2323 These codes are not required by all JTAG devices.
2324 @emph{Repeat the option} as many times as required if more than one
2325 ID code could appear (for example, multiple versions).
2326 @end itemize
2327 @end deffn
2328
2329 @c @deffn Command {jtag arp_init-reset}
2330 @c ... more or less "init" ?
2331
2332 @anchor{Enabling and Disabling TAPs}
2333 @section Enabling and Disabling TAPs
2334 @cindex TAP events
2335
2336 In some systems, a @dfn{JTAG Route Controller} (JRC)
2337 is used to enable and/or disable specific JTAG TAPs.
2338 Many ARM based chips from Texas Instruments include
2339 an ``ICEpick'' module, which is a JRC.
2340 Such chips include DaVinci and OMAP3 processors.
2341
2342 A given TAP may not be visible until the JRC has been
2343 told to link it into the scan chain; and if the JRC
2344 has been told to unlink that TAP, it will no longer
2345 be visible.
2346 Such routers address problems that JTAG ``bypass mode''
2347 ignores, such as:
2348
2349 @itemize
2350 @item The scan chain can only go as fast as its slowest TAP.
2351 @item Having many TAPs slows instruction scans, since all
2352 TAPs receive new instructions.
2353 @item TAPs in the scan chain must be powered up, which wastes
2354 power and prevents debugging some power management mechanisms.
2355 @end itemize
2356
2357 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
2358 as implied by the existence of JTAG routers.
2359 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
2360 does include a kind of JTAG router functionality.
2361
2362 @c (a) currently the event handlers don't seem to be able to
2363 @c fail in a way that could lead to no-change-of-state.
2364 @c (b) eventually non-event configuration should be possible,
2365 @c in which case some this documentation must move.
2366
2367 @deffn Command {jtag cget} dotted.name @option{-event} name
2368 @deffnx Command {jtag configure} dotted.name @option{-event} name string
2369 At this writing this mechanism is used only for event handling,
2370 and the only two events relate to TAP enabling and disabling.
2371
2372 The @code{configure} subcommand assigns an event handler,
2373 a TCL string which is evaluated when the event is triggered.
2374 The @code{cget} subcommand returns that handler.
2375 The two possible values for an event @var{name}
2376 are @option{tap-disable} and @option{tap-enable}.
2377
2378 So for example, when defining a TAP for a CPU connected to
2379 a JTAG router, you should define TAP event handlers using
2380 code that looks something like this:
2381
2382 @example
2383 jtag configure CHIP.cpu -event tap-enable @{
2384 echo "Enabling CPU TAP"
2385 ... jtag operations using CHIP.jrc
2386 @}
2387 jtag configure CHIP.cpu -event tap-disable @{
2388 echo "Disabling CPU TAP"
2389 ... jtag operations using CHIP.jrc
2390 @}
2391 @end example
2392 @end deffn
2393
2394 @deffn Command {jtag tapdisable} dotted.name
2395 @deffnx Command {jtag tapenable} dotted.name
2396 @deffnx Command {jtag tapisenabled} dotted.name
2397 These three commands all return the string "1" if the tap
2398 specified by @var{dotted.name} is enabled,
2399 and "0" if it is disbabled.
2400 The @command{tapenable} variant first enables the tap
2401 by sending it a @option{tap-enable} event.
2402 The @command{tapdisable} variant first disables the tap
2403 by sending it a @option{tap-disable} event.
2404
2405 @quotation Note
2406 Humans will find the @command{scan_chain} command more helpful
2407 than the script-oriented @command{tapisenabled}
2408 for querying the state of the JTAG taps.
2409 @end quotation
2410 @end deffn
2411
2412 @node CPU Configuration
2413 @chapter CPU Configuration
2414 @cindex GDB target
2415
2416 This chapter discusses how to set up GDB debug targets for CPUs.
2417 You can also access these targets without GDB
2418 (@pxref{Architecture and Core Commands},
2419 and @ref{Target State handling}) and
2420 through various kinds of NAND and NOR flash commands.
2421 If you have multiple CPUs you can have multiple such targets.
2422
2423 We'll start by looking at how to examine the targets you have,
2424 then look at how to add one more target and how to configure it.
2425
2426 @section Target List
2427
2428 All targets that have been set up are part of a list,
2429 where each member has a name.
2430 That name should normally be the same as the TAP name.
2431 You can display the list with the @command{targets}
2432 (plural!) command.
2433 This display often has only one CPU; here's what it might
2434 look like with more than one:
2435 @verbatim
2436 TargetName Type Endian TapName State
2437 -- ------------------ ---------- ------ ------------------ ------------
2438 0* at91rm9200.cpu arm920t little at91rm9200.cpu running
2439 1 MyTarget cortex_m3 little mychip.foo tap-disabled
2440 @end verbatim
2441
2442 One member of that list is the @dfn{current target}, which
2443 is implicitly referenced by many commands.
2444 It's the one marked with a @code{*} near the target name.
2445 In particular, memory addresses often refer to the address
2446 space seen by that current target.
2447 Commands like @command{mdw} (memory display words)
2448 and @command{flash erase_address} (erase NOR flash blocks)
2449 are examples; and there are many more.
2450
2451 Several commands let you examine the list of targets:
2452
2453 @deffn Command {target count}
2454 Returns the number of targets, @math{N}.
2455 The highest numbered target is @math{N - 1}.
2456 @example
2457 set c [target count]
2458 for @{ set x 0 @} @{ $x < $c @} @{ incr x @} @{
2459 # Assuming you have created this function
2460 print_target_details $x
2461 @}
2462 @end example
2463 @end deffn
2464
2465 @deffn Command {target current}
2466 Returns the name of the current target.
2467 @end deffn
2468
2469 @deffn Command {target names}
2470 Lists the names of all current targets in the list.
2471 @example
2472 foreach t [target names] @{
2473 puts [format "Target: %s\n" $t]
2474 @}
2475 @end example
2476 @end deffn
2477
2478 @deffn Command {target number} number
2479 The list of targets is numbered starting at zero.
2480 This command returns the name of the target at index @var{number}.
2481 @example
2482 set thename [target number $x]
2483 puts [format "Target %d is: %s\n" $x $thename]
2484 @end example
2485 @end deffn
2486
2487 @c yep, "target list" would have been better.
2488 @c plus maybe "target setdefault".
2489
2490 @deffn Command targets [name]
2491 @emph{Note: the name of this command is plural. Other target
2492 command names are singular.}
2493
2494 With no parameter, this command displays a table of all known
2495 targets in a user friendly form.
2496
2497 With a parameter, this command sets the current target to
2498 the given target with the given @var{name}; this is
2499 only relevant on boards which have more than one target.
2500 @end deffn
2501
2502 @section Target CPU Types and Variants
2503
2504 Each target has a @dfn{CPU type}, as shown in the output of
2505 the @command{targets} command. You need to specify that type
2506 when calling @command{target create}.
2507 The CPU type indicates more than just the instruction set.
2508 It also indicates how that instruction set is implemented,
2509 what kind of debug support it integrates,
2510 whether it has an MMU (and if so, what kind),
2511 what core-specific commands may be available
2512 (@pxref{Architecture and Core Commands}),
2513 and more.
2514
2515 For some CPU types, OpenOCD also defines @dfn{variants} which
2516 indicate differences that affect their handling.
2517 For example, a particular implementation bug might need to be
2518 worked around in some chip versions.
2519
2520 It's easy to see what target types are supported,
2521 since there's a command to list them.
2522 However, there is currently no way to list what target variants
2523 are supported (other than by reading the OpenOCD source code).
2524
2525 @anchor{target types}
2526 @deffn Command {target types}
2527 Lists all supported target types.
2528 At this writing, the supported CPU types and variants are:
2529
2530 @itemize @bullet
2531 @item @code{arm11} -- this is a generation of ARMv6 cores
2532 @item @code{arm720t} -- this is an ARMv4 core
2533 @item @code{arm7tdmi} -- this is an ARMv4 core
2534 @item @code{arm920t} -- this is an ARMv5 core
2535 @item @code{arm926ejs} -- this is an ARMv5 core
2536 @item @code{arm966e} -- this is an ARMv5 core
2537 @item @code{arm9tdmi} -- this is an ARMv4 core
2538 @item @code{avr} -- implements Atmel's 8-bit AVR instruction set.
2539 (Support for this is preliminary and incomplete.)
2540 @item @code{cortex_a8} -- this is an ARMv7 core
2541 @item @code{cortex_m3} -- this is an ARMv7 core, supporting only the
2542 compact Thumb2 instruction set. It supports one variant:
2543 @itemize @minus
2544 @item @code{lm3s} ... Use this when debugging older Stellaris LM3S targets.
2545 This will cause OpenOCD to use a software reset rather than asserting
2546 SRST, to avoid a issue with clearing the debug registers.
2547 This is fixed in Fury Rev B, DustDevil Rev B, Tempest; these revisions will
2548 be detected and the normal reset behaviour used.
2549 @end itemize
2550 @item @code{feroceon} -- resembles arm926
2551 @item @code{mips_m4k} -- a MIPS core. This supports one variant:
2552 @itemize @minus
2553 @item @code{ejtag_srst} ... Use this when debugging targets that do not
2554 provide a functional SRST line on the EJTAG connector. This causes
2555 OpenOCD to instead use an EJTAG software reset command to reset the
2556 processor.
2557 You still need to enable @option{srst} on the @command{reset_config}
2558 command to enable OpenOCD hardware reset functionality.
2559 @end itemize
2560 @item @code{xscale} -- this is actually an architecture,
2561 not a CPU type. It is based on the ARMv5 architecture.
2562 There are several variants defined:
2563 @itemize @minus
2564 @item @code{ixp42x}, @code{ixp45x}, @code{ixp46x},
2565 @code{pxa27x} ... instruction register length is 7 bits
2566 @item @code{pxa250}, @code{pxa255},
2567 @code{pxa26x} ... instruction register length is 5 bits
2568 @end itemize
2569 @end itemize
2570 @end deffn
2571
2572 To avoid being confused by the variety of ARM based cores, remember
2573 this key point: @emph{ARM is a technology licencing company}.
2574 (See: @url{http://www.arm.com}.)
2575 The CPU name used by OpenOCD will reflect the CPU design that was
2576 licenced, not a vendor brand which incorporates that design.
2577 Name prefixes like arm7, arm9, arm11, and cortex
2578 reflect design generations;
2579 while names like ARMv4, ARMv5, ARMv6, and ARMv7
2580 reflect an architecture version implemented by a CPU design.
2581
2582 @anchor{Target Configuration}
2583 @section Target Configuration
2584
2585 Before creating a ``target'', you must have added its TAP to the scan chain.
2586 When you've added that TAP, you will have a @code{dotted.name}
2587 which is used to set up the CPU support.
2588 The chip-specific configuration file will normally configure its CPU(s)
2589 right after it adds all of the chip's TAPs to the scan chain.
2590
2591 Although you can set up a target in one step, it's often clearer if you
2592 use shorter commands and do it in two steps: create it, then configure
2593 optional parts.
2594 All operations on the target after it's created will use a new
2595 command, created as part of target creation.
2596
2597 The two main things to configure after target creation are
2598 a work area, which usually has target-specific defaults even
2599 if the board setup code overrides them later;
2600 and event handlers (@pxref{Target Events}), which tend
2601 to be much more board-specific.
2602 The key steps you use might look something like this
2603
2604 @example
2605 target create MyTarget cortex_m3 -chain-position mychip.cpu
2606 $MyTarget configure -work-area-phys 0x08000 -work-area-size 8096
2607 $MyTarget configure -event reset-deassert-pre @{ jtag_rclk 5 @}
2608 $MyTarget configure -event reset-init @{ myboard_reinit @}
2609 @end example
2610
2611 You should specify a working area if you can; typically it uses some
2612 on-chip SRAM.
2613 Such a working area can speed up many things, including bulk
2614 writes to target memory;
2615 flash operations like checking to see if memory needs to be erased;
2616 GDB memory checksumming;
2617 and more.
2618
2619 @quotation Warning
2620 On more complex chips, the work area can become
2621 inaccessible when application code
2622 (such as an operating system)
2623 enables or disables the MMU.
2624 For example, the particular MMU context used to acess the virtual
2625 address will probably matter ... and that context might not have
2626 easy access to other addresses needed.
2627 At this writing, OpenOCD doesn't have much MMU intelligence.
2628 @end quotation
2629
2630 It's often very useful to define a @code{reset-init} event handler.
2631 For systems that are normally used with a boot loader,
2632 common tasks include updating clocks and initializing memory
2633 controllers.
2634 That may be needed to let you write the boot loader into flash,
2635 in order to ``de-brick'' your board; or to load programs into
2636 external DDR memory without having run the boot loader.
2637
2638 @deffn Command {target create} target_name type configparams...
2639 This command creates a GDB debug target that refers to a specific JTAG tap.
2640 It enters that target into a list, and creates a new
2641 command (@command{@var{target_name}}) which is used for various
2642 purposes including additional configuration.
2643
2644 @itemize @bullet
2645 @item @var{target_name} ... is the name of the debug target.
2646 By convention this should be the same as the @emph{dotted.name}
2647 of the TAP associated with this target, which must be specified here
2648 using the @code{-chain-position @var{dotted.name}} configparam.
2649
2650 This name is also used to create the target object command,
2651 referred to here as @command{$target_name},
2652 and in other places the target needs to be identified.
2653 @item @var{type} ... specifies the target type. @xref{target types}.
2654 @item @var{configparams} ... all parameters accepted by
2655 @command{$target_name configure} are permitted.
2656 If the target is big-endian, set it here with @code{-endian big}.
2657 If the variant matters, set it here with @code{-variant}.
2658
2659 You @emph{must} set the @code{-chain-position @var{dotted.name}} here.
2660 @end itemize
2661 @end deffn
2662
2663 @deffn Command {$target_name configure} configparams...
2664 The options accepted by this command may also be
2665 specified as parameters to @command{target create}.
2666 Their values can later be queried one at a time by
2667 using the @command{$target_name cget} command.
2668
2669 @emph{Warning:} changing some of these after setup is dangerous.
2670 For example, moving a target from one TAP to another;
2671 and changing its endianness or variant.
2672
2673 @itemize @bullet
2674
2675 @item @code{-chain-position} @var{dotted.name} -- names the TAP
2676 used to access this target.
2677
2678 @item @code{-endian} (@option{big}|@option{little}) -- specifies
2679 whether the CPU uses big or little endian conventions
2680
2681 @item @code{-event} @var{event_name} @var{event_body} --
2682 @xref{Target Events}.
2683 Note that this updates a list of named event handlers.
2684 Calling this twice with two different event names assigns
2685 two different handlers, but calling it twice with the
2686 same event name assigns only one handler.
2687
2688 @item @code{-variant} @var{name} -- specifies a variant of the target,
2689 which OpenOCD needs to know about.
2690
2691 @item @code{-work-area-backup} (@option{0}|@option{1}) -- says
2692 whether the work area gets backed up; by default, it doesn't.
2693 When possible, use a working_area that doesn't need to be backed up,
2694 since performing a backup slows down operations.
2695
2696 @item @code{-work-area-size} @var{size} -- specify/set the work area
2697
2698 @item @code{-work-area-phys} @var{address} -- set the work area
2699 base @var{address} to be used when no MMU is active.
2700
2701 @item @code{-work-area-virt} @var{address} -- set the work area
2702 base @var{address} to be used when an MMU is active.
2703
2704 @end itemize
2705 @end deffn
2706
2707 @section Other $target_name Commands
2708 @cindex object command
2709
2710 The Tcl/Tk language has the concept of object commands,
2711 and OpenOCD adopts that same model for targets.
2712
2713 A good Tk example is a on screen button.
2714 Once a button is created a button
2715 has a name (a path in Tk terms) and that name is useable as a first
2716 class command. For example in Tk, one can create a button and later
2717 configure it like this:
2718
2719 @example
2720 # Create
2721 button .foobar -background red -command @{ foo @}
2722 # Modify
2723 .foobar configure -foreground blue
2724 # Query
2725 set x [.foobar cget -background]
2726 # Report
2727 puts [format "The button is %s" $x]
2728 @end example
2729
2730 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
2731 button, and its object commands are invoked the same way.
2732
2733 @example
2734 str912.cpu mww 0x1234 0x42
2735 omap3530.cpu mww 0x5555 123
2736 @end example
2737
2738 The commands supported by OpenOCD target objects are:
2739
2740 @deffn Command {$target_name arp_examine}
2741 @deffnx Command {$target_name arp_halt}
2742 @deffnx Command {$target_name arp_poll}
2743 @deffnx Command {$target_name arp_reset}
2744 @deffnx Command {$target_name arp_waitstate}
2745 Internal OpenOCD scripts (most notably @file{startup.tcl})
2746 use these to deal with specific reset cases.
2747 They are not otherwise documented here.
2748 @end deffn
2749
2750 @deffn Command {$target_name array2mem} arrayname width address count
2751 @deffnx Command {$target_name mem2array} arrayname width address count
2752 These provide an efficient script-oriented interface to memory.
2753 The @code{array2mem} primitive writes bytes, halfwords, or words;
2754 while @code{mem2array} reads them.
2755 In both cases, the TCL side uses an array, and
2756 the target side uses raw memory.
2757
2758 The efficiency comes from enabling the use of
2759 bulk JTAG data transfer operations.
2760 The script orientation comes from working with data
2761 values that are packaged for use by TCL scripts;
2762 @command{mdw} type primitives only print data they retrieve,
2763 and neither store nor return those values.
2764
2765 @itemize
2766 @item @var{arrayname} ... is the name of an array variable
2767 @item @var{width} ... is 8/16/32 - indicating the memory access size
2768 @item @var{address} ... is the target memory address
2769 @item @var{count} ... is the number of elements to process
2770 @end itemize
2771 @end deffn
2772
2773 @deffn Command {$target_name cget} queryparm
2774 Each configuration parameter accepted by
2775 @command{$target_name configure}
2776 can be individually queried, to return its current value.
2777 The @var{queryparm} is a parameter name
2778 accepted by that command, such as @code{-work-area-phys}.
2779 There are a few special cases:
2780
2781 @itemize @bullet
2782 @item @code{-event} @var{event_name} -- returns the handler for the
2783 event named @var{event_name}.
2784 This is a special case because setting a handler requires
2785 two parameters.
2786 @item @code{-type} -- returns the target type.
2787 This is a special case because this is set using
2788 @command{target create} and can't be changed
2789 using @command{$target_name configure}.
2790 @end itemize
2791
2792 For example, if you wanted to summarize information about
2793 all the targets you might use something like this:
2794
2795 @example
2796 for @{ set x 0 @} @{ $x < [target count] @} @{ incr x @} @{
2797 set name [target number $x]
2798 set y [$name cget -endian]
2799 set z [$name cget -type]
2800 puts [format "Chip %d is %s, Endian: %s, type: %s" \
2801 $x $name $y $z]
2802 @}
2803 @end example
2804 @end deffn
2805
2806 @anchor{target curstate}
2807 @deffn Command {$target_name curstate}
2808 Displays the current target state:
2809 @code{debug-running},
2810 @code{halted},
2811 @code{reset},
2812 @code{running}, or @code{unknown}.
2813 (Also, @pxref{Event Polling}.)
2814 @end deffn
2815
2816 @deffn Command {$target_name eventlist}
2817 Displays a table listing all event handlers
2818 currently associated with this target.
2819 @xref{Target Events}.
2820 @end deffn
2821
2822 @deffn Command {$target_name invoke-event} event_name
2823 Invokes the handler for the event named @var{event_name}.
2824 (This is primarily intended for use by OpenOCD framework
2825 code, for example by the reset code in @file{startup.tcl}.)
2826 @end deffn
2827
2828 @deffn Command {$target_name mdw} addr [count]
2829 @deffnx Command {$target_name mdh} addr [count]
2830 @deffnx Command {$target_name mdb} addr [count]
2831 Display contents of address @var{addr}, as
2832 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
2833 or 8-bit bytes (@command{mdb}).
2834 If @var{count} is specified, displays that many units.
2835 (If you want to manipulate the data instead of displaying it,
2836 see the @code{mem2array} primitives.)
2837 @end deffn
2838
2839 @deffn Command {$target_name mww} addr word
2840 @deffnx Command {$target_name mwh} addr halfword
2841 @deffnx Command {$target_name mwb} addr byte
2842 Writes the specified @var{word} (32 bits),
2843 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
2844 at the specified address @var{addr}.
2845 @end deffn
2846
2847 @anchor{Target Events}
2848 @section Target Events
2849 @cindex events
2850 At various times, certain things can happen, or you want them to happen.
2851 For example:
2852 @itemize @bullet
2853 @item What should happen when GDB connects? Should your target reset?
2854 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
2855 @item During reset, do you need to write to certain memory locations
2856 to set up system clocks or
2857 to reconfigure the SDRAM?
2858 @end itemize
2859
2860 All of the above items can be addressed by target event handlers.
2861 These are set up by @command{$target_name configure -event} or
2862 @command{target create ... -event}.
2863
2864 The programmer's model matches the @code{-command} option used in Tcl/Tk
2865 buttons and events. The two examples below act the same, but one creates
2866 and invokes a small procedure while the other inlines it.
2867
2868 @example
2869 proc my_attach_proc @{ @} @{
2870 echo "Reset..."
2871 reset halt
2872 @}
2873 mychip.cpu configure -event gdb-attach my_attach_proc
2874 mychip.cpu configure -event gdb-attach @{
2875 echo "Reset..."
2876 reset halt
2877 @}
2878 @end example
2879
2880 The following target events are defined:
2881
2882 @itemize @bullet
2883 @item @b{debug-halted}
2884 @* The target has halted for debug reasons (i.e.: breakpoint)
2885 @item @b{debug-resumed}
2886 @* The target has resumed (i.e.: gdb said run)
2887 @item @b{early-halted}
2888 @* Occurs early in the halt process
2889 @ignore
2890 @item @b{examine-end}
2891 @* Currently not used (goal: when JTAG examine completes)
2892 @item @b{examine-start}
2893 @* Currently not used (goal: when JTAG examine starts)
2894 @end ignore
2895 @item @b{gdb-attach}
2896 @* When GDB connects
2897 @item @b{gdb-detach}
2898 @* When GDB disconnects
2899 @item @b{gdb-end}
2900 @* When the target has halted and GDB is not doing anything (see early halt)
2901 @item @b{gdb-flash-erase-start}
2902 @* Before the GDB flash process tries to erase the flash
2903 @item @b{gdb-flash-erase-end}
2904 @* After the GDB flash process has finished erasing the flash
2905 @item @b{gdb-flash-write-start}
2906 @* Before GDB writes to the flash
2907 @item @b{gdb-flash-write-end}
2908 @* After GDB writes to the flash
2909 @item @b{gdb-start}
2910 @* Before the target steps, gdb is trying to start/resume the target
2911 @item @b{halted}
2912 @* The target has halted
2913 @ignore
2914 @item @b{old-gdb_program_config}
2915 @* DO NOT USE THIS: Used internally
2916 @item @b{old-pre_resume}
2917 @* DO NOT USE THIS: Used internally
2918 @end ignore
2919 @item @b{reset-assert-pre}
2920 @* Issued as part of @command{reset} processing
2921 after SRST and/or TRST were activated and deactivated,
2922 but before reset is asserted on the tap.
2923 @item @b{reset-assert-post}
2924 @* Issued as part of @command{reset} processing
2925 when reset is asserted on the tap.
2926 @item @b{reset-deassert-pre}
2927 @* Issued as part of @command{reset} processing
2928 when reset is about to be released on the tap.
2929
2930 For some chips, this may be a good place to make sure
2931 the JTAG clock is slow enough to work before the PLL
2932 has been set up to allow faster JTAG speeds.
2933 @item @b{reset-deassert-post}
2934 @* Issued as part of @command{reset} processing
2935 when reset has been released on the tap.
2936 @item @b{reset-end}
2937 @* Issued as the final step in @command{reset} processing.
2938 @ignore
2939 @item @b{reset-halt-post}
2940 @* Currently not used
2941 @item @b{reset-halt-pre}
2942 @* Currently not used
2943 @end ignore
2944 @item @b{reset-init}
2945 @* Used by @b{reset init} command for board-specific initialization.
2946 This event fires after @emph{reset-deassert-post}.
2947
2948 This is where you would configure PLLs and clocking, set up DRAM so
2949 you can download programs that don't fit in on-chip SRAM, set up pin
2950 multiplexing, and so on.
2951 @item @b{reset-start}
2952 @* Issued as part of @command{reset} processing
2953 before either SRST or TRST are activated.
2954 @ignore
2955 @item @b{reset-wait-pos}
2956 @* Currently not used
2957 @item @b{reset-wait-pre}
2958 @* Currently not used
2959 @end ignore
2960 @item @b{resume-start}
2961 @* Before any target is resumed
2962 @item @b{resume-end}
2963 @* After all targets have resumed
2964 @item @b{resume-ok}
2965 @* Success
2966 @item @b{resumed}
2967 @* Target has resumed
2968 @end itemize
2969
2970
2971 @node Flash Commands
2972 @chapter Flash Commands
2973
2974 OpenOCD has different commands for NOR and NAND flash;
2975 the ``flash'' command works with NOR flash, while
2976 the ``nand'' command works with NAND flash.
2977 This partially reflects different hardware technologies:
2978 NOR flash usually supports direct CPU instruction and data bus access,
2979 while data from a NAND flash must be copied to memory before it can be
2980 used. (SPI flash must also be copied to memory before use.)
2981 However, the documentation also uses ``flash'' as a generic term;
2982 for example, ``Put flash configuration in board-specific files''.
2983
2984 @quotation Note
2985 As of 28-nov-2008 OpenOCD does not know how to program a SPI
2986 flash that a micro may boot from. Perhaps you, the reader, would like to
2987 contribute support for this.
2988 @end quotation
2989
2990 Flash Steps:
2991 @enumerate
2992 @item Configure via the command @command{flash bank}
2993 @* Do this in a board-specific configuration file,
2994 passing parameters as needed by the driver.
2995 @item Operate on the flash via @command{flash subcommand}
2996 @* Often commands to manipulate the flash are typed by a human, or run
2997 via a script in some automated way. Common tasks include writing a
2998 boot loader, operating system, or other data.
2999 @item GDB Flashing
3000 @* Flashing via GDB requires the flash be configured via ``flash
3001 bank'', and the GDB flash features be enabled.
3002 @xref{GDB Configuration}.
3003 @end enumerate
3004
3005 Many CPUs have the ablity to ``boot'' from the first flash bank.
3006 This means that misprograming that bank can ``brick'' a system,
3007 so that it can't boot.
3008 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
3009 board by (re)installing working boot firmware.
3010
3011 @section Flash Configuration Commands
3012 @cindex flash configuration
3013
3014 @deffn {Config Command} {flash bank} driver base size chip_width bus_width target [driver_options]
3015 Configures a flash bank which provides persistent storage
3016 for addresses from @math{base} to @math{base + size - 1}.
3017 These banks will often be visible to GDB through the target's memory map.
3018 In some cases, configuring a flash bank will activate extra commands;
3019 see the driver-specific documentation.
3020
3021 @itemize @bullet
3022 @item @var{driver} ... identifies the controller driver
3023 associated with the flash bank being declared.
3024 This is usually @code{cfi} for external flash, or else
3025 the name of a microcontroller with embedded flash memory.
3026 @xref{Flash Driver List}.
3027 @item @var{base} ... Base address of the flash chip.
3028 @item @var{size} ... Size of the chip, in bytes.
3029 For some drivers, this value is detected from the hardware.
3030 @item @var{chip_width} ... Width of the flash chip, in bytes;
3031 ignored for most microcontroller drivers.
3032 @item @var{bus_width} ... Width of the data bus used to access the
3033 chip, in bytes; ignored for most microcontroller drivers.
3034 @item @var{target} ... Names the target used to issue
3035 commands to the flash controller.
3036 @comment Actually, it's currently a controller-specific parameter...
3037 @item @var{driver_options} ... drivers may support, or require,
3038 additional parameters. See the driver-specific documentation
3039 for more information.
3040 @end itemize
3041 @quotation Note
3042 This command is not available after OpenOCD initialization has completed.
3043 Use it in board specific configuration files, not interactively.
3044 @end quotation
3045 @end deffn
3046
3047 @comment the REAL name for this command is "ocd_flash_banks"
3048 @comment less confusing would be: "flash list" (like "nand list")
3049 @deffn Command {flash banks}
3050 Prints a one-line summary of each device declared
3051 using @command{flash bank}, numbered from zero.
3052 Note that this is the @emph{plural} form;
3053 the @emph{singular} form is a very different command.
3054 @end deffn
3055
3056 @deffn Command {flash probe} num
3057 Identify the flash, or validate the parameters of the configured flash. Operation
3058 depends on the flash type.
3059 The @var{num} parameter is a value shown by @command{flash banks}.
3060 Most flash commands will implicitly @emph{autoprobe} the bank;
3061 flash drivers can distinguish between probing and autoprobing,
3062 but most don't bother.
3063 @end deffn
3064
3065 @section Erasing, Reading, Writing to Flash
3066 @cindex flash erasing
3067 @cindex flash reading
3068 @cindex flash writing
3069 @cindex flash programming
3070
3071 One feature distinguishing NOR flash from NAND or serial flash technologies
3072 is that for read access, it acts exactly like any other addressible memory.
3073 This means you can use normal memory read commands like @command{mdw} or
3074 @command{dump_image} with it, with no special @command{flash} subcommands.
3075 @xref{Memory access}, and @ref{Image access}.
3076
3077 Write access works differently. Flash memory normally needs to be erased
3078 before it's written. Erasing a sector turns all of its bits to ones, and
3079 writing can turn ones into zeroes. This is why there are special commands
3080 for interactive erasing and writing, and why GDB needs to know which parts
3081 of the address space hold NOR flash memory.
3082
3083 @quotation Note
3084 Most of these erase and write commands leverage the fact that NOR flash
3085 chips consume target address space. They implicitly refer to the current
3086 JTAG target, and map from an address in that target's address space
3087 back to a flash bank.
3088 @comment In May 2009, those mappings may fail if any bank associated
3089 @comment with that target doesn't succesfuly autoprobe ... bug worth fixing?
3090 A few commands use abstract addressing based on bank and sector numbers,
3091 and don't depend on searching the current target and its address space.
3092 Avoid confusing the two command models.
3093 @end quotation
3094
3095 Some flash chips implement software protection against accidental writes,
3096 since such buggy writes could in some cases ``brick'' a system.
3097 For such systems, erasing and writing may require sector protection to be
3098 disabled first.
3099 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
3100 and AT91SAM7 on-chip flash.
3101 @xref{flash protect}.
3102
3103 @anchor{flash erase_sector}
3104 @deffn Command {flash erase_sector} num first last
3105 Erase sectors in bank @var{num}, starting at sector @var{first} up to and including
3106 @var{last}. Sector numbering starts at 0.
3107 The @var{num} parameter is a value shown by @command{flash banks}.
3108 @end deffn
3109
3110 @deffn Command {flash erase_address} address length
3111 Erase sectors starting at @var{address} for @var{length} bytes.
3112 The flash bank to use is inferred from the @var{address}, and
3113 the specified length must stay within that bank.
3114 As a special case, when @var{length} is zero and @var{address} is
3115 the start of the bank, the whole flash is erased.
3116 @end deffn
3117
3118 @deffn Command {flash fillw} address word length
3119 @deffnx Command {flash fillh} address halfword length
3120 @deffnx Command {flash fillb} address byte length
3121 Fills flash memory with the specified @var{word} (32 bits),
3122 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
3123 starting at @var{address} and continuing
3124 for @var{length} units (word/halfword/byte).
3125 No erasure is done before writing; when needed, that must be done
3126 before issuing this command.
3127 Writes are done in blocks of up to 1024 bytes, and each write is
3128 verified by reading back the data and comparing it to what was written.
3129 The flash bank to use is inferred from the @var{address} of
3130 each block, and the specified length must stay within that bank.
3131 @end deffn
3132 @comment no current checks for errors if fill blocks touch multiple banks!
3133
3134 @anchor{flash write_bank}
3135 @deffn Command {flash write_bank} num filename offset
3136 Write the binary @file{filename} to flash bank @var{num},
3137 starting at @var{offset} bytes from the beginning of the bank.
3138 The @var{num} parameter is a value shown by @command{flash banks}.
3139 @end deffn
3140
3141 @anchor{flash write_image}
3142 @deffn Command {flash write_image} [erase] filename [offset] [type]
3143 Write the image @file{filename} to the current target's flash bank(s).
3144 A relocation @var{offset} may be specified, in which case it is added
3145 to the base address for each section in the image.
3146 The file [@var{type}] can be specified
3147 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
3148 @option{elf} (ELF file), @option{s19} (Motorola s19).
3149 @option{mem}, or @option{builder}.
3150 The relevant flash sectors will be erased prior to programming
3151 if the @option{erase} parameter is given.
3152 The flash bank to use is inferred from the @var{address} of
3153 each image segment.
3154 @end deffn
3155
3156 @section Other Flash commands
3157 @cindex flash protection
3158
3159 @deffn Command {flash erase_check} num
3160 Check erase state of sectors in flash bank @var{num},
3161 and display that status.
3162 The @var{num} parameter is a value shown by @command{flash banks}.
3163 This is the only operation that
3164 updates the erase state information displayed by @option{flash info}. That means you have
3165 to issue an @command{flash erase_check} command after erasing or programming the device
3166 to get updated information.
3167 (Code execution may have invalidated any state records kept by OpenOCD.)
3168 @end deffn
3169
3170 @deffn Command {flash info} num
3171 Print info about flash bank @var{num}
3172 The @var{num} parameter is a value shown by @command{flash banks}.
3173 The information includes per-sector protect status.
3174 @end deffn
3175
3176 @anchor{flash protect}
3177 @deffn Command {flash protect} num first last (on|off)
3178 Enable (@var{on}) or disable (@var{off}) protection of flash sectors
3179 @var{first} to @var{last} of flash bank @var{num}.
3180 The @var{num} parameter is a value shown by @command{flash banks}.
3181 @end deffn
3182
3183 @deffn Command {flash protect_check} num
3184 Check protection state of sectors in flash bank @var{num}.
3185 The @var{num} parameter is a value shown by @command{flash banks}.
3186 @comment @option{flash erase_sector} using the same syntax.
3187 @end deffn
3188
3189 @anchor{Flash Driver List}
3190 @section Flash Drivers, Options, and Commands
3191 As noted above, the @command{flash bank} command requires a driver name,
3192 and allows driver-specific options and behaviors.
3193 Some drivers also activate driver-specific commands.
3194
3195 @subsection External Flash
3196
3197 @deffn {Flash Driver} cfi
3198 @cindex Common Flash Interface
3199 @cindex CFI
3200 The ``Common Flash Interface'' (CFI) is the main standard for
3201 external NOR flash chips, each of which connects to a
3202 specific external chip select on the CPU.
3203 Frequently the first such chip is used to boot the system.
3204 Your board's @code{reset-init} handler might need to
3205 configure additional chip selects using other commands (like: @command{mww} to
3206 configure a bus and its timings) , or
3207 perhaps configure a GPIO pin that controls the ``write protect'' pin
3208 on the flash chip.
3209 The CFI driver can use a target-specific working area to significantly
3210 speed up operation.
3211
3212 The CFI driver can accept the following optional parameters, in any order:
3213
3214 @itemize
3215 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
3216 like AM29LV010 and similar types.
3217 @item @var{x16_as_x8} ... when a 16-bit flash is hooked up to an 8-bit bus.
3218 @end itemize
3219
3220 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
3221 wide on a sixteen bit bus:
3222
3223 @example
3224 flash bank cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
3225 flash bank cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
3226 @end example
3227 @end deffn
3228
3229 @subsection Internal Flash (Microcontrollers)
3230
3231 @deffn {Flash Driver} aduc702x
3232 The ADUC702x analog microcontrollers from ST Micro
3233 include internal flash and use ARM7TDMI cores.
3234 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
3235 The setup command only requires the @var{target} argument
3236 since all devices in this family have the same memory layout.
3237
3238 @example
3239 flash bank aduc702x 0 0 0 0 $_TARGETNAME
3240 @end example
3241 @end deffn
3242
3243 @deffn {Flash Driver} at91sam7
3244 All members of the AT91SAM7 microcontroller family from Atmel
3245 include internal flash and use ARM7TDMI cores.
3246 The driver automatically recognizes a number of these chips using
3247 the chip identification register, and autoconfigures itself.
3248
3249 @example
3250 flash bank at91sam7 0 0 0 0 $_TARGETNAME
3251 @end example
3252
3253 For chips which are not recognized by the controller driver, you must
3254 provide additional parameters in the following order:
3255
3256 @itemize
3257 @item @var{chip_model} ... label used with @command{flash info}
3258 @item @var{banks}
3259 @item @var{sectors_per_bank}
3260 @item @var{pages_per_sector}
3261 @item @var{pages_size}
3262 @item @var{num_nvm_bits}
3263 @item @var{freq_khz} ... required if an external clock is provided,
3264 optional (but recommended) when the oscillator frequency is known
3265 @end itemize
3266
3267 It is recommended that you provide zeroes for all of those values
3268 except the clock frequency, so that everything except that frequency
3269 will be autoconfigured.
3270 Knowing the frequency helps ensure correct timings for flash access.
3271
3272 The flash controller handles erases automatically on a page (128/256 byte)
3273 basis, so explicit erase commands are not necessary for flash programming.
3274 However, there is an ``EraseAll`` command that can erase an entire flash
3275 plane (of up to 256KB), and it will be used automatically when you issue
3276 @command{flash erase_sector} or @command{flash erase_address} commands.
3277
3278 @deffn Command {at91sam7 gpnvm} bitnum (set|clear)
3279 Set or clear a ``General Purpose Non-Volatle Memory'' (GPNVM)
3280 bit for the processor. Each processor has a number of such bits,
3281 used for controlling features such as brownout detection (so they
3282 are not truly general purpose).
3283 @quotation Note
3284 This assumes that the first flash bank (number 0) is associated with
3285 the appropriate at91sam7 target.
3286 @end quotation
3287 @end deffn
3288 @end deffn
3289
3290 @deffn {Flash Driver} avr
3291 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
3292 @emph{The current implementation is incomplete.}
3293 @comment - defines mass_erase ... pointless given flash_erase_address
3294 @end deffn
3295
3296 @deffn {Flash Driver} ecosflash
3297 @emph{No idea what this is...}
3298 The @var{ecosflash} driver defines one mandatory parameter,
3299 the name of a modules of target code which is downloaded
3300 and executed.
3301 @end deffn
3302
3303 @deffn {Flash Driver} lpc2000
3304 Most members of the LPC2000 microcontroller family from NXP
3305 include internal flash and use ARM7TDMI cores.
3306 The @var{lpc2000} driver defines two mandatory and one optional parameters,
3307 which must appear in the following order:
3308
3309 @itemize
3310 @item @var{variant} ... required, may be
3311 @var{lpc2000_v1} (older LPC21xx and LPC22xx)
3312 or @var{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
3313 @item @var{clock_kHz} ... the frequency, in kiloHertz,
3314 at which the core is running
3315 @item @var{calc_checksum} ... optional (but you probably want to provide this!),
3316 telling the driver to calculate a valid checksum for the exception vector table.
3317 @end itemize
3318
3319 LPC flashes don't require the chip and bus width to be specified.
3320
3321 @example
3322 flash bank lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
3323 lpc2000_v2 14765 calc_checksum
3324 @end example
3325 @end deffn
3326
3327 @deffn {Flash Driver} lpc288x
3328 The LPC2888 microcontroller from NXP needs slightly different flash
3329 support from its lpc2000 siblings.
3330 The @var{lpc288x} driver defines one mandatory parameter,
3331 the programming clock rate in Hz.
3332 LPC flashes don't require the chip and bus width to be specified.
3333
3334 @example
3335 flash bank lpc288x 0 0 0 0 $_TARGETNAME 12000000
3336 @end example
3337 @end deffn
3338
3339 @deffn {Flash Driver} ocl
3340 @emph{No idea what this is, other than using some arm7/arm9 core.}
3341
3342 @example
3343 flash bank ocl 0 0 0 0 $_TARGETNAME
3344 @end example
3345 @end deffn
3346
3347 @deffn {Flash Driver} pic32mx
3348 The PIC32MX microcontrollers are based on the MIPS 4K cores,
3349 and integrate flash memory.
3350 @emph{The current implementation is incomplete.}
3351
3352 @example
3353 flash bank pix32mx 0 0 0 0 $_TARGETNAME
3354 @end example
3355
3356 @comment numerous *disabled* commands are defined:
3357 @comment - chip_erase ... pointless given flash_erase_address
3358 @comment - lock, unlock ... pointless given protect on/off (yes?)
3359 @comment - pgm_word ... shouldn't bank be deduced from address??
3360 Some pic32mx-specific commands are defined:
3361 @deffn Command {pic32mx pgm_word} address value bank
3362 Programs the specified 32-bit @var{value} at the given @var{address}
3363 in the specified chip @var{bank}.
3364 @end deffn
3365 @end deffn
3366
3367 @deffn {Flash Driver} stellaris
3368 All members of the Stellaris LM3Sxxx microcontroller family from
3369 Texas Instruments
3370 include internal flash and use ARM Cortex M3 cores.
3371 The driver automatically recognizes a number of these chips using
3372 the chip identification register, and autoconfigures itself.
3373 @footnote{Currently there is a @command{stellaris mass_erase} command.
3374 That seems pointless since the same effect can be had using the
3375 standard @command{flash erase_address} command.}
3376
3377 @example
3378 flash bank stellaris 0 0 0 0 $_TARGETNAME
3379 @end example
3380 @end deffn
3381
3382 @deffn {Flash Driver} stm32x
3383 All members of the STM32 microcontroller family from ST Microelectronics
3384 include internal flash and use ARM Cortex M3 cores.
3385 The driver automatically recognizes a number of these chips using
3386 the chip identification register, and autoconfigures itself.
3387
3388 @example
3389 flash bank stm32x 0 0 0 0 $_TARGETNAME
3390 @end example
3391
3392 Some stm32x-specific commands
3393 @footnote{Currently there is a @command{stm32x mass_erase} command.
3394 That seems pointless since the same effect can be had using the
3395 standard @command{flash erase_address} command.}
3396 are defined:
3397
3398 @deffn Command {stm32x lock} num
3399 Locks the entire stm32 device.
3400 The @var{num} parameter is a value shown by @command{flash banks}.
3401 @end deffn
3402
3403 @deffn Command {stm32x unlock} num
3404 Unlocks the entire stm32 device.
3405 The @var{num} parameter is a value shown by @command{flash banks}.
3406 @end deffn
3407
3408 @deffn Command {stm32x options_read} num
3409 Read and display the stm32 option bytes written by
3410 the @command{stm32x options_write} command.
3411 The @var{num} parameter is a value shown by @command{flash banks}.
3412 @end deffn
3413
3414 @deffn Command {stm32x options_write} num (SWWDG|HWWDG) (RSTSTNDBY|NORSTSTNDBY) (RSTSTOP|NORSTSTOP)
3415 Writes the stm32 option byte with the specified values.
3416 The @var{num} parameter is a value shown by @command{flash banks}.
3417 @end deffn
3418 @end deffn
3419
3420 @deffn {Flash Driver} str7x
3421 All members of the STR7 microcontroller family from ST Microelectronics
3422 include internal flash and use ARM7TDMI cores.
3423 The @var{str7x} driver defines one mandatory parameter, @var{variant},
3424 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
3425
3426 @example
3427 flash bank str7x 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
3428 @end example
3429 @end deffn
3430
3431 @deffn {Flash Driver} str9x
3432 Most members of the STR9 microcontroller family from ST Microelectronics
3433 include internal flash and use ARM966E cores.
3434 The str9 needs the flash controller to be configured using
3435 the @command{str9x flash_config} command prior to Flash programming.
3436
3437 @example
3438 flash bank str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
3439 str9x flash_config 0 4 2 0 0x80000
3440 @end example
3441
3442 @deffn Command {str9x flash_config} num bbsr nbbsr bbadr nbbadr
3443 Configures the str9 flash controller.
3444 The @var{num} parameter is a value shown by @command{flash banks}.
3445
3446 @itemize @bullet
3447 @item @var{bbsr} - Boot Bank Size register
3448 @item @var{nbbsr} - Non Boot Bank Size register
3449 @item @var{bbadr} - Boot Bank Start Address register
3450 @item @var{nbbadr} - Boot Bank Start Address register
3451 @end itemize
3452 @end deffn
3453
3454 @end deffn
3455
3456 @deffn {Flash Driver} tms470
3457 Most members of the TMS470 microcontroller family from Texas Instruments
3458 include internal flash and use ARM7TDMI cores.
3459 This driver doesn't require the chip and bus width to be specified.
3460
3461 Some tms470-specific commands are defined:
3462
3463 @deffn Command {tms470 flash_keyset} key0 key1 key2 key3
3464 Saves programming keys in a register, to enable flash erase and write commands.
3465 @end deffn
3466
3467 @deffn Command {tms470 osc_mhz} clock_mhz
3468 Reports the clock speed, which is used to calculate timings.
3469 @end deffn
3470
3471 @deffn Command {tms470 plldis} (0|1)
3472 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
3473 the flash clock.
3474 @end deffn
3475 @end deffn
3476
3477 @subsection str9xpec driver
3478 @cindex str9xpec
3479
3480 Here is some background info to help
3481 you better understand how this driver works. OpenOCD has two flash drivers for
3482 the str9:
3483 @enumerate
3484 @item
3485 Standard driver @option{str9x} programmed via the str9 core. Normally used for
3486 flash programming as it is faster than the @option{str9xpec} driver.
3487 @item
3488 Direct programming @option{str9xpec} using the flash controller. This is an
3489 ISC compilant (IEEE 1532) tap connected in series with the str9 core. The str9
3490 core does not need to be running to program using this flash driver. Typical use
3491 for this driver is locking/unlocking the target and programming the option bytes.
3492 @end enumerate
3493
3494 Before we run any commands using the @option{str9xpec} driver we must first disable
3495 the str9 core. This example assumes the @option{str9xpec} driver has been
3496 configured for flash bank 0.
3497 @example
3498 # assert srst, we do not want core running
3499 # while accessing str9xpec flash driver
3500 jtag_reset 0 1
3501 # turn off target polling
3502 poll off
3503 # disable str9 core
3504 str9xpec enable_turbo 0
3505 # read option bytes
3506 str9xpec options_read 0
3507 # re-enable str9 core
3508 str9xpec disable_turbo 0
3509 poll on
3510 reset halt
3511 @end example
3512 The above example will read the str9 option bytes.
3513 When performing a unlock remember that you will not be able to halt the str9 - it
3514 has been locked. Halting the core is not required for the @option{str9xpec} driver
3515 as mentioned above, just issue the commands above manually or from a telnet prompt.
3516
3517 @deffn {Flash Driver} str9xpec
3518 Only use this driver for locking/unlocking the device or configuring the option bytes.
3519 Use the standard str9 driver for programming.
3520 Before using the flash commands the turbo mode must be enabled using the
3521 @command{str9xpec enable_turbo} command.
3522
3523 Several str9xpec-specific commands are defined:
3524
3525 @deffn Command {str9xpec disable_turbo} num
3526 Restore the str9 into JTAG chain.
3527 @end deffn
3528
3529 @deffn Command {str9xpec enable_turbo} num
3530 Enable turbo mode, will simply remove the str9 from the chain and talk
3531 directly to the embedded flash controller.
3532 @end deffn
3533
3534 @deffn Command {str9xpec lock} num
3535 Lock str9 device. The str9 will only respond to an unlock command that will
3536 erase the device.
3537 @end deffn
3538
3539 @deffn Command {str9xpec part_id} num
3540 Prints the part identifier for bank @var{num}.
3541 @end deffn
3542
3543 @deffn Command {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
3544 Configure str9 boot bank.
3545 @end deffn
3546
3547 @deffn Command {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
3548 Configure str9 lvd source.
3549 @end deffn
3550
3551 @deffn Command {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
3552 Configure str9 lvd threshold.
3553 @end deffn
3554
3555 @deffn Command {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
3556 Configure str9 lvd reset warning source.
3557 @end deffn
3558
3559 @deffn Command {str9xpec options_read} num
3560 Read str9 option bytes.
3561 @end deffn
3562
3563 @deffn Command {str9xpec options_write} num
3564 Write str9 option bytes.
3565 @end deffn
3566
3567 @deffn Command {str9xpec unlock} num
3568 unlock str9 device.
3569 @end deffn
3570
3571 @end deffn
3572
3573
3574 @section mFlash
3575
3576 @subsection mFlash Configuration
3577 @cindex mFlash Configuration
3578
3579 @deffn {Config Command} {mflash bank} soc base RST_pin target
3580 Configures a mflash for @var{soc} host bank at
3581 address @var{base}.
3582 The pin number format depends on the host GPIO naming convention.
3583 Currently, the mflash driver supports s3c2440 and pxa270.
3584
3585 Example for s3c2440 mflash where @var{RST pin} is GPIO B1:
3586
3587 @example
3588 mflash bank s3c2440 0x10000000 1b 0
3589 @end example
3590
3591 Example for pxa270 mflash where @var{RST pin} is GPIO 43:
3592
3593 @example
3594 mflash bank pxa270 0x08000000 43 0
3595 @end example
3596 @end deffn
3597
3598 @subsection mFlash commands
3599 @cindex mFlash commands
3600
3601 @deffn Command {mflash config pll} frequency
3602 Configure mflash PLL.
3603 The @var{frequency} is the mflash input frequency, in Hz.
3604 Issuing this command will erase mflash's whole internal nand and write new pll.
3605 After this command, mflash needs power-on-reset for normal operation.
3606 If pll was newly configured, storage and boot(optional) info also need to be update.
3607 @end deffn
3608
3609 @deffn Command {mflash config boot}
3610 Configure bootable option.
3611 If bootable option is set, mflash offer the first 8 sectors
3612 (4kB) for boot.
3613 @end deffn
3614
3615 @deffn Command {mflash config storage}
3616 Configure storage information.
3617 For the normal storage operation, this information must be
3618 written.
3619 @end deffn
3620
3621 @deffn Command {mflash dump} num filename offset size
3622 Dump @var{size} bytes, starting at @var{offset} bytes from the
3623 beginning of the bank @var{num}, to the file named @var{filename}.
3624 @end deffn
3625
3626 @deffn Command {mflash probe}
3627 Probe mflash.
3628 @end deffn
3629
3630 @deffn Command {mflash write} num filename offset
3631 Write the binary file @var{filename} to mflash bank @var{num}, starting at
3632 @var{offset} bytes from the beginning of the bank.
3633 @end deffn
3634
3635 @node NAND Flash Commands
3636 @chapter NAND Flash Commands
3637 @cindex NAND
3638
3639 Compared to NOR or SPI flash, NAND devices are inexpensive
3640 and high density. Today's NAND chips, and multi-chip modules,
3641 commonly hold multiple GigaBytes of data.
3642
3643 NAND chips consist of a number of ``erase blocks'' of a given
3644 size (such as 128 KBytes), each of which is divided into a
3645 number of pages (of perhaps 512 or 2048 bytes each). Each
3646 page of a NAND flash has an ``out of band'' (OOB) area to hold
3647 Error Correcting Code (ECC) and other metadata, usually 16 bytes
3648 of OOB for every 512 bytes of page data.
3649
3650 One key characteristic of NAND flash is that its error rate
3651 is higher than that of NOR flash. In normal operation, that
3652 ECC is used to correct and detect errors. However, NAND
3653 blocks can also wear out and become unusable; those blocks
3654 are then marked "bad". NAND chips are even shipped from the
3655 manufacturer with a few bad blocks. The highest density chips
3656 use a technology (MLC) that wears out more quickly, so ECC
3657 support is increasingly important as a way to detect blocks
3658 that have begun to fail, and help to preserve data integrity
3659 with techniques such as wear leveling.
3660
3661 Software is used to manage the ECC. Some controllers don't
3662 support ECC directly; in those cases, software ECC is used.
3663 Other controllers speed up the ECC calculations with hardware.
3664 Single-bit error correction hardware is routine. Controllers
3665 geared for newer MLC chips may correct 4 or more errors for
3666 every 512 bytes of data.
3667
3668 You will need to make sure that any data you write using
3669 OpenOCD includes the apppropriate kind of ECC. For example,
3670 that may mean passing the @code{oob_softecc} flag when
3671 writing NAND data, or ensuring that the correct hardware
3672 ECC mode is used.
3673
3674 The basic steps for using NAND devices include:
3675 @enumerate
3676 @item Declare via the command @command{nand device}
3677 @* Do this in a board-specific configuration file,
3678 passing parameters as needed by the controller.
3679 @item Configure each device using @command{nand probe}.
3680 @* Do this only after the associated target is set up,
3681 such as in its reset-init script or in procures defined
3682 to access that device.
3683 @item Operate on the flash via @command{nand subcommand}
3684 @* Often commands to manipulate the flash are typed by a human, or run
3685 via a script in some automated way. Common task include writing a
3686 boot loader, operating system, or other data needed to initialize or
3687 de-brick a board.
3688 @end enumerate
3689
3690 @b{NOTE:} At the time this text was written, the largest NAND
3691 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
3692 This is because the variables used to hold offsets and lengths
3693 are only 32 bits wide.
3694 (Larger chips may work in some cases, unless an offset or length
3695 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
3696 Some larger devices will work, since they are actually multi-chip
3697 modules with two smaller chips and individual chipselect lines.
3698
3699 @section NAND Configuration Commands
3700 @cindex NAND configuration
3701
3702 NAND chips must be declared in configuration scripts,
3703 plus some additional configuration that's done after
3704 OpenOCD has initialized.
3705
3706 @deffn {Config Command} {nand device} controller target [configparams...]
3707 Declares a NAND device, which can be read and written to
3708 after it has been configured through @command{nand probe}.
3709 In OpenOCD, devices are single chips; this is unlike some
3710 operating systems, which may manage multiple chips as if
3711 they were a single (larger) device.
3712 In some cases, configuring a device will activate extra
3713 commands; see the controller-specific documentation.
3714
3715 @b{NOTE:} This command is not available after OpenOCD
3716 initialization has completed. Use it in board specific
3717 configuration files, not interactively.
3718
3719 @itemize @bullet
3720 @item @var{controller} ... identifies the controller driver
3721 associated with the NAND device being declared.
3722 @xref{NAND Driver List}.
3723 @item @var{target} ... names the target used when issuing
3724 commands to the NAND controller.
3725 @comment Actually, it's currently a controller-specific parameter...
3726 @item @var{configparams} ... controllers may support, or require,
3727 additional parameters. See the controller-specific documentation
3728 for more information.
3729 @end itemize
3730 @end deffn
3731
3732 @deffn Command {nand list}
3733 Prints a one-line summary of each device declared
3734 using @command{nand device}, numbered from zero.
3735 Note that un-probed devices show no details.
3736 @end deffn
3737
3738 @deffn Command {nand probe} num
3739 Probes the specified device to determine key characteristics
3740 like its page and block sizes, and how many blocks it has.
3741 The @var{num} parameter is the value shown by @command{nand list}.
3742 You must (successfully) probe a device before you can use
3743 it with most other NAND commands.
3744 @end deffn
3745
3746 @section Erasing, Reading, Writing to NAND Flash
3747
3748 @deffn Command {nand dump} num filename offset length [oob_option]
3749 @cindex NAND reading
3750 Reads binary data from the NAND device and writes it to the file,
3751 starting at the specified offset.
3752 The @var{num} parameter is the value shown by @command{nand list}.
3753
3754 Use a complete path name for @var{filename}, so you don't depend
3755 on the directory used to start the OpenOCD server.
3756
3757 The @var{offset} and @var{length} must be exact multiples of the
3758 device's page size. They describe a data region; the OOB data
3759 associated with each such page may also be accessed.
3760
3761 @b{NOTE:} At the time this text was written, no error correction
3762 was done on the data that's read, unless raw access was disabled
3763 and the underlying NAND controller driver had a @code{read_page}
3764 method which handled that error correction.
3765
3766 By default, only page data is saved to the specified file.
3767 Use an @var{oob_option} parameter to save OOB data:
3768 @itemize @bullet
3769 @item no oob_* parameter
3770 @*Output file holds only page data; OOB is discarded.
3771 @item @code{oob_raw}
3772 @*Output file interleaves page data and OOB data;
3773 the file will be longer than "length" by the size of the
3774 spare areas associated with each data page.
3775 Note that this kind of "raw" access is different from
3776 what's implied by @command{nand raw_access}, which just
3777 controls whether a hardware-aware access method is used.
3778 @item @code{oob_only}
3779 @*Output file has only raw OOB data, and will
3780 be smaller than "length" since it will contain only the
3781 spare areas associated with each data page.
3782 @end itemize
3783 @end deffn
3784
3785 @deffn Command {nand erase} num offset length
3786 @cindex NAND erasing
3787 @cindex NAND programming
3788 Erases blocks on the specified NAND device, starting at the
3789 specified @var{offset} and continuing for @var{length} bytes.
3790 Both of those values must be exact multiples of the device's
3791 block size, and the region they specify must fit entirely in the chip.
3792 The @var{num} parameter is the value shown by @command{nand list}.
3793
3794 @b{NOTE:} This command will try to erase bad blocks, when told
3795 to do so, which will probably invalidate the manufacturer's bad
3796 block marker.
3797 For the remainder of the current server session, @command{nand info}
3798 will still report that the block ``is'' bad.
3799 @end deffn
3800
3801 @deffn Command {nand write} num filename offset [option...]
3802 @cindex NAND writing
3803 @cindex NAND programming
3804 Writes binary data from the file into the specified NAND device,
3805 starting at the specified offset. Those pages should already
3806 have been erased; you can't change zero bits to one bits.
3807 The @var{num} parameter is the value shown by @command{nand list}.
3808
3809 Use a complete path name for @var{filename}, so you don't depend
3810 on the directory used to start the OpenOCD server.
3811
3812 The @var{offset} must be an exact multiple of the device's page size.
3813 All data in the file will be written, assuming it doesn't run
3814 past the end of the device.
3815 Only full pages are written, and any extra space in the last
3816 page will be filled with 0xff bytes. (That includes OOB data,
3817 if that's being written.)
3818
3819 @b{NOTE:} At the time this text was written, bad blocks are
3820 ignored. That is, this routine will not skip bad blocks,
3821 but will instead try to write them. This can cause problems.
3822
3823 Provide at most one @var{option} parameter. With some
3824 NAND drivers, the meanings of these parameters may change
3825 if @command{nand raw_access} was used to disable hardware ECC.
3826 @itemize @bullet
3827 @item no oob_* parameter
3828 @*File has only page data, which is written.
3829 If raw acccess is in use, the OOB area will not be written.
3830 Otherwise, if the underlying NAND controller driver has
3831 a @code{write_page} routine, that routine may write the OOB
3832 with hardware-computed ECC data.
3833 @item @code{oob_only}
3834 @*File has only raw OOB data, which is written to the OOB area.
3835 Each page's data area stays untouched. @i{This can be a dangerous
3836 option}, since it can invalidate the ECC data.
3837 You may need to force raw access to use this mode.
3838 @item @code{oob_raw}
3839 @*File interleaves data and OOB data, both of which are written
3840 If raw access is enabled, the data is written first, then the
3841 un-altered OOB.
3842 Otherwise, if the underlying NAND controller driver has
3843 a @code{write_page} routine, that routine may modify the OOB
3844 before it's written, to include hardware-computed ECC data.
3845 @item @code{oob_softecc}
3846 @*File has only page data, which is written.
3847 The OOB area is filled with 0xff, except for a standard 1-bit
3848 software ECC code stored in conventional locations.
3849 You might need to force raw access to use this mode, to prevent
3850 the underlying driver from applying hardware ECC.
3851 @item @code{oob_softecc_kw}
3852 @*File has only page data, which is written.
3853 The OOB area is filled with 0xff, except for a 4-bit software ECC
3854 specific to the boot ROM in Marvell Kirkwood SoCs.
3855 You might need to force raw access to use this mode, to prevent
3856 the underlying driver from applying hardware ECC.
3857 @end itemize
3858 @end deffn
3859
3860 @section Other NAND commands
3861 @cindex NAND other commands
3862
3863 @deffn Command {nand check_bad_blocks} [offset length]
3864 Checks for manufacturer bad block markers on the specified NAND
3865 device. If no parameters are provided, checks the whole
3866 device; otherwise, starts at the specified @var{offset} and
3867 continues for @var{length} bytes.
3868 Both of those values must be exact multiples of the device's
3869 block size, and the region they specify must fit entirely in the chip.
3870 The @var{num} parameter is the value shown by @command{nand list}.
3871
3872 @b{NOTE:} Before using this command you should force raw access
3873 with @command{nand raw_access enable} to ensure that the underlying
3874 driver will not try to apply hardware ECC.
3875 @end deffn
3876
3877 @deffn Command {nand info} num
3878 The @var{num} parameter is the value shown by @command{nand list}.
3879 This prints the one-line summary from "nand list", plus for
3880 devices which have been probed this also prints any known
3881 status for each block.
3882 @end deffn
3883
3884 @deffn Command {nand raw_access} num (@option{enable}|@option{disable})
3885 Sets or clears an flag affecting how page I/O is done.
3886 The @var{num} parameter is the value shown by @command{nand list}.
3887
3888 This flag is cleared (disabled) by default, but changing that
3889 value won't affect all NAND devices. The key factor is whether
3890 the underlying driver provides @code{read_page} or @code{write_page}
3891 methods. If it doesn't provide those methods, the setting of
3892 this flag is irrelevant; all access is effectively ``raw''.
3893
3894 When those methods exist, they are normally used when reading
3895 data (@command{nand dump} or reading bad block markers) or
3896 writing it (@command{nand write}). However, enabling
3897 raw access (setting the flag) prevents use of those methods,
3898 bypassing hardware ECC logic.
3899 @i{This can be a dangerous option}, since writing blocks
3900 with the wrong ECC data can cause them to be marked as bad.
3901 @end deffn
3902
3903 @anchor{NAND Driver List}
3904 @section NAND Drivers, Options, and Commands
3905 As noted above, the @command{nand device} command allows
3906 driver-specific options and behaviors.
3907 Some controllers also activate controller-specific commands.
3908
3909 @deffn {NAND Driver} davinci
3910 This driver handles the NAND controllers found on DaVinci family
3911 chips from Texas Instruments.
3912 It takes three extra parameters:
3913 address of the NAND chip;
3914 hardware ECC mode to use (hwecc1, hwecc4, hwecc4_infix);
3915 address of the AEMIF controller on this processor.
3916 @example
3917 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
3918 @end example
3919 All DaVinci processors support the single-bit ECC hardware,
3920 and newer ones also support the four-bit ECC hardware.
3921 The @code{write_page} and @code{read_page} methods are used
3922 to implement those ECC modes, unless they are disabled using
3923 the @command{nand raw_access} command.
3924 @end deffn
3925
3926 @deffn {NAND Driver} lpc3180
3927 These controllers require an extra @command{nand device}
3928 parameter: the clock rate used by the controller.
3929 @deffn Command {lpc3180 select} num [mlc|slc]
3930 Configures use of the MLC or SLC controller mode.
3931 MLC implies use of hardware ECC.
3932 The @var{num} parameter is the value shown by @command{nand list}.
3933 @end deffn
3934
3935 At this writing, this driver includes @code{write_page}
3936 and @code{read_page} methods. Using @command{nand raw_access}
3937 to disable those methods will prevent use of hardware ECC
3938 in the MLC controller mode, but won't change SLC behavior.
3939 @end deffn
3940 @comment current lpc3180 code won't issue 5-byte address cycles
3941
3942 @deffn {NAND Driver} orion
3943 These controllers require an extra @command{nand device}
3944 parameter: the address of the controller.
3945 @example
3946 nand device orion 0xd8000000
3947 @end example
3948 These controllers don't define any specialized commands.
3949 At this writing, their drivers don't include @code{write_page}
3950 or @code{read_page} methods, so @command{nand raw_access} won't
3951 change any behavior.
3952 @end deffn
3953
3954 @deffn {NAND Driver} s3c2410
3955 @deffnx {NAND Driver} s3c2412
3956 @deffnx {NAND Driver} s3c2440
3957 @deffnx {NAND Driver} s3c2443
3958 These S3C24xx family controllers don't have any special
3959 @command{nand device} options, and don't define any
3960 specialized commands.
3961 At this writing, their drivers don't include @code{write_page}
3962 or @code{read_page} methods, so @command{nand raw_access} won't
3963 change any behavior.
3964 @end deffn
3965
3966 @node General Commands
3967 @chapter General Commands
3968 @cindex commands
3969
3970 The commands documented in this chapter here are common commands that
3971 you, as a human, may want to type and see the output of. Configuration type
3972 commands are documented elsewhere.
3973
3974 Intent:
3975 @itemize @bullet
3976 @item @b{Source Of Commands}
3977 @* OpenOCD commands can occur in a configuration script (discussed
3978 elsewhere) or typed manually by a human or supplied programatically,
3979 or via one of several TCP/IP Ports.
3980
3981 @item @b{From the human}
3982 @* A human should interact with the telnet interface (default port: 4444)
3983 or via GDB (default port 3333).
3984
3985 To issue commands from within a GDB session, use the @option{monitor}
3986 command, e.g. use @option{monitor poll} to issue the @option{poll}
3987 command. All output is relayed through the GDB session.
3988
3989 @item @b{Machine Interface}
3990 The Tcl interface's intent is to be a machine interface. The default Tcl
3991 port is 5555.
3992 @end itemize
3993
3994
3995 @section Daemon Commands
3996
3997 @deffn Command sleep msec [@option{busy}]
3998 Wait for at least @var{msec} milliseconds before resuming.
3999 If @option{busy} is passed, busy-wait instead of sleeping.
4000 (This option is strongly discouraged.)
4001 Useful in connection with script files
4002 (@command{script} command and @command{target_name} configuration).
4003 @end deffn
4004
4005 @deffn Command shutdown
4006 Close the OpenOCD daemon, disconnecting all clients (GDB, telnet, other).
4007 @end deffn
4008
4009 @anchor{debug_level}
4010 @deffn Command debug_level [n]
4011 @cindex message level
4012 Display debug level.
4013 If @var{n} (from 0..3) is provided, then set it to that level.
4014 This affects the kind of messages sent to the server log.
4015 Level 0 is error messages only;
4016 level 1 adds warnings;
4017 level 2 (the default) adds informational messages;
4018 and level 3 adds debugging messages.
4019 @end deffn
4020
4021 @deffn Command fast (@option{enable}|@option{disable})
4022 Default disabled.
4023 Set default behaviour of OpenOCD to be "fast and dangerous".
4024
4025 At this writing, this only affects the defaults for two ARM7/ARM9 parameters:
4026 fast memory access, and DCC downloads. Those parameters may still be
4027 individually overridden.
4028
4029 The target specific "dangerous" optimisation tweaking options may come and go
4030 as more robust and user friendly ways are found to ensure maximum throughput
4031 and robustness with a minimum of configuration.
4032
4033 Typically the "fast enable" is specified first on the command line:
4034
4035 @example
4036 openocd -c "fast enable" -c "interface dummy" -f target/str710.cfg
4037 @end example
4038 @end deffn
4039
4040 @deffn Command echo message
4041 Logs a message at "user" priority.
4042 Output @var{message} to stdout.
4043 @example
4044 echo "Downloading kernel -- please wait"
4045 @end example
4046 @end deffn
4047
4048 @deffn Command log_output [filename]
4049 Redirect logging to @var{filename};
4050 the initial log output channel is stderr.
4051 @end deffn
4052
4053 @anchor{Target State handling}
4054 @section Target State handling
4055 @cindex reset
4056 @cindex halt
4057 @cindex target initialization
4058
4059 In this section ``target'' refers to a CPU configured as
4060 shown earlier (@pxref{CPU Configuration}).
4061 These commands, like many, implicitly refer to
4062 a @dfn{current target} which is used to perform the
4063 various operations. The current target may be changed
4064 by using @command{targets} command with the name of the
4065 target which should become current.
4066
4067 @deffn Command reg [(number|name) [value]]
4068 Access a single register by @var{number} or by its @var{name}.
4069
4070 @emph{With no arguments}:
4071 list all available registers for the current target,
4072 showing number, name, size, value, and cache status.
4073
4074 @emph{With number/name}: display that register's value.
4075
4076 @emph{With both number/name and value}: set register's value.
4077
4078 Cores may have surprisingly many registers in their
4079 Debug and trace infrastructure:
4080
4081 @example
4082 > reg
4083 (0) r0 (/32): 0x0000D3C2 (dirty: 1, valid: 1)
4084 (1) r1 (/32): 0xFD61F31C (dirty: 0, valid: 1)
4085 (2) r2 (/32): 0x00022551 (dirty: 0, valid: 1)
4086 ...
4087 (164) ETM_CONTEXTID_COMPARATOR_MASK (/32): \
4088 0x00000000 (dirty: 0, valid: 0)
4089 >
4090 @end example
4091 @end deffn
4092
4093 @deffn Command halt [ms]
4094 @deffnx Command wait_halt [ms]
4095 The @command{halt} command first sends a halt request to the target,
4096 which @command{wait_halt} doesn't.
4097 Otherwise these behave the same: wait up to @var{ms} milliseconds,
4098 or 5 seconds if there is no parameter, for the target to halt
4099 (and enter debug mode).
4100 Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
4101 @end deffn
4102
4103 @deffn Command resume [address]
4104 Resume the target at its current code position,
4105 or the optional @var{address} if it is provided.
4106 OpenOCD will wait 5 seconds for the target to resume.
4107 @end deffn
4108
4109 @deffn Command step [address]
4110 Single-step the target at its current code position,
4111 or the optional @var{address} if it is provided.
4112 @end deffn
4113
4114 @anchor{Reset Command}
4115 @deffn Command reset
4116 @deffnx Command {reset run}
4117 @deffnx Command {reset halt}
4118 @deffnx Command {reset init}
4119 Perform as hard a reset as possible, using SRST if possible.
4120 @emph{All defined targets will be reset, and target
4121 events will fire during the reset sequence.}
4122
4123 The optional parameter specifies what should
4124 happen after the reset.
4125 If there is no parameter, a @command{reset run} is executed.
4126 The other options will not work on all systems.
4127 @xref{Reset Configuration}.
4128
4129 @itemize @minus
4130 @item @b{run} Let the target run
4131 @item @b{halt} Immediately halt the target
4132 @item @b{init} Immediately halt the target, and execute the reset-init script
4133 @end itemize
4134 @end deffn
4135
4136 @deffn Command soft_reset_halt
4137 Requesting target halt and executing a soft reset. This is often used
4138 when a target cannot be reset and halted. The target, after reset is
4139 released begins to execute code. OpenOCD attempts to stop the CPU and
4140 then sets the program counter back to the reset vector. Unfortunately
4141 the code that was executed may have left the hardware in an unknown
4142 state.
4143 @end deffn
4144
4145 @section I/O Utilities
4146
4147 These commands are available when
4148 OpenOCD is built with @option{--enable-ioutil}.
4149 They are mainly useful on embedded targets;
4150 PC type hosts have complementary tools.
4151
4152 @emph{Note:} there are several more such commands.
4153
4154 @deffn Command meminfo
4155 Display available RAM memory on OpenOCD host.
4156 Used in OpenOCD regression testing scripts.
4157 @end deffn
4158
4159 @anchor{Memory access}
4160 @section Memory access commands
4161 @cindex memory access
4162
4163 These commands allow accesses of a specific size to the memory
4164 system. Often these are used to configure the current target in some
4165 special way. For example - one may need to write certain values to the
4166 SDRAM controller to enable SDRAM.
4167
4168 @enumerate
4169 @item Use the @command{targets} (plural) command
4170 to change the current target.
4171 @item In system level scripts these commands are deprecated.
4172 Please use their TARGET object siblings to avoid making assumptions
4173 about what TAP is the current target, or about MMU configuration.
4174 @end enumerate
4175
4176 @deffn Command mdw addr [count]
4177 @deffnx Command mdh addr [count]
4178 @deffnx Command mdb addr [count]
4179 Display contents of address @var{addr}, as
4180 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
4181 or 8-bit bytes (@command{mdb}).
4182 If @var{count} is specified, displays that many units.
4183 (If you want to manipulate the data instead of displaying it,
4184 see the @code{mem2array} primitives.)
4185 @end deffn
4186
4187 @deffn Command mww addr word
4188 @deffnx Command mwh addr halfword
4189 @deffnx Command mwb addr byte
4190 Writes the specified @var{word} (32 bits),
4191 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4192 at the specified address @var{addr}.
4193 @end deffn
4194
4195
4196 @anchor{Image access}
4197 @section Image loading commands
4198 @cindex image loading
4199 @cindex image dumping
4200
4201 @anchor{dump_image}
4202 @deffn Command {dump_image} filename address size
4203 Dump @var{size} bytes of target memory starting at @var{address} to the
4204 binary file named @var{filename}.
4205 @end deffn
4206
4207 @deffn Command {fast_load}
4208 Loads an image stored in memory by @command{fast_load_image} to the
4209 current target. Must be preceeded by fast_load_image.
4210 @end deffn
4211
4212 @deffn Command {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
4213 Normally you should be using @command{load_image} or GDB load. However, for
4214 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
4215 host), storing the image in memory and uploading the image to the target
4216 can be a way to upload e.g. multiple debug sessions when the binary does not change.
4217 Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
4218 memory, i.e. does not affect target. This approach is also useful when profiling
4219 target programming performance as I/O and target programming can easily be profiled
4220 separately.
4221 @end deffn
4222
4223 @anchor{load_image}
4224 @deffn Command {load_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
4225 Load image from file @var{filename} to target memory at @var{address}.
4226 The file format may optionally be specified
4227 (@option{bin}, @option{ihex}, or @option{elf})
4228 @end deffn
4229
4230 @deffn Command {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
4231 Verify @var{filename} against target memory starting at @var{address}.
4232 The file format may optionally be specified
4233 (@option{bin}, @option{ihex}, or @option{elf})
4234 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
4235 @end deffn
4236
4237
4238 @section Breakpoint and Watchpoint commands
4239 @cindex breakpoint
4240 @cindex watchpoint
4241
4242 CPUs often make debug modules accessible through JTAG, with
4243 hardware support for a handful of code breakpoints and data
4244 watchpoints.
4245 In addition, CPUs almost always support software breakpoints.
4246
4247 @deffn Command {bp} [address len [@option{hw}]]
4248 With no parameters, lists all active breakpoints.
4249 Else sets a breakpoint on code execution starting
4250 at @var{address} for @var{length} bytes.
4251 This is a software breakpoint, unless @option{hw} is specified
4252 in which case it will be a hardware breakpoint.
4253
4254 (@xref{arm9tdmi vector_catch}, or @pxref{xscale vector_catch},
4255 for similar mechanisms that do not consume hardware breakpoints.)
4256 @end deffn
4257
4258 @deffn Command {rbp} address
4259 Remove the breakpoint at @var{address}.
4260 @end deffn
4261
4262 @deffn Command {rwp} address
4263 Remove data watchpoint on @var{address}
4264 @end deffn
4265
4266 @deffn Command {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]]
4267 With no parameters, lists all active watchpoints.
4268 Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
4269 The watch point is an "access" watchpoint unless
4270 the @option{r} or @option{w} parameter is provided,
4271 defining it as respectively a read or write watchpoint.
4272 If a @var{value} is provided, that value is used when determining if
4273 the watchpoint should trigger. The value may be first be masked
4274 using @var{mask} to mark ``don't care'' fields.
4275 @end deffn
4276
4277 @section Misc Commands
4278 @cindex profiling
4279
4280 @deffn Command {profile} seconds filename
4281 Profiling samples the CPU's program counter as quickly as possible,
4282 which is useful for non-intrusive stochastic profiling.
4283 Saves up to 10000 sampines in @file{filename} using ``gmon.out'' format.
4284 @end deffn
4285
4286 @node Architecture and Core Commands
4287 @chapter Architecture and Core Commands
4288 @cindex Architecture Specific Commands
4289 @cindex Core Specific Commands
4290
4291 Most CPUs have specialized JTAG operations to support debugging.
4292 OpenOCD packages most such operations in its standard command framework.
4293 Some of those operations don't fit well in that framework, so they are
4294 exposed here as architecture or implementation (core) specific commands.
4295
4296 @anchor{ARM Tracing}
4297 @section ARM Tracing
4298 @cindex ETM
4299 @cindex ETB
4300
4301 CPUs based on ARM cores may include standard tracing interfaces,
4302 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
4303 address and data bus trace records to a ``Trace Port''.
4304
4305 @itemize
4306 @item
4307 Development-oriented boards will sometimes provide a high speed
4308 trace connector for collecting that data, when the particular CPU
4309 supports such an interface.
4310 (The standard connector is a 38-pin Mictor, with both JTAG
4311 and trace port support.)
4312 Those trace connectors are supported by higher end JTAG adapters
4313 and some logic analyzer modules; frequently those modules can
4314 buffer several megabytes of trace data.
4315 Configuring an ETM coupled to such an external trace port belongs
4316 in the board-specific configuration file.
4317 @item
4318 If the CPU doesn't provide an external interface, it probably
4319 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
4320 dedicated SRAM. 4KBytes is one common ETB size.
4321 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
4322 (target) configuration file, since it works the same on all boards.
4323 @end itemize
4324
4325 ETM support in OpenOCD doesn't seem to be widely used yet.
4326
4327 @quotation Issues
4328 ETM support may be buggy, and at least some @command{etm config}
4329 parameters should be detected by asking the ETM for them.
4330 It seems like a GDB hookup should be possible,
4331 as well as triggering trace on specific events
4332 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
4333 There should be GUI tools to manipulate saved trace data and help
4334 analyse it in conjunction with the source code.
4335 It's unclear how much of a common interface is shared
4336 with the current XScale trace support, or should be
4337 shared with eventual Nexus-style trace module support.
4338 @end quotation
4339
4340 @subsection ETM Configuration
4341 ETM setup is coupled with the trace port driver configuration.
4342
4343 @deffn {Config Command} {etm config} target width mode clocking driver
4344 Declares the ETM associated with @var{target}, and associates it
4345 with a given trace port @var{driver}. @xref{Trace Port Drivers}.
4346
4347 Several of the parameters must reflect the trace port configuration.
4348 The @var{width} must be either 4, 8, or 16.
4349 The @var{mode} must be @option{normal}, @option{multiplexted},
4350 or @option{demultiplexted}.
4351 The @var{clocking} must be @option{half} or @option{full}.
4352
4353 @quotation Note
4354 You can see the ETM registers using the @command{reg} command, although
4355 not all of those possible registers are present in every ETM.
4356 @end quotation
4357 @end deffn
4358
4359 @deffn Command {etm info}
4360 Displays information about the current target's ETM.
4361 @end deffn
4362
4363 @deffn Command {etm status}
4364 Displays status of the current target's ETM:
4365 is the ETM idle, or is it collecting data?
4366 Did trace data overflow?
4367 Was it triggered?
4368 @end deffn
4369
4370 @deffn Command {etm tracemode} [type context_id_bits cycle_accurate branch_output]
4371 Displays what data that ETM will collect.
4372 If arguments are provided, first configures that data.
4373 When the configuration changes, tracing is stopped
4374 and any buffered trace data is invalidated.
4375
4376 @itemize
4377 @item @var{type} ... one of
4378 @option{none} (save nothing),
4379 @option{data} (save data),
4380 @option{address} (save addresses),
4381 @option{all} (save data and addresses)
4382 @item @var{context_id_bits} ... 0, 8, 16, or 32
4383 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
4384 @item @var{branch_output} ... @option{enable} or @option{disable}
4385 @end itemize
4386 @end deffn
4387
4388 @deffn Command {etm trigger_percent} percent
4389 @emph{Buggy and effectively a NOP ... @var{percent} from 2..100}
4390 @end deffn
4391
4392 @subsection ETM Trace Operation
4393
4394 After setting up the ETM, you can use it to collect data.
4395 That data can be exported to files for later analysis.
4396 It can also be parsed with OpenOCD, for basic sanity checking.
4397
4398 @deffn Command {etm analyze}
4399 Reads trace data into memory, if it wasn't already present.
4400 Decodes and prints the data that was collected.
4401 @end deffn
4402
4403 @deffn Command {etm dump} filename
4404 Stores the captured trace data in @file{filename}.
4405 @end deffn
4406
4407 @deffn Command {etm image} filename [base_address] [type]
4408 Opens an image file.
4409 @end deffn
4410
4411 @deffn Command {etm load} filename
4412 Loads captured trace data from @file{filename}.
4413 @end deffn
4414
4415 @deffn Command {etm start}
4416 Starts trace data collection.
4417 @end deffn
4418
4419 @deffn Command {etm stop}
4420 Stops trace data collection.
4421 @end deffn
4422
4423 @anchor{Trace Port Drivers}
4424 @subsection Trace Port Drivers
4425
4426 To use an ETM trace port it must be associated with a driver.
4427
4428 @deffn {Trace Port Driver} dummy
4429 Use the @option{dummy} driver if you are configuring an ETM that's
4430 not connected to anything (on-chip ETB or off-chip trace connector).
4431 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
4432 any trace data collection.}
4433 @deffn {Config Command} {etm_dummy config} target
4434 Associates the ETM for @var{target} with a dummy driver.
4435 @end deffn
4436 @end deffn
4437
4438 @deffn {Trace Port Driver} etb
4439 Use the @option{etb} driver if you are configuring an ETM
4440 to use on-chip ETB memory.
4441 @deffn {Config Command} {etb config} target etb_tap
4442 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
4443 You can see the ETB registers using the @command{reg} command.
4444 @end deffn
4445 @end deffn
4446
4447 @deffn {Trace Port Driver} oocd_trace
4448 This driver isn't available unless OpenOCD was explicitly configured
4449 with the @option{--enable-oocd_trace} option. You probably don't want
4450 to configure it unless you've built the appropriate prototype hardware;
4451 it's @emph{proof-of-concept} software.
4452
4453 Use the @option{oocd_trace} driver if you are configuring an ETM that's
4454 connected to an off-chip trace connector.
4455
4456 @deffn {Config Command} {oocd_trace config} target tty
4457 Associates the ETM for @var{target} with a trace driver which
4458 collects data through the serial port @var{tty}.
4459 @end deffn
4460
4461 @deffn Command {oocd_trace resync}
4462 Re-synchronizes with the capture clock.
4463 @end deffn
4464
4465 @deffn Command {oocd_trace status}
4466 Reports whether the capture clock is locked or not.
4467 @end deffn
4468 @end deffn
4469
4470
4471 @section ARMv4 and ARMv5 Architecture
4472 @cindex ARMv4
4473 @cindex ARMv5
4474
4475 These commands are specific to ARM architecture v4 and v5,
4476 including all ARM7 or ARM9 systems and Intel XScale.
4477 They are available in addition to other core-specific
4478 commands that may be available.
4479
4480 @deffn Command {armv4_5 core_state} [@option{arm}|@option{thumb}]
4481 Displays the core_state, optionally changing it to process
4482 either @option{arm} or @option{thumb} instructions.
4483 The target may later be resumed in the currently set core_state.
4484 (Processors may also support the Jazelle state, but
4485 that is not currently supported in OpenOCD.)
4486 @end deffn
4487
4488 @deffn Command {armv4_5 disassemble} address count [thumb]
4489 @cindex disassemble
4490 Disassembles @var{count} instructions starting at @var{address}.
4491 If @option{thumb} is specified, Thumb (16-bit) instructions are used;
4492 else ARM (32-bit) instructions are used.
4493 (Processors may also support the Jazelle state, but
4494 those instructions are not currently understood by OpenOCD.)
4495 @end deffn
4496
4497 @deffn Command {armv4_5 reg}
4498 Display a table of all banked core registers, fetching the current value from every
4499 core mode if necessary. OpenOCD versions before rev. 60 didn't fetch the current
4500 register value.
4501 @end deffn
4502
4503 @subsection ARM7 and ARM9 specific commands
4504 @cindex ARM7
4505 @cindex ARM9
4506
4507 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
4508 ARM9TDMI, ARM920T or ARM926EJ-S.
4509 They are available in addition to the ARMv4/5 commands,
4510 and any other core-specific commands that may be available.
4511
4512 @deffn Command {arm7_9 dbgrq} (@option{enable}|@option{disable})
4513 Control use of the EmbeddedIce DBGRQ signal to force entry into debug mode,
4514 instead of breakpoints. This should be
4515 safe for all but ARM7TDMI--S cores (like Philips LPC).
4516 @end deffn
4517
4518 @deffn Command {arm7_9 dcc_downloads} (@option{enable}|@option{disable})
4519 @cindex DCC
4520 Control the use of the debug communications channel (DCC) to write larger (>128 byte)
4521 amounts of memory. DCC downloads offer a huge speed increase, but might be
4522 unsafe, especially with targets running at very low speeds. This command was introduced
4523 with OpenOCD rev. 60, and requires a few bytes of working area.
4524 @end deffn
4525
4526 @anchor{arm7_9 fast_memory_access}
4527 @deffn Command {arm7_9 fast_memory_access} (@option{enable}|@option{disable})
4528 Enable or disable memory writes and reads that don't check completion of
4529 the operation. This provides a huge speed increase, especially with USB JTAG
4530 cables (FT2232), but might be unsafe if used with targets running at very low
4531 speeds, like the 32kHz startup clock of an AT91RM9200.
4532 @end deffn
4533
4534 @deffn {Debug Command} {arm7_9 write_core_reg} num mode word
4535 @emph{This is intended for use while debugging OpenOCD; you probably
4536 shouldn't use it.}
4537
4538 Writes a 32-bit @var{word} to register @var{num} (from 0 to 16)
4539 as used in the specified @var{mode}
4540 (where e.g. mode 16 is "user" and mode 19 is "supervisor";
4541 the M4..M0 bits of the PSR).
4542 Registers 0..15 are the normal CPU registers such as r0(0), r1(1) ... pc(15).
4543 Register 16 is the mode-specific SPSR,
4544 unless the specified mode is 0xffffffff (32-bit all-ones)
4545 in which case register 16 is the CPSR.
4546 The write goes directly to the CPU, bypassing the register cache.
4547 @end deffn
4548
4549 @deffn {Debug Command} {arm7_9 write_xpsr} word (@option{0}|@option{1})
4550 @emph{This is intended for use while debugging OpenOCD; you probably
4551 shouldn't use it.}
4552
4553 If the second parameter is zero, writes @var{word} to the
4554 Current Program Status register (CPSR).
4555 Else writes @var{word} to the current mode's Saved PSR (SPSR).
4556 In both cases, this bypasses the register cache.
4557 @end deffn
4558
4559 @deffn {Debug Command} {arm7_9 write_xpsr_im8} byte rotate (@option{0}|@option{1})
4560 @emph{This is intended for use while debugging OpenOCD; you probably
4561 shouldn't use it.}
4562
4563 Writes eight bits to the CPSR or SPSR,
4564 first rotating them by @math{2*rotate} bits,
4565 and bypassing the register cache.
4566 This has lower JTAG overhead than writing the entire CPSR or SPSR
4567 with @command{arm7_9 write_xpsr}.
4568 @end deffn
4569
4570 @subsection ARM720T specific commands
4571 @cindex ARM720T
4572
4573 These commands are available to ARM720T based CPUs,
4574 which are implementations of the ARMv4T architecture
4575 based on the ARM7TDMI-S integer core.
4576 They are available in addition to the ARMv4/5 and ARM7/ARM9 commands.
4577
4578 @deffn Command {arm720t cp15} regnum [value]
4579 Display cp15 register @var{regnum};
4580 else if a @var{value} is provided, that value is written to that register.
4581 @end deffn
4582
4583 @deffn Command {arm720t mdw_phys} addr [count]
4584 @deffnx Command {arm720t mdh_phys} addr [count]
4585 @deffnx Command {arm720t mdb_phys} addr [count]
4586 Display contents of physical address @var{addr}, as
4587 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4588 or 8-bit bytes (@command{mdb_phys}).
4589 If @var{count} is specified, displays that many units.
4590 @end deffn
4591
4592 @deffn Command {arm720t mww_phys} addr word
4593 @deffnx Command {arm720t mwh_phys} addr halfword
4594 @deffnx Command {arm720t mwb_phys} addr byte
4595 Writes the specified @var{word} (32 bits),
4596 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4597 at the specified physical address @var{addr}.
4598 @end deffn
4599
4600 @deffn Command {arm720t virt2phys} va
4601 Translate a virtual address @var{va} to a physical address
4602 and display the result.
4603 @end deffn
4604
4605 @subsection ARM9TDMI specific commands
4606 @cindex ARM9TDMI
4607
4608 Many ARM9-family CPUs are built around ARM9TDMI integer cores,
4609 or processors resembling ARM9TDMI, and can use these commands.
4610 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
4611
4612 @c 9-june-2009: tried this on arm920t, it didn't work.
4613 @c no-params always lists nothing caught, and that's how it acts.
4614
4615 @anchor{arm9tdmi vector_catch}
4616 @deffn Command {arm9tdmi vector_catch} [@option{all}|@option{none}|list]
4617 Vector Catch hardware provides a sort of dedicated breakpoint
4618 for hardware events such as reset, interrupt, and abort.
4619 You can use this to conserve normal breakpoint resources,
4620 so long as you're not concerned with code that branches directly
4621 to those hardware vectors.
4622
4623 This always finishes by listing the current configuration.
4624 If parameters are provided, it first reconfigures the
4625 vector catch hardware to intercept
4626 @option{all} of the hardware vectors,
4627 @option{none} of them,
4628 or a list with one or more of the following:
4629 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt} @option{reserved}
4630 @option{irq} @option{fiq}.
4631 @end deffn
4632
4633 @subsection ARM920T specific commands
4634 @cindex ARM920T
4635
4636 These commands are available to ARM920T based CPUs,
4637 which are implementations of the ARMv4T architecture
4638 built using the ARM9TDMI integer core.
4639 They are available in addition to the ARMv4/5, ARM7/ARM9,
4640 and ARM9TDMI commands.
4641
4642 @deffn Command {arm920t cache_info}
4643 Print information about the caches found. This allows to see whether your target
4644 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
4645 @end deffn
4646
4647 @deffn Command {arm920t cp15} regnum [value]
4648 Display cp15 register @var{regnum};
4649 else if a @var{value} is provided, that value is written to that register.
4650 @end deffn
4651
4652 @deffn Command {arm920t cp15i} opcode [value [address]]
4653 Interpreted access using cp15 @var{opcode}.
4654 If no @var{value} is provided, the result is displayed.
4655 Else if that value is written using the specified @var{address},
4656 or using zero if no other address is not provided.
4657 @end deffn
4658
4659 @deffn Command {arm920t mdw_phys} addr [count]
4660 @deffnx Command {arm920t mdh_phys} addr [count]
4661 @deffnx Command {arm920t mdb_phys} addr [count]
4662 Display contents of physical address @var{addr}, as
4663 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4664 or 8-bit bytes (@command{mdb_phys}).
4665 If @var{count} is specified, displays that many units.
4666 @end deffn
4667
4668 @deffn Command {arm920t mww_phys} addr word
4669 @deffnx Command {arm920t mwh_phys} addr halfword
4670 @deffnx Command {arm920t mwb_phys} addr byte
4671 Writes the specified @var{word} (32 bits),
4672 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4673 at the specified physical address @var{addr}.
4674 @end deffn
4675
4676 @deffn Command {arm920t read_cache} filename
4677 Dump the content of ICache and DCache to a file named @file{filename}.
4678 @end deffn
4679
4680 @deffn Command {arm920t read_mmu} filename
4681 Dump the content of the ITLB and DTLB to a file named @file{filename}.
4682 @end deffn
4683
4684 @deffn Command {arm920t virt2phys} va
4685 Translate a virtual address @var{va} to a physical address
4686 and display the result.
4687 @end deffn
4688
4689 @subsection ARM926ej-s specific commands
4690 @cindex ARM926ej-s
4691
4692 These commands are available to ARM926ej-s based CPUs,
4693 which are implementations of the ARMv5TEJ architecture
4694 based on the ARM9EJ-S integer core.
4695 They are available in addition to the ARMv4/5, ARM7/ARM9,
4696 and ARM9TDMI commands.
4697
4698 The Feroceon cores also support these commands, although
4699 they are not built from ARM926ej-s designs.
4700
4701 @deffn Command {arm926ejs cache_info}
4702 Print information about the caches found.
4703 @end deffn
4704
4705 @deffn Command {arm926ejs cp15} opcode1 opcode2 CRn CRm regnum [value]
4706 Accesses cp15 register @var{regnum} using
4707 @var{opcode1}, @var{opcode2}, @var{CRn}, and @var{CRm}.
4708 If a @var{value} is provided, that value is written to that register.
4709 Else that register is read and displayed.
4710 @end deffn
4711
4712 @deffn Command {arm926ejs mdw_phys} addr [count]
4713 @deffnx Command {arm926ejs mdh_phys} addr [count]
4714 @deffnx Command {arm926ejs mdb_phys} addr [count]
4715 Display contents of physical address @var{addr}, as
4716 32-bit words (@command{mdw_phys}), 16-bit halfwords (@command{mdh_phys}),
4717 or 8-bit bytes (@command{mdb_phys}).
4718 If @var{count} is specified, displays that many units.
4719 @end deffn
4720
4721 @deffn Command {arm926ejs mww_phys} addr word
4722 @deffnx Command {arm926ejs mwh_phys} addr halfword
4723 @deffnx Command {arm926ejs mwb_phys} addr byte
4724 Writes the specified @var{word} (32 bits),
4725 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4726 at the specified physical address @var{addr}.
4727 @end deffn
4728
4729 @deffn Command {arm926ejs virt2phys} va
4730 Translate a virtual address @var{va} to a physical address
4731 and display the result.
4732 @end deffn
4733
4734 @subsection ARM966E specific commands
4735 @cindex ARM966E
4736
4737 These commands are available to ARM966 based CPUs,
4738 which are implementations of the ARMv5TE architecture.
4739 They are available in addition to the ARMv4/5, ARM7/ARM9,
4740 and ARM9TDMI commands.
4741
4742 @deffn Command {arm966e cp15} regnum [value]
4743 Display cp15 register @var{regnum};
4744 else if a @var{value} is provided, that value is written to that register.
4745 @end deffn
4746
4747 @subsection XScale specific commands
4748 @cindex XScale
4749
4750 These commands are available to XScale based CPUs,
4751 which are implementations of the ARMv5TE architecture.
4752
4753 @deffn Command {xscale analyze_trace}
4754 Displays the contents of the trace buffer.
4755 @end deffn
4756
4757 @deffn Command {xscale cache_clean_address} address
4758 Changes the address used when cleaning the data cache.
4759 @end deffn
4760
4761 @deffn Command {xscale cache_info}
4762 Displays information about the CPU caches.
4763 @end deffn
4764
4765 @deffn Command {xscale cp15} regnum [value]
4766 Display cp15 register @var{regnum};
4767 else if a @var{value} is provided, that value is written to that register.
4768 @end deffn
4769
4770 @deffn Command {xscale debug_handler} target address
4771 Changes the address used for the specified target's debug handler.
4772 @end deffn
4773
4774 @deffn Command {xscale dcache} (@option{enable}|@option{disable})
4775 Enables or disable the CPU's data cache.
4776 @end deffn
4777
4778 @deffn Command {xscale dump_trace} filename
4779 Dumps the raw contents of the trace buffer to @file{filename}.
4780 @end deffn
4781
4782 @deffn Command {xscale icache} (@option{enable}|@option{disable})
4783 Enables or disable the CPU's instruction cache.
4784 @end deffn
4785
4786 @deffn Command {xscale mmu} (@option{enable}|@option{disable})
4787 Enables or disable the CPU's memory management unit.
4788 @end deffn
4789
4790 @deffn Command {xscale trace_buffer} (@option{enable}|@option{disable}) [@option{fill} [n] | @option{wrap}]
4791 Enables or disables the trace buffer,
4792 and controls how it is emptied.
4793 @end deffn
4794
4795 @deffn Command {xscale trace_image} filename [offset [type]]
4796 Opens a trace image from @file{filename}, optionally rebasing
4797 its segment addresses by @var{offset}.
4798 The image @var{type} may be one of
4799 @option{bin} (binary), @option{ihex} (Intel hex),
4800 @option{elf} (ELF file), @option{s19} (Motorola s19),
4801 @option{mem}, or @option{builder}.
4802 @end deffn
4803
4804 @anchor{xscale vector_catch}
4805 @deffn Command {xscale vector_catch} [mask]
4806 Display a bitmask showing the hardware vectors to catch.
4807 If the optional parameter is provided, first set the bitmask to that value.
4808 @end deffn
4809
4810 @section ARMv6 Architecture
4811 @cindex ARMv6
4812
4813 @subsection ARM11 specific commands
4814 @cindex ARM11
4815
4816 @deffn Command {arm11 mcr} p1 p2 p3 p4 p5
4817 Read coprocessor register
4818 @end deffn
4819
4820 @deffn Command {arm11 memwrite burst} [value]
4821 Displays the value of the memwrite burst-enable flag,
4822 which is enabled by default.
4823 If @var{value} is defined, first assigns that.
4824 @end deffn
4825
4826 @deffn Command {arm11 memwrite error_fatal} [value]
4827 Displays the value of the memwrite error_fatal flag,
4828 which is enabled by default.
4829 If @var{value} is defined, first assigns that.
4830 @end deffn
4831
4832 @deffn Command {arm11 mrc} p1 p2 p3 p4 p5 value
4833 Write coprocessor register
4834 @end deffn
4835
4836 @deffn Command {arm11 no_increment} [value]
4837 Displays the value of the flag controlling whether
4838 some read or write operations increment the pointer
4839 (the default behavior) or not (acting like a FIFO).
4840 If @var{value} is defined, first assigns that.
4841 @end deffn
4842
4843 @deffn Command {arm11 step_irq_enable} [value]
4844 Displays the value of the flag controlling whether
4845 IRQs are enabled during single stepping;
4846 they is disabled by default.
4847 If @var{value} is defined, first assigns that.
4848 @end deffn
4849
4850 @section ARMv7 Architecture
4851 @cindex ARMv7
4852
4853 @subsection ARMv7 Debug Access Port (DAP) specific commands
4854 @cindex Debug Access Port
4855 @cindex DAP
4856 These commands are specific to ARM architecture v7 Debug Access Port (DAP),
4857 included on cortex-m3 and cortex-a8 systems.
4858 They are available in addition to other core-specific commands that may be available.
4859
4860 @deffn Command {dap info} [num]
4861 Displays dap info for ap @var{num}, defaulting to the currently selected AP.
4862 @end deffn
4863
4864 @deffn Command {dap apsel} [num]
4865 Select AP @var{num}, defaulting to 0.
4866 @end deffn
4867
4868 @deffn Command {dap apid} [num]
4869 Displays id register from AP @var{num},
4870 defaulting to the currently selected AP.
4871 @end deffn
4872
4873 @deffn Command {dap baseaddr} [num]
4874 Displays debug base address from AP @var{num},
4875 defaulting to the currently selected AP.
4876 @end deffn
4877
4878 @deffn Command {dap memaccess} [value]
4879 Displays the number of extra tck for mem-ap memory bus access [0-255].
4880 If @var{value} is defined, first assigns that.
4881 @end deffn
4882
4883 @subsection Cortex-M3 specific commands
4884 @cindex Cortex-M3
4885
4886 @deffn Command {cortex_m3 maskisr} (@option{on}|@option{off})
4887 Control masking (disabling) interrupts during target step/resume.
4888 @end deffn
4889
4890 @section Target DCC Requests
4891 @cindex Linux-ARM DCC support
4892 @cindex libdcc
4893 @cindex DCC
4894 OpenOCD can handle certain target requests; currently debugmsgs
4895 @command{target_request debugmsgs}
4896 are only supported for arm7_9 and cortex_m3.
4897
4898 See libdcc in the contrib dir for more details.
4899 Linux-ARM kernels have a ``Kernel low-level debugging
4900 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
4901 depends on CONFIG_DEBUG_LL) which uses this mechanism to
4902 deliver messages before a serial console can be activated.
4903
4904 @deffn Command {target_request debugmsgs} [@option{enable}|@option{disable}|@option{charmsg}]
4905 Displays current handling of target DCC message requests.
4906 These messages may be sent to the debugger while the target is running.
4907 The optional @option{enable} and @option{charmsg} parameters
4908 both enable the messages, while @option{disable} disables them.
4909 With @option{charmsg} the DCC words each contain one character,
4910 as used by Linux with CONFIG_DEBUG_ICEDCC;
4911 otherwise the libdcc format is used.
4912 @end deffn
4913
4914 @node JTAG Commands
4915 @chapter JTAG Commands
4916 @cindex JTAG Commands
4917 Most general purpose JTAG commands have been presented earlier.
4918 (@xref{JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Declaration}.)
4919 Lower level JTAG commands, as presented here,
4920 may be needed to work with targets which require special
4921 attention during operations such as reset or initialization.
4922
4923 To use these commands you will need to understand some
4924 of the basics of JTAG, including:
4925
4926 @itemize @bullet
4927 @item A JTAG scan chain consists of a sequence of individual TAP
4928 devices such as a CPUs.
4929 @item Control operations involve moving each TAP through the same
4930 standard state machine (in parallel)
4931 using their shared TMS and clock signals.
4932 @item Data transfer involves shifting data through the chain of
4933 instruction or data registers of each TAP, writing new register values
4934 while the reading previous ones.
4935 @item Data register sizes are a function of the instruction active in
4936 a given TAP, while instruction register sizes are fixed for each TAP.
4937 All TAPs support a BYPASS instruction with a single bit data register.
4938 @item The way OpenOCD differentiates between TAP devices is by
4939 shifting different instructions into (and out of) their instruction
4940 registers.
4941 @end itemize
4942
4943 @section Low Level JTAG Commands
4944
4945 These commands are used by developers who need to access
4946 JTAG instruction or data registers, possibly controlling
4947 the order of TAP state transitions.
4948 If you're not debugging OpenOCD internals, or bringing up a
4949 new JTAG adapter or a new type of TAP device (like a CPU or
4950 JTAG router), you probably won't need to use these commands.
4951
4952 @deffn Command {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
4953 Loads the data register of @var{tap} with a series of bit fields
4954 that specify the entire register.
4955 Each field is @var{numbits} bits long with
4956 a numeric @var{value} (hexadecimal encouraged).
4957 The return value holds the original value of each
4958 of those fields.
4959
4960 For example, a 38 bit number might be specified as one
4961 field of 32 bits then one of 6 bits.
4962 @emph{For portability, never pass fields which are more
4963 than 32 bits long. Many OpenOCD implementations do not
4964 support 64-bit (or larger) integer values.}
4965
4966 All TAPs other than @var{tap} must be in BYPASS mode.
4967 The single bit in their data registers does not matter.
4968
4969 When @var{tap_state} is specified, the JTAG state machine is left
4970 in that state.
4971 For example @sc{drpause} might be specified, so that more
4972 instructions can be issued before re-entering the @sc{run/idle} state.
4973 If the end state is not specified, the @sc{run/idle} state is entered.
4974
4975 @quotation Warning
4976 OpenOCD does not record information about data register lengths,
4977 so @emph{it is important that you get the bit field lengths right}.
4978 Remember that different JTAG instructions refer to different
4979 data registers, which may have different lengths.
4980 Moreover, those lengths may not be fixed;
4981 the SCAN_N instruction can change the length of
4982 the register accessed by the INTEST instruction
4983 (by connecting a different scan chain).
4984 @end quotation
4985 @end deffn
4986
4987 @deffn Command {flush_count}
4988 Returns the number of times the JTAG queue has been flushed.
4989 This may be used for performance tuning.
4990
4991 For example, flushing a queue over USB involves a
4992 minimum latency, often several milliseconds, which does
4993 not change with the amount of data which is written.
4994 You may be able to identify performance problems by finding
4995 tasks which waste bandwidth by flushing small transfers too often,
4996 instead of batching them into larger operations.
4997 @end deffn
4998
4999 @deffn Command {irscan} [tap instruction]+ [@option{-endstate} tap_state]
5000 For each @var{tap} listed, loads the instruction register
5001 with its associated numeric @var{instruction}.
5002 (The number of bits in that instruction may be displayed
5003 using the @command{scan_chain} command.)
5004 For other TAPs, a BYPASS instruction is loaded.
5005
5006 When @var{tap_state} is specified, the JTAG state machine is left
5007 in that state.
5008 For example @sc{irpause} might be specified, so the data register
5009 can be loaded before re-entering the @sc{run/idle} state.
5010 If the end state is not specified, the @sc{run/idle} state is entered.
5011
5012 @quotation Note
5013 OpenOCD currently supports only a single field for instruction
5014 register values, unlike data register values.
5015 For TAPs where the instruction register length is more than 32 bits,
5016 portable scripts currently must issue only BYPASS instructions.
5017 @end quotation
5018 @end deffn
5019
5020 @deffn Command {jtag_reset} trst srst
5021 Set values of reset signals.
5022 The @var{trst} and @var{srst} parameter values may be
5023 @option{0}, indicating that reset is inactive (pulled or driven high),
5024 or @option{1}, indicating it is active (pulled or driven low).
5025 The @command{reset_config} command should already have been used
5026 to configure how the board and JTAG adapter treat these two
5027 signals, and to say if either signal is even present.
5028 @xref{Reset Configuration}.
5029 @end deffn
5030
5031 @deffn Command {runtest} @var{num_cycles}
5032 Move to the @sc{run/idle} state, and execute at least
5033 @var{num_cycles} of the JTAG clock (TCK).
5034 Instructions often need some time
5035 to execute before they take effect.
5036 @end deffn
5037
5038 @c tms_sequence (short|long)
5039 @c ... temporary, debug-only, probably gone before 0.2 ships
5040
5041 @deffn Command {verify_ircapture} (@option{enable}|@option{disable})
5042 Verify values captured during @sc{ircapture} and returned
5043 during IR scans. Default is enabled, but this can be
5044 overridden by @command{verify_jtag}.
5045 @end deffn
5046
5047 @deffn Command {verify_jtag} (@option{enable}|@option{disable})
5048 Enables verification of DR and IR scans, to help detect
5049 programming errors. For IR scans, @command{verify_ircapture}
5050 must also be enabled.
5051 Default is enabled.
5052 @end deffn
5053
5054 @section TAP state names
5055 @cindex TAP state names
5056
5057 The @var{tap_state} names used by OpenOCD in the @command{drscan},
5058 and @command{irscan} commands are:
5059
5060 @itemize @bullet
5061 @item @b{RESET} ... should act as if TRST were active
5062 @item @b{RUN/IDLE} ... don't assume this always means IDLE
5063 @item @b{DRSELECT}
5064 @item @b{DRCAPTURE}
5065 @item @b{DRSHIFT} ... TDI/TDO shifting through the data register
5066 @item @b{DREXIT1}
5067 @item @b{DRPAUSE} ... data register ready for update or more shifting
5068 @item @b{DREXIT2}
5069 @item @b{DRUPDATE}
5070 @item @b{IRSELECT}
5071 @item @b{IRCAPTURE}
5072 @item @b{IRSHIFT} ... TDI/TDO shifting through the instruction register
5073 @item @b{IREXIT1}
5074 @item @b{IRPAUSE} ... instruction register ready for update or more shifting
5075 @item @b{IREXIT2}
5076 @item @b{IRUPDATE}
5077 @end itemize
5078
5079 Note that only six of those states are fully ``stable'' in the
5080 face of TMS fixed (usually low)
5081 and a free-running JTAG clock. For all the
5082 others, the next TCK transition changes to a new state.
5083
5084 @itemize @bullet
5085 @item From @sc{drshift} and @sc{irshift}, clock transitions will
5086 produce side effects by changing register contents. The values
5087 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
5088 may not be as expected.
5089 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
5090 choices after @command{drscan} or @command{irscan} commands,
5091 since they are free of JTAG side effects.
5092 However, @sc{run/idle} may have side effects that appear at other
5093 levels, such as advancing the ARM9E-S instruction pipeline.
5094 Consult the documentation for the TAP(s) you are working with.
5095 @end itemize
5096
5097 @node TFTP
5098 @chapter TFTP
5099 @cindex TFTP
5100 If OpenOCD runs on an embedded host(as ZY1000 does), then TFTP can
5101 be used to access files on PCs (either the developer's PC or some other PC).
5102
5103 The way this works on the ZY1000 is to prefix a filename by
5104 "/tftp/ip/" and append the TFTP path on the TFTP
5105 server (tftpd). For example,
5106
5107 @example
5108 load_image /tftp/10.0.0.96/c:\temp\abc.elf
5109 @end example
5110
5111 will load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
5112 if the file was hosted on the embedded host.
5113
5114 In order to achieve decent performance, you must choose a TFTP server
5115 that supports a packet size bigger than the default packet size (512 bytes). There
5116 are numerous TFTP servers out there (free and commercial) and you will have to do
5117 a bit of googling to find something that fits your requirements.
5118
5119 @node GDB and OpenOCD
5120 @chapter GDB and OpenOCD
5121 @cindex GDB
5122 OpenOCD complies with the remote gdbserver protocol, and as such can be used
5123 to debug remote targets.
5124
5125 @anchor{Connecting to GDB}
5126 @section Connecting to GDB
5127 @cindex Connecting to GDB
5128 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
5129 instance GDB 6.3 has a known bug that produces bogus memory access
5130 errors, which has since been fixed: look up 1836 in
5131 @url{http://sourceware.org/cgi-bin/gnatsweb.pl?database=gdb}
5132
5133 OpenOCD can communicate with GDB in two ways:
5134
5135 @enumerate
5136 @item
5137 A socket (TCP/IP) connection is typically started as follows:
5138 @example
5139 target remote localhost:3333
5140 @end example
5141 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
5142 @item
5143 A pipe connection is typically started as follows:
5144 @example
5145 target remote | openocd --pipe
5146 @end example
5147 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
5148 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
5149 session.
5150 @end enumerate
5151
5152 To list the available OpenOCD commands type @command{monitor help} on the
5153 GDB command line.
5154
5155 OpenOCD supports the gdb @option{qSupported} packet, this enables information
5156 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
5157 packet size and the device's memory map.
5158
5159 Previous versions of OpenOCD required the following GDB options to increase
5160 the packet size and speed up GDB communication:
5161 @example
5162 set remote memory-write-packet-size 1024
5163 set remote memory-write-packet-size fixed
5164 set remote memory-read-packet-size 1024
5165 set remote memory-read-packet-size fixed
5166 @end example
5167 This is now handled in the @option{qSupported} PacketSize and should not be required.
5168
5169 @section Programming using GDB
5170 @cindex Programming using GDB
5171
5172 By default the target memory map is sent to GDB. This can be disabled by
5173 the following OpenOCD configuration option:
5174 @example
5175 gdb_memory_map disable
5176 @end example
5177 For this to function correctly a valid flash configuration must also be set
5178 in OpenOCD. For faster performance you should also configure a valid
5179 working area.
5180
5181 Informing GDB of the memory map of the target will enable GDB to protect any
5182 flash areas of the target and use hardware breakpoints by default. This means
5183 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
5184 using a memory map. @xref{gdb_breakpoint_override}.
5185
5186 To view the configured memory map in GDB, use the GDB command @option{info mem}
5187 All other unassigned addresses within GDB are treated as RAM.
5188
5189 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
5190 This can be changed to the old behaviour by using the following GDB command
5191 @example
5192 set mem inaccessible-by-default off
5193 @end example
5194
5195 If @command{gdb_flash_program enable} is also used, GDB will be able to
5196 program any flash memory using the vFlash interface.
5197
5198 GDB will look at the target memory map when a load command is given, if any
5199 areas to be programmed lie within the target flash area the vFlash packets
5200 will be used.
5201
5202 If the target needs configuring before GDB programming, an event
5203 script can be executed:
5204 @example
5205 $_TARGETNAME configure -event EVENTNAME BODY
5206 @end example
5207
5208 To verify any flash programming the GDB command @option{compare-sections}
5209 can be used.
5210
5211 @node Tcl Scripting API
5212 @chapter Tcl Scripting API
5213 @cindex Tcl Scripting API
5214 @cindex Tcl scripts
5215 @section API rules
5216
5217 The commands are stateless. E.g. the telnet command line has a concept
5218 of currently active target, the Tcl API proc's take this sort of state
5219 information as an argument to each proc.
5220
5221 There are three main types of return values: single value, name value
5222 pair list and lists.
5223
5224 Name value pair. The proc 'foo' below returns a name/value pair
5225 list.
5226
5227 @verbatim
5228
5229 > set foo(me) Duane
5230 > set foo(you) Oyvind
5231 > set foo(mouse) Micky
5232 > set foo(duck) Donald
5233
5234 If one does this:
5235
5236 > set foo
5237
5238 The result is:
5239
5240 me Duane you Oyvind mouse Micky duck Donald
5241
5242 Thus, to get the names of the associative array is easy:
5243
5244 foreach { name value } [set foo] {
5245 puts "Name: $name, Value: $value"
5246 }
5247 @end verbatim
5248
5249 Lists returned must be relatively small. Otherwise a range
5250 should be passed in to the proc in question.
5251
5252 @section Internal low-level Commands
5253
5254 By low-level, the intent is a human would not directly use these commands.
5255
5256 Low-level commands are (should be) prefixed with "ocd_", e.g.
5257 @command{ocd_flash_banks}
5258 is the low level API upon which @command{flash banks} is implemented.
5259
5260 @itemize @bullet
5261 @item @b{ocd_mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
5262
5263 Read memory and return as a Tcl array for script processing
5264 @item @b{ocd_array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
5265
5266 Convert a Tcl array to memory locations and write the values
5267 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
5268
5269 Return information about the flash banks
5270 @end itemize
5271
5272 OpenOCD commands can consist of two words, e.g. "flash banks". The
5273 startup.tcl "unknown" proc will translate this into a Tcl proc
5274 called "flash_banks".
5275
5276 @section OpenOCD specific Global Variables
5277
5278 @subsection HostOS
5279
5280 Real Tcl has ::tcl_platform(), and platform::identify, and many other
5281 variables. JimTCL, as implemented in OpenOCD creates $HostOS which
5282 holds one of the following values:
5283
5284 @itemize @bullet
5285 @item @b{winxx} Built using Microsoft Visual Studio
5286 @item @b{linux} Linux is the underlying operating sytem
5287 @item @b{darwin} Darwin (mac-os) is the underlying operating sytem.
5288 @item @b{cygwin} Running under Cygwin
5289 @item @b{mingw32} Running under MingW32
5290 @item @b{other} Unknown, none of the above.
5291 @end itemize
5292
5293 Note: 'winxx' was choosen because today (March-2009) no distinction is made between Win32 and Win64.
5294
5295 @quotation Note
5296 We should add support for a variable like Tcl variable
5297 @code{tcl_platform(platform)}, it should be called
5298 @code{jim_platform} (because it
5299 is jim, not real tcl).
5300 @end quotation
5301
5302 @node Upgrading
5303 @chapter Deprecated/Removed Commands
5304 @cindex Deprecated/Removed Commands
5305 Certain OpenOCD commands have been deprecated or
5306 removed during the various revisions.
5307
5308 Upgrade your scripts as soon as possible.
5309 These descriptions for old commands may be removed
5310 a year after the command itself was removed.
5311 This means that in January 2010 this chapter may
5312 become much shorter.
5313
5314 @itemize @bullet
5315 @item @b{arm7_9 fast_writes}
5316 @cindex arm7_9 fast_writes
5317 @*Use @command{arm7_9 fast_memory_access} instead.
5318 @item @b{endstate}
5319 @cindex endstate
5320 @*An buggy old command that would not really work since background polling would wipe out the global endstate
5321 @xref{arm7_9 fast_memory_access}.
5322 @item @b{arm7_9 force_hw_bkpts}
5323 @*Use @command{gdb_breakpoint_override} instead. Note that GDB will use hardware breakpoints
5324 for flash if the GDB memory map has been set up(default when flash is declared in
5325 target configuration). @xref{gdb_breakpoint_override}.
5326 @item @b{arm7_9 sw_bkpts}
5327 @*On by default. @xref{gdb_breakpoint_override}.
5328 @item @b{daemon_startup}
5329 @*this config option has been removed, simply adding @option{init} and @option{reset halt} to
5330 the end of your config script will give the same behaviour as using @option{daemon_startup reset}
5331 and @option{target cortex_m3 little reset_halt 0}.
5332 @item @b{dump_binary}
5333 @*use @option{dump_image} command with same args. @xref{dump_image}.
5334 @item @b{flash erase}
5335 @*use @option{flash erase_sector} command with same args. @xref{flash erase_sector}.
5336 @item @b{flash write}
5337 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
5338 @item @b{flash write_binary}
5339 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
5340 @item @b{flash auto_erase}
5341 @*use @option{flash write_image} command passing @option{erase} as the first parameter. @xref{flash write_image}.
5342
5343 @item @b{jtag_device}
5344 @*use the @command{jtag newtap} command, converting from positional syntax
5345 to named prefixes, and naming the TAP.
5346 @xref{jtag newtap}.
5347 Note that if you try to use the old command, a message will tell you the
5348 right new command to use; and that the fourth parameter in the old syntax
5349 was never actually used.
5350 @example
5351 OLD: jtag_device 8 0x01 0xe3 0xfe
5352 NEW: jtag newtap CHIPNAME TAPNAME \
5353 -irlen 8 -ircapture 0x01 -irmask 0xe3
5354 @end example
5355
5356 @item @b{jtag_speed} value
5357 @*@xref{JTAG Speed}.
5358 Usually, a value of zero means maximum
5359 speed. The actual effect of this option depends on the JTAG interface used.
5360 @itemize @minus
5361 @item wiggler: maximum speed / @var{number}
5362 @item ft2232: 6MHz / (@var{number}+1)
5363 @item amt jtagaccel: 8 / 2**@var{number}
5364 @item jlink: maximum speed in kHz (0-12000), 0 will use RTCK
5365 @item rlink: 24MHz / @var{number}, but only for certain values of @var{number}
5366 @comment end speed list.
5367 @end itemize
5368
5369 @item @b{load_binary}
5370 @*use @option{load_image} command with same args. @xref{load_image}.
5371 @item @b{run_and_halt_time}
5372 @*This command has been removed for simpler reset behaviour, it can be simulated with the
5373 following commands:
5374 @smallexample
5375 reset run
5376 sleep 100
5377 halt
5378 @end smallexample
5379 @item @b{target} <@var{type}> <@var{endian}> <@var{jtag-position}>
5380 @*use the create subcommand of @option{target}.
5381 @item @b{target_script} <@var{target#}> <@var{eventname}> <@var{scriptname}>
5382 @*use <@var{target_name}> configure -event <@var{eventname}> "script <@var{scriptname}>"
5383 @item @b{working_area}
5384 @*use the @option{configure} subcommand of @option{target} to set the work-area-virt, work-area-phy, work-area-size, and work-area-backup properties of the target.
5385 @end itemize
5386
5387 @node FAQ
5388 @chapter FAQ
5389 @cindex faq
5390 @enumerate
5391 @anchor{FAQ RTCK}
5392 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
5393 @cindex RTCK
5394 @cindex adaptive clocking
5395 @*
5396
5397 In digital circuit design it is often refered to as ``clock
5398 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
5399 operating at some speed, your target is operating at another. The two
5400 clocks are not synchronised, they are ``asynchronous''
5401
5402 In order for the two to work together they must be synchronised. Otherwise
5403 the two systems will get out of sync with each other and nothing will
5404 work. There are 2 basic options:
5405 @enumerate
5406 @item
5407 Use a special circuit.
5408 @item
5409 One clock must be some multiple slower than the other.
5410 @end enumerate
5411
5412 @b{Does this really matter?} For some chips and some situations, this
5413 is a non-issue (i.e.: A 500MHz ARM926) but for others - for example some
5414 Atmel SAM7 and SAM9 chips start operation from reset at 32kHz -
5415 program/enable the oscillators and eventually the main clock. It is in
5416 those critical times you must slow the JTAG clock to sometimes 1 to
5417 4kHz.
5418
5419 Imagine debugging a 500MHz ARM926 hand held battery powered device
5420 that ``deep sleeps'' at 32kHz between every keystroke. It can be
5421 painful.
5422
5423 @b{Solution #1 - A special circuit}
5424
5425 In order to make use of this, your JTAG dongle must support the RTCK
5426 feature. Not all dongles support this - keep reading!
5427
5428 The RTCK signal often found in some ARM chips is used to help with
5429 this problem. ARM has a good description of the problem described at
5430 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
5431 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
5432 work? / how does adaptive clocking work?''.
5433
5434 The nice thing about adaptive clocking is that ``battery powered hand
5435 held device example'' - the adaptiveness works perfectly all the
5436 time. One can set a break point or halt the system in the deep power
5437 down code, slow step out until the system speeds up.
5438
5439 @b{Solution #2 - Always works - but may be slower}
5440
5441 Often this is a perfectly acceptable solution.
5442
5443 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
5444 the target clock speed. But what that ``magic division'' is varies
5445 depending on the chips on your board. @b{ARM rule of thumb} Most ARM
5446 based systems require an 8:1 division. @b{Xilinx rule of thumb} is
5447 1/12 the clock speed.
5448
5449 Note: Many FTDI2232C based JTAG dongles are limited to 6MHz.
5450
5451 You can still debug the 'low power' situations - you just need to
5452 manually adjust the clock speed at every step. While painful and
5453 tedious, it is not always practical.
5454
5455 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
5456 have a special debug mode in your application that does a ``high power
5457 sleep''. If you are careful - 98% of your problems can be debugged
5458 this way.
5459
5460 To set the JTAG frequency use the command:
5461
5462 @example
5463 # Example: 1.234MHz
5464 jtag_khz 1234
5465 @end example
5466
5467
5468 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
5469
5470 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
5471 around Windows filenames.
5472
5473 @example
5474 > echo \a
5475
5476 > echo @{\a@}
5477 \a
5478 > echo "\a"
5479
5480 >
5481 @end example
5482
5483
5484 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
5485
5486 Make sure you have Cygwin installed, or at least a version of OpenOCD that
5487 claims to come with all the necessary DLLs. When using Cygwin, try launching
5488 OpenOCD from the Cygwin shell.
5489
5490 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a frontend like Insight or
5491 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
5492 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
5493
5494 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
5495 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
5496 software breakpoints consume one of the two available hardware breakpoints.
5497
5498 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
5499
5500 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
5501 clock at the time you're programming the flash. If you've specified the crystal's
5502 frequency, make sure the PLL is disabled. If you've specified the full core speed
5503 (e.g. 60MHz), make sure the PLL is enabled.
5504
5505 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
5506 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
5507 out while waiting for end of scan, rtck was disabled".
5508
5509 Make sure your PC's parallel port operates in EPP mode. You might have to try several
5510 settings in your PC BIOS (ECP, EPP, and different versions of those).
5511
5512 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
5513 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
5514 memory read caused data abort".
5515
5516 The errors are non-fatal, and are the result of GDB trying to trace stack frames
5517 beyond the last valid frame. It might be possible to prevent this by setting up
5518 a proper "initial" stack frame, if you happen to know what exactly has to
5519 be done, feel free to add this here.
5520
5521 @b{Simple:} In your startup code - push 8 registers of zeros onto the
5522 stack before calling main(). What GDB is doing is ``climbing'' the run
5523 time stack by reading various values on the stack using the standard
5524 call frame for the target. GDB keeps going - until one of 2 things
5525 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
5526 stackframes have been processed. By pushing zeros on the stack, GDB
5527 gracefully stops.
5528
5529 @b{Debugging Interrupt Service Routines} - In your ISR before you call
5530 your C code, do the same - artifically push some zeros onto the stack,
5531 remember to pop them off when the ISR is done.
5532
5533 @b{Also note:} If you have a multi-threaded operating system, they
5534 often do not @b{in the intrest of saving memory} waste these few
5535 bytes. Painful...
5536
5537
5538 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
5539 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
5540
5541 This warning doesn't indicate any serious problem, as long as you don't want to
5542 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
5543 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
5544 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
5545 independently. With this setup, it's not possible to halt the core right out of
5546 reset, everything else should work fine.
5547
5548 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
5549 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
5550 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
5551 quit with an error message. Is there a stability issue with OpenOCD?
5552
5553 No, this is not a stability issue concerning OpenOCD. Most users have solved
5554 this issue by simply using a self-powered USB hub, which they connect their
5555 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
5556 supply stable enough for the Amontec JTAGkey to be operated.
5557
5558 @b{Laptops running on battery have this problem too...}
5559
5560 @item @b{USB Power} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
5561 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
5562 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
5563 What does that mean and what might be the reason for this?
5564
5565 First of all, the reason might be the USB power supply. Try using a self-powered
5566 hub instead of a direct connection to your computer. Secondly, the error code 4
5567 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
5568 chip ran into some sort of error - this points us to a USB problem.
5569
5570 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
5571 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
5572 What does that mean and what might be the reason for this?
5573
5574 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
5575 has closed the connection to OpenOCD. This might be a GDB issue.
5576
5577 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
5578 are described, there is a parameter for specifying the clock frequency
5579 for LPC2000 internal flash devices (e.g. @option{flash bank lpc2000
5580 0x0 0x40000 0 0 0 lpc2000_v1 14746 calc_checksum}), which must be
5581 specified in kilohertz. However, I do have a quartz crystal of a
5582 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
5583 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
5584 clock frequency?
5585
5586 No. The clock frequency specified here must be given as an integral number.
5587 However, this clock frequency is used by the In-Application-Programming (IAP)
5588 routines of the LPC2000 family only, which seems to be very tolerant concerning
5589 the given clock frequency, so a slight difference between the specified clock
5590 frequency and the actual clock frequency will not cause any trouble.
5591
5592 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
5593
5594 Well, yes and no. Commands can be given in arbitrary order, yet the
5595 devices listed for the JTAG scan chain must be given in the right
5596 order (jtag newdevice), with the device closest to the TDO-Pin being
5597 listed first. In general, whenever objects of the same type exist
5598 which require an index number, then these objects must be given in the
5599 right order (jtag newtap, targets and flash banks - a target
5600 references a jtag newtap and a flash bank references a target).
5601
5602 You can use the ``scan_chain'' command to verify and display the tap order.
5603
5604 Also, some commands can't execute until after @command{init} has been
5605 processed. Such commands include @command{nand probe} and everything
5606 else that needs to write to controller registers, perhaps for setting
5607 up DRAM and loading it with code.
5608
5609 @anchor{FAQ TAP Order}
5610 @item @b{JTAG TAP Order} Do I have to declare the TAPS in some
5611 particular order?
5612
5613 Yes; whenever you have more than one, you must declare them in
5614 the same order used by the hardware.
5615
5616 Many newer devices have multiple JTAG TAPs. For example: ST
5617 Microsystems STM32 chips have two TAPs, a ``boundary scan TAP'' and
5618 ``Cortex-M3'' TAP. Example: The STM32 reference manual, Document ID:
5619 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
5620 connected to the boundary scan TAP, which then connects to the
5621 Cortex-M3 TAP, which then connects to the TDO pin.
5622
5623 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
5624 (2) The boundary scan TAP. If your board includes an additional JTAG
5625 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
5626 place it before or after the STM32 chip in the chain. For example:
5627
5628 @itemize @bullet
5629 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
5630 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
5631 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
5632 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
5633 @item Xilinx TDO Pin -> OpenOCD TDO (input)
5634 @end itemize
5635
5636 The ``jtag device'' commands would thus be in the order shown below. Note:
5637
5638 @itemize @bullet
5639 @item jtag newtap Xilinx tap -irlen ...
5640 @item jtag newtap stm32 cpu -irlen ...
5641 @item jtag newtap stm32 bs -irlen ...
5642 @item # Create the debug target and say where it is
5643 @item target create stm32.cpu -chain-position stm32.cpu ...
5644 @end itemize
5645
5646
5647 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
5648 log file, I can see these error messages: Error: arm7_9_common.c:561
5649 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
5650
5651 TODO.
5652
5653 @end enumerate
5654
5655 @node Tcl Crash Course
5656 @chapter Tcl Crash Course
5657 @cindex Tcl
5658
5659 Not everyone knows Tcl - this is not intended to be a replacement for
5660 learning Tcl, the intent of this chapter is to give you some idea of
5661 how the Tcl scripts work.
5662
5663 This chapter is written with two audiences in mind. (1) OpenOCD users
5664 who need to understand a bit more of how JIM-Tcl works so they can do
5665 something useful, and (2) those that want to add a new command to
5666 OpenOCD.
5667
5668 @section Tcl Rule #1
5669 There is a famous joke, it goes like this:
5670 @enumerate
5671 @item Rule #1: The wife is always correct
5672 @item Rule #2: If you think otherwise, See Rule #1
5673 @end enumerate
5674
5675 The Tcl equal is this:
5676
5677 @enumerate
5678 @item Rule #1: Everything is a string
5679 @item Rule #2: If you think otherwise, See Rule #1
5680 @end enumerate
5681
5682 As in the famous joke, the consequences of Rule #1 are profound. Once
5683 you understand Rule #1, you will understand Tcl.
5684
5685 @section Tcl Rule #1b
5686 There is a second pair of rules.
5687 @enumerate
5688 @item Rule #1: Control flow does not exist. Only commands
5689 @* For example: the classic FOR loop or IF statement is not a control
5690 flow item, they are commands, there is no such thing as control flow
5691 in Tcl.
5692 @item Rule #2: If you think otherwise, See Rule #1
5693 @* Actually what happens is this: There are commands that by
5694 convention, act like control flow key words in other languages. One of
5695 those commands is the word ``for'', another command is ``if''.
5696 @end enumerate
5697
5698 @section Per Rule #1 - All Results are strings
5699 Every Tcl command results in a string. The word ``result'' is used
5700 deliberatly. No result is just an empty string. Remember: @i{Rule #1 -
5701 Everything is a string}
5702
5703 @section Tcl Quoting Operators
5704 In life of a Tcl script, there are two important periods of time, the
5705 difference is subtle.
5706 @enumerate
5707 @item Parse Time
5708 @item Evaluation Time
5709 @end enumerate
5710
5711 The two key items here are how ``quoted things'' work in Tcl. Tcl has
5712 three primary quoting constructs, the [square-brackets] the
5713 @{curly-braces@} and ``double-quotes''
5714
5715 By now you should know $VARIABLES always start with a $DOLLAR
5716 sign. BTW: To set a variable, you actually use the command ``set'', as
5717 in ``set VARNAME VALUE'' much like the ancient BASIC langauge ``let x
5718 = 1'' statement, but without the equal sign.
5719
5720 @itemize @bullet
5721 @item @b{[square-brackets]}
5722 @* @b{[square-brackets]} are command substitutions. It operates much
5723 like Unix Shell `back-ticks`. The result of a [square-bracket]
5724 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
5725 string}. These two statements are roughly identical:
5726 @example
5727 # bash example
5728 X=`date`
5729 echo "The Date is: $X"
5730 # Tcl example
5731 set X [date]
5732 puts "The Date is: $X"
5733 @end example
5734 @item @b{``double-quoted-things''}
5735 @* @b{``double-quoted-things''} are just simply quoted
5736 text. $VARIABLES and [square-brackets] are expanded in place - the
5737 result however is exactly 1 string. @i{Remember Rule #1 - Everything
5738 is a string}
5739 @example
5740 set x "Dinner"
5741 puts "It is now \"[date]\", $x is in 1 hour"
5742 @end example
5743 @item @b{@{Curly-Braces@}}
5744 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
5745 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
5746 'single-quote' operators in BASH shell scripts, with the added
5747 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
5748 nested 3 times@}@}@} NOTE: [date] is perhaps a bad example, as of
5749 28/nov/2008, Jim/OpenOCD does not have a date command.
5750 @end itemize
5751
5752 @section Consequences of Rule 1/2/3/4
5753
5754 The consequences of Rule 1 are profound.
5755
5756 @subsection Tokenisation & Execution.
5757
5758 Of course, whitespace, blank lines and #comment lines are handled in
5759 the normal way.
5760
5761 As a script is parsed, each (multi) line in the script file is
5762 tokenised and according to the quoting rules. After tokenisation, that
5763 line is immedatly executed.
5764
5765 Multi line statements end with one or more ``still-open''
5766 @{curly-braces@} which - eventually - closes a few lines later.
5767
5768 @subsection Command Execution
5769
5770 Remember earlier: There are no ``control flow''
5771 statements in Tcl. Instead there are COMMANDS that simply act like
5772 control flow operators.
5773
5774 Commands are executed like this:
5775
5776 @enumerate
5777 @item Parse the next line into (argc) and (argv[]).
5778 @item Look up (argv[0]) in a table and call its function.
5779 @item Repeat until End Of File.
5780 @end enumerate
5781
5782 It sort of works like this:
5783 @example
5784 for(;;)@{
5785 ReadAndParse( &argc, &argv );
5786
5787 cmdPtr = LookupCommand( argv[0] );
5788
5789 (*cmdPtr->Execute)( argc, argv );
5790 @}
5791 @end example
5792
5793 When the command ``proc'' is parsed (which creates a procedure
5794 function) it gets 3 parameters on the command line. @b{1} the name of
5795 the proc (function), @b{2} the list of parameters, and @b{3} the body
5796 of the function. Not the choice of words: LIST and BODY. The PROC
5797 command stores these items in a table somewhere so it can be found by
5798 ``LookupCommand()''
5799
5800 @subsection The FOR command
5801
5802 The most interesting command to look at is the FOR command. In Tcl,
5803 the FOR command is normally implemented in C. Remember, FOR is a
5804 command just like any other command.
5805
5806 When the ascii text containing the FOR command is parsed, the parser
5807 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
5808 are:
5809
5810 @enumerate 0
5811 @item The ascii text 'for'
5812 @item The start text
5813 @item The test expression
5814 @item The next text
5815 @item The body text
5816 @end enumerate
5817
5818 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
5819 Remember @i{Rule #1 - Everything is a string.} The key point is this:
5820 Often many of those parameters are in @{curly-braces@} - thus the
5821 variables inside are not expanded or replaced until later.
5822
5823 Remember that every Tcl command looks like the classic ``main( argc,
5824 argv )'' function in C. In JimTCL - they actually look like this:
5825
5826 @example
5827 int
5828 MyCommand( Jim_Interp *interp,
5829 int *argc,
5830 Jim_Obj * const *argvs );
5831 @end example
5832
5833 Real Tcl is nearly identical. Although the newer versions have
5834 introduced a byte-code parser and intepreter, but at the core, it
5835 still operates in the same basic way.
5836
5837 @subsection FOR command implementation
5838
5839 To understand Tcl it is perhaps most helpful to see the FOR
5840 command. Remember, it is a COMMAND not a control flow structure.
5841
5842 In Tcl there are two underlying C helper functions.
5843
5844 Remember Rule #1 - You are a string.
5845
5846 The @b{first} helper parses and executes commands found in an ascii
5847 string. Commands can be seperated by semicolons, or newlines. While
5848 parsing, variables are expanded via the quoting rules.
5849
5850 The @b{second} helper evaluates an ascii string as a numerical
5851 expression and returns a value.
5852
5853 Here is an example of how the @b{FOR} command could be
5854 implemented. The pseudo code below does not show error handling.
5855 @example
5856 void Execute_AsciiString( void *interp, const char *string );
5857
5858 int Evaluate_AsciiExpression( void *interp, const char *string );
5859
5860 int
5861 MyForCommand( void *interp,
5862 int argc,
5863 char **argv )
5864 @{
5865 if( argc != 5 )@{
5866 SetResult( interp, "WRONG number of parameters");
5867 return ERROR;
5868 @}
5869
5870 // argv[0] = the ascii string just like C
5871
5872 // Execute the start statement.
5873 Execute_AsciiString( interp, argv[1] );
5874
5875 // Top of loop test
5876 for(;;)@{
5877 i = Evaluate_AsciiExpression(interp, argv[2]);
5878 if( i == 0 )
5879 break;
5880
5881 // Execute the body
5882 Execute_AsciiString( interp, argv[3] );
5883
5884 // Execute the LOOP part
5885 Execute_AsciiString( interp, argv[4] );
5886 @}
5887
5888 // Return no error
5889 SetResult( interp, "" );
5890 return SUCCESS;
5891 @}
5892 @end example
5893
5894 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
5895 in the same basic way.
5896
5897 @section OpenOCD Tcl Usage
5898
5899 @subsection source and find commands
5900 @b{Where:} In many configuration files
5901 @* Example: @b{ source [find FILENAME] }
5902 @*Remember the parsing rules
5903 @enumerate
5904 @item The FIND command is in square brackets.
5905 @* The FIND command is executed with the parameter FILENAME. It should
5906 find the full path to the named file. The RESULT is a string, which is
5907 substituted on the orginal command line.
5908 @item The command source is executed with the resulting filename.
5909 @* SOURCE reads a file and executes as a script.
5910 @end enumerate
5911 @subsection format command
5912 @b{Where:} Generally occurs in numerous places.
5913 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
5914 @b{sprintf()}.
5915 @b{Example}
5916 @example
5917 set x 6
5918 set y 7
5919 puts [format "The answer: %d" [expr $x * $y]]
5920 @end example
5921 @enumerate
5922 @item The SET command creates 2 variables, X and Y.
5923 @item The double [nested] EXPR command performs math
5924 @* The EXPR command produces numerical result as a string.
5925 @* Refer to Rule #1
5926 @item The format command is executed, producing a single string
5927 @* Refer to Rule #1.
5928 @item The PUTS command outputs the text.
5929 @end enumerate
5930 @subsection Body or Inlined Text
5931 @b{Where:} Various TARGET scripts.
5932 @example
5933 #1 Good
5934 proc someproc @{@} @{
5935 ... multiple lines of stuff ...
5936 @}
5937 $_TARGETNAME configure -event FOO someproc
5938 #2 Good - no variables
5939 $_TARGETNAME confgure -event foo "this ; that;"
5940 #3 Good Curly Braces
5941 $_TARGETNAME configure -event FOO @{
5942 puts "Time: [date]"
5943 @}
5944 #4 DANGER DANGER DANGER
5945 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
5946 @end example
5947 @enumerate
5948 @item The $_TARGETNAME is an OpenOCD variable convention.
5949 @*@b{$_TARGETNAME} represents the last target created, the value changes
5950 each time a new target is created. Remember the parsing rules. When
5951 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
5952 the name of the target which happens to be a TARGET (object)
5953 command.
5954 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
5955 @*There are 4 examples:
5956 @enumerate
5957 @item The TCLBODY is a simple string that happens to be a proc name
5958 @item The TCLBODY is several simple commands seperated by semicolons
5959 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
5960 @item The TCLBODY is a string with variables that get expanded.
5961 @end enumerate
5962
5963 In the end, when the target event FOO occurs the TCLBODY is
5964 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
5965 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
5966
5967 Remember the parsing rules. In case #3, @{curly-braces@} mean the
5968 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
5969 and the text is evaluated. In case #4, they are replaced before the
5970 ``Target Object Command'' is executed. This occurs at the same time
5971 $_TARGETNAME is replaced. In case #4 the date will never
5972 change. @{BTW: [date] is perhaps a bad example, as of 28/nov/2008,
5973 Jim/OpenOCD does not have a date command@}
5974 @end enumerate
5975 @subsection Global Variables
5976 @b{Where:} You might discover this when writing your own procs @* In
5977 simple terms: Inside a PROC, if you need to access a global variable
5978 you must say so. See also ``upvar''. Example:
5979 @example
5980 proc myproc @{ @} @{
5981 set y 0 #Local variable Y
5982 global x #Global variable X
5983 puts [format "X=%d, Y=%d" $x $y]
5984 @}
5985 @end example
5986 @section Other Tcl Hacks
5987 @b{Dynamic variable creation}
5988 @example
5989 # Dynamically create a bunch of variables.
5990 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
5991 # Create var name
5992 set vn [format "BIT%d" $x]
5993 # Make it a global
5994 global $vn
5995 # Set it.
5996 set $vn [expr (1 << $x)]
5997 @}
5998 @end example
5999 @b{Dynamic proc/command creation}
6000 @example
6001 # One "X" function - 5 uart functions.
6002 foreach who @{A B C D E@}
6003 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
6004 @}
6005 @end example
6006
6007 @node Target Library
6008 @chapter Target Library
6009 @cindex Target Library
6010
6011 OpenOCD comes with a target configuration script library. These scripts can be
6012 used as-is or serve as a starting point.
6013
6014 The target library is published together with the OpenOCD executable and
6015 the path to the target library is in the OpenOCD script search path.
6016 Similarly there are example scripts for configuring the JTAG interface.
6017
6018 The command line below uses the example parport configuration script
6019 that ship with OpenOCD, then configures the str710.cfg target and
6020 finally issues the init and reset commands. The communication speed
6021 is set to 10kHz for reset and 8MHz for post reset.
6022
6023 @example
6024 openocd -f interface/parport.cfg -f target/str710.cfg \
6025 -c "init" -c "reset"
6026 @end example
6027
6028 To list the target scripts available:
6029
6030 @example
6031 $ ls /usr/local/lib/openocd/target
6032
6033 arm7_fast.cfg lm3s6965.cfg pxa255.cfg stm32.cfg xba_revA3.cfg
6034 at91eb40a.cfg lpc2148.cfg pxa255_sst.cfg str710.cfg zy1000.cfg
6035 at91r40008.cfg lpc2294.cfg sam7s256.cfg str912.cfg
6036 at91sam9260.cfg nslu2.cfg sam7x256.cfg wi-9c.cfg
6037 @end example
6038
6039 @include fdl.texi
6040
6041 @node OpenOCD Concept Index
6042 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
6043 @comment case issue with ``Index.html'' and ``index.html''
6044 @comment Occurs when creating ``--html --no-split'' output
6045 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
6046 @unnumbered OpenOCD Concept Index
6047
6048 @printindex cp
6049
6050 @node Command and Driver Index
6051 @unnumbered Command and Driver Index
6052 @printindex fn
6053
6054 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)