ftdi: allow selecting device by usb bus location
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008-2010 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @item Copyright @copyright{} 2009-2010 David Brownell
27 @end itemize
28
29 @quotation
30 Permission is granted to copy, distribute and/or modify this document
31 under the terms of the GNU Free Documentation License, Version 1.2 or
32 any later version published by the Free Software Foundation; with no
33 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
34 Texts. A copy of the license is included in the section entitled ``GNU
35 Free Documentation License''.
36 @end quotation
37 @end copying
38
39 @titlepage
40 @titlefont{@emph{Open On-Chip Debugger:}}
41 @sp 1
42 @title OpenOCD User's Guide
43 @subtitle for release @value{VERSION}
44 @subtitle @value{UPDATED}
45
46 @page
47 @vskip 0pt plus 1filll
48 @insertcopying
49 @end titlepage
50
51 @summarycontents
52 @contents
53
54 @ifnottex
55 @node Top
56 @top OpenOCD User's Guide
57
58 @insertcopying
59 @end ifnottex
60
61 @menu
62 * About:: About OpenOCD
63 * Developers:: OpenOCD Developer Resources
64 * Debug Adapter Hardware:: Debug Adapter Hardware
65 * About Jim-Tcl:: About Jim-Tcl
66 * Running:: Running OpenOCD
67 * OpenOCD Project Setup:: OpenOCD Project Setup
68 * Config File Guidelines:: Config File Guidelines
69 * Daemon Configuration:: Daemon Configuration
70 * Debug Adapter Configuration:: Debug Adapter Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Declaration:: TAP Declaration
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * Flash Programming:: Flash Programming
76 * PLD/FPGA Commands:: PLD/FPGA Commands
77 * General Commands:: General Commands
78 * Architecture and Core Commands:: Architecture and Core Commands
79 * JTAG Commands:: JTAG Commands
80 * Boundary Scan Commands:: Boundary Scan Commands
81 * Utility Commands:: Utility Commands
82 * TFTP:: TFTP
83 * GDB and OpenOCD:: Using GDB and OpenOCD
84 * Tcl Scripting API:: Tcl Scripting API
85 * FAQ:: Frequently Asked Questions
86 * Tcl Crash Course:: Tcl Crash Course
87 * License:: GNU Free Documentation License
88
89 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
90 @comment case issue with ``Index.html'' and ``index.html''
91 @comment Occurs when creating ``--html --no-split'' output
92 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
93 * OpenOCD Concept Index:: Concept Index
94 * Command and Driver Index:: Command and Driver Index
95 @end menu
96
97 @node About
98 @unnumbered About
99 @cindex about
100
101 OpenOCD was created by Dominic Rath as part of a 2005 diploma thesis written
102 at the University of Applied Sciences Augsburg (@uref{http://www.hs-augsburg.de}).
103 Since that time, the project has grown into an active open-source project,
104 supported by a diverse community of software and hardware developers from
105 around the world.
106
107 @section What is OpenOCD?
108 @cindex TAP
109 @cindex JTAG
110
111 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
112 in-system programming and boundary-scan testing for embedded target
113 devices.
114
115 It does so with the assistance of a @dfn{debug adapter}, which is
116 a small hardware module which helps provide the right kind of
117 electrical signaling to the target being debugged. These are
118 required since the debug host (on which OpenOCD runs) won't
119 usually have native support for such signaling, or the connector
120 needed to hook up to the target.
121
122 Such debug adapters support one or more @dfn{transport} protocols,
123 each of which involves different electrical signaling (and uses
124 different messaging protocols on top of that signaling). There
125 are many types of debug adapter, and little uniformity in what
126 they are called. (There are also product naming differences.)
127
128 These adapters are sometimes packaged as discrete dongles, which
129 may generically be called @dfn{hardware interface dongles}.
130 Some development boards also integrate them directly, which may
131 let the development board connect directly to the debug
132 host over USB (and sometimes also to power it over USB).
133
134 For example, a @dfn{JTAG Adapter} supports JTAG
135 signaling, and is used to communicate
136 with JTAG (IEEE 1149.1) compliant TAPs on your target board.
137 A @dfn{TAP} is a ``Test Access Port'', a module which processes
138 special instructions and data. TAPs are daisy-chained within and
139 between chips and boards. JTAG supports debugging and boundary
140 scan operations.
141
142 There are also @dfn{SWD Adapters} that support Serial Wire Debug (SWD)
143 signaling to communicate with some newer ARM cores, as well as debug
144 adapters which support both JTAG and SWD transports. SWD supports only
145 debugging, whereas JTAG also supports boundary scan operations.
146
147 For some chips, there are also @dfn{Programming Adapters} supporting
148 special transports used only to write code to flash memory, without
149 support for on-chip debugging or boundary scan.
150 (At this writing, OpenOCD does not support such non-debug adapters.)
151
152
153 @b{Dongles:} OpenOCD currently supports many types of hardware dongles:
154 USB-based, parallel port-based, and other standalone boxes that run
155 OpenOCD internally. @xref{Debug Adapter Hardware}.
156
157 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
158 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x), Cortex-M3
159 (Stellaris LM3, ST STM32 and Energy Micro EFM32) and Intel Quark (x10xx)
160 based cores to be debugged via the GDB protocol.
161
162 @b{Flash Programming:} Flash writing is supported for external
163 CFI-compatible NOR flashes (Intel and AMD/Spansion command set) and several
164 internal flashes (LPC1700, LPC1800, LPC2000, LPC4300, AT91SAM7, AT91SAM3U,
165 STR7x, STR9x, LM3, STM32x and EFM32). Preliminary support for various NAND flash
166 controllers (LPC3180, Orion, S3C24xx, more) is included.
167
168 @section OpenOCD Web Site
169
170 The OpenOCD web site provides the latest public news from the community:
171
172 @uref{http://openocd.org/}
173
174 @section Latest User's Guide:
175
176 The user's guide you are now reading may not be the latest one
177 available. A version for more recent code may be available.
178 Its HTML form is published regularly at:
179
180 @uref{http://openocd.org/doc/html/index.html}
181
182 PDF form is likewise published at:
183
184 @uref{http://openocd.org/doc/pdf/openocd.pdf}
185
186 @section OpenOCD User's Forum
187
188 There is an OpenOCD forum (phpBB) hosted by SparkFun,
189 which might be helpful to you. Note that if you want
190 anything to come to the attention of developers, you
191 should post it to the OpenOCD Developer Mailing List
192 instead of this forum.
193
194 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
195
196 @section OpenOCD User's Mailing List
197
198 The OpenOCD User Mailing List provides the primary means of
199 communication between users:
200
201 @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-user}
202
203 @section OpenOCD IRC
204
205 Support can also be found on irc:
206 @uref{irc://irc.freenode.net/openocd}
207
208 @node Developers
209 @chapter OpenOCD Developer Resources
210 @cindex developers
211
212 If you are interested in improving the state of OpenOCD's debugging and
213 testing support, new contributions will be welcome. Motivated developers
214 can produce new target, flash or interface drivers, improve the
215 documentation, as well as more conventional bug fixes and enhancements.
216
217 The resources in this chapter are available for developers wishing to explore
218 or expand the OpenOCD source code.
219
220 @section OpenOCD Git Repository
221
222 During the 0.3.x release cycle, OpenOCD switched from Subversion to
223 a Git repository hosted at SourceForge. The repository URL is:
224
225 @uref{git://git.code.sf.net/p/openocd/code}
226
227 or via http
228
229 @uref{http://git.code.sf.net/p/openocd/code}
230
231 You may prefer to use a mirror and the HTTP protocol:
232
233 @uref{http://repo.or.cz/r/openocd.git}
234
235 With standard Git tools, use @command{git clone} to initialize
236 a local repository, and @command{git pull} to update it.
237 There are also gitweb pages letting you browse the repository
238 with a web browser, or download arbitrary snapshots without
239 needing a Git client:
240
241 @uref{http://repo.or.cz/w/openocd.git}
242
243 The @file{README} file contains the instructions for building the project
244 from the repository or a snapshot.
245
246 Developers that want to contribute patches to the OpenOCD system are
247 @b{strongly} encouraged to work against mainline.
248 Patches created against older versions may require additional
249 work from their submitter in order to be updated for newer releases.
250
251 @section Doxygen Developer Manual
252
253 During the 0.2.x release cycle, the OpenOCD project began
254 providing a Doxygen reference manual. This document contains more
255 technical information about the software internals, development
256 processes, and similar documentation:
257
258 @uref{http://openocd.org/doc/doxygen/html/index.html}
259
260 This document is a work-in-progress, but contributions would be welcome
261 to fill in the gaps. All of the source files are provided in-tree,
262 listed in the Doxyfile configuration at the top of the source tree.
263
264 @section Gerrit Review System
265
266 All changes in the OpenOCD Git repository go through the web-based Gerrit
267 Code Review System:
268
269 @uref{http://openocd.zylin.com/}
270
271 After a one-time registration and repository setup, anyone can push commits
272 from their local Git repository directly into Gerrit.
273 All users and developers are encouraged to review, test, discuss and vote
274 for changes in Gerrit. The feedback provides the basis for a maintainer to
275 eventually submit the change to the main Git repository.
276
277 The @file{HACKING} file, also available as the Patch Guide in the Doxygen
278 Developer Manual, contains basic information about how to connect a
279 repository to Gerrit, prepare and push patches. Patch authors are expected to
280 maintain their changes while they're in Gerrit, respond to feedback and if
281 necessary rework and push improved versions of the change.
282
283 @section OpenOCD Developer Mailing List
284
285 The OpenOCD Developer Mailing List provides the primary means of
286 communication between developers:
287
288 @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-devel}
289
290 @section OpenOCD Bug Tracker
291
292 The OpenOCD Bug Tracker is hosted on SourceForge:
293
294 @uref{http://bugs.openocd.org/}
295
296
297 @node Debug Adapter Hardware
298 @chapter Debug Adapter Hardware
299 @cindex dongles
300 @cindex FTDI
301 @cindex wiggler
302 @cindex zy1000
303 @cindex printer port
304 @cindex USB Adapter
305 @cindex RTCK
306
307 Defined: @b{dongle}: A small device that plugs into a computer and serves as
308 an adapter .... [snip]
309
310 In the OpenOCD case, this generally refers to @b{a small adapter} that
311 attaches to your computer via USB or the parallel port. One
312 exception is the Ultimate Solutions ZY1000, packaged as a small box you
313 attach via an ethernet cable. The ZY1000 has the advantage that it does not
314 require any drivers to be installed on the developer PC. It also has
315 a built in web interface. It supports RTCK/RCLK or adaptive clocking
316 and has a built-in relay to power cycle targets remotely.
317
318
319 @section Choosing a Dongle
320
321 There are several things you should keep in mind when choosing a dongle.
322
323 @enumerate
324 @item @b{Transport} Does it support the kind of communication that you need?
325 OpenOCD focusses mostly on JTAG. Your version may also support
326 other ways to communicate with target devices.
327 @item @b{Voltage} What voltage is your target - 1.8, 2.8, 3.3, or 5V?
328 Does your dongle support it? You might need a level converter.
329 @item @b{Pinout} What pinout does your target board use?
330 Does your dongle support it? You may be able to use jumper
331 wires, or an "octopus" connector, to convert pinouts.
332 @item @b{Connection} Does your computer have the USB, parallel, or
333 Ethernet port needed?
334 @item @b{RTCK} Do you expect to use it with ARM chips and boards with
335 RTCK support (also known as ``adaptive clocking'')?
336 @end enumerate
337
338 @section Stand-alone JTAG Probe
339
340 The ZY1000 from Ultimate Solutions is technically not a dongle but a
341 stand-alone JTAG probe that, unlike most dongles, doesn't require any drivers
342 running on the developer's host computer.
343 Once installed on a network using DHCP or a static IP assignment, users can
344 access the ZY1000 probe locally or remotely from any host with access to the
345 IP address assigned to the probe.
346 The ZY1000 provides an intuitive web interface with direct access to the
347 OpenOCD debugger.
348 Users may also run a GDBSERVER directly on the ZY1000 to take full advantage
349 of GCC & GDB to debug any distribution of embedded Linux or NetBSD running on
350 the target.
351 The ZY1000 supports RTCK & RCLK or adaptive clocking and has a built-in relay
352 to power cycle the target remotely.
353
354 For more information, visit:
355
356 @b{ZY1000} See: @url{http://www.ultsol.com/index.php/component/content/article/8/210-zylin-zy1000-main}
357
358 @section USB FT2232 Based
359
360 There are many USB JTAG dongles on the market, many of them based
361 on a chip from ``Future Technology Devices International'' (FTDI)
362 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
363 See: @url{http://www.ftdichip.com} for more information.
364 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
365 chips started to become available in JTAG adapters. Around 2012, a new
366 variant appeared - FT232H - this is a single-channel version of FT2232H.
367 (Adapters using those high speed FT2232H or FT232H chips may support adaptive
368 clocking.)
369
370 The FT2232 chips are flexible enough to support some other
371 transport options, such as SWD or the SPI variants used to
372 program some chips. They have two communications channels,
373 and one can be used for a UART adapter at the same time the
374 other one is used to provide a debug adapter.
375
376 Also, some development boards integrate an FT2232 chip to serve as
377 a built-in low-cost debug adapter and USB-to-serial solution.
378
379 @itemize @bullet
380 @item @b{usbjtag}
381 @* Link @url{http://elk.informatik.fh-augsburg.de/hhweb/doc/openocd/usbjtag/usbjtag.html}
382 @item @b{jtagkey}
383 @* See: @url{http://www.amontec.com/jtagkey.shtml}
384 @item @b{jtagkey2}
385 @* See: @url{http://www.amontec.com/jtagkey2.shtml}
386 @item @b{oocdlink}
387 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
388 @item @b{signalyzer}
389 @* See: @url{http://www.signalyzer.com}
390 @item @b{Stellaris Eval Boards}
391 @* See: @url{http://www.ti.com} - The Stellaris eval boards
392 bundle FT2232-based JTAG and SWD support, which can be used to debug
393 the Stellaris chips. Using separate JTAG adapters is optional.
394 These boards can also be used in a "pass through" mode as JTAG adapters
395 to other target boards, disabling the Stellaris chip.
396 @item @b{TI/Luminary ICDI}
397 @* See: @url{http://www.ti.com} - TI/Luminary In-Circuit Debug
398 Interface (ICDI) Boards are included in Stellaris LM3S9B9x
399 Evaluation Kits. Like the non-detachable FT2232 support on the other
400 Stellaris eval boards, they can be used to debug other target boards.
401 @item @b{olimex-jtag}
402 @* See: @url{http://www.olimex.com}
403 @item @b{Flyswatter/Flyswatter2}
404 @* See: @url{http://www.tincantools.com}
405 @item @b{turtelizer2}
406 @* See:
407 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
408 @url{http://www.ethernut.de}
409 @item @b{comstick}
410 @* Link: @url{http://www.hitex.com/index.php?id=383}
411 @item @b{stm32stick}
412 @* Link @url{http://www.hitex.com/stm32-stick}
413 @item @b{axm0432_jtag}
414 @* Axiom AXM-0432 Link @url{http://www.axman.com} - NOTE: This JTAG does not appear
415 to be available anymore as of April 2012.
416 @item @b{cortino}
417 @* Link @url{http://www.hitex.com/index.php?id=cortino}
418 @item @b{dlp-usb1232h}
419 @* Link @url{http://www.dlpdesign.com/usb/usb1232h.shtml}
420 @item @b{digilent-hs1}
421 @* Link @url{http://www.digilentinc.com/Products/Detail.cfm?Prod=JTAG-HS1}
422 @item @b{opendous}
423 @* Link @url{http://code.google.com/p/opendous/wiki/JTAG} FT2232H-based
424 (OpenHardware).
425 @item @b{JTAG-lock-pick Tiny 2}
426 @* Link @url{http://www.distortec.com/jtag-lock-pick-tiny-2} FT232H-based
427
428 @item @b{GW16042}
429 @* Link: @url{http://shop.gateworks.com/index.php?route=product/product&path=70_80&product_id=64}
430 FT2232H-based
431
432 @end itemize
433 @section USB-JTAG / Altera USB-Blaster compatibles
434
435 These devices also show up as FTDI devices, but are not
436 protocol-compatible with the FT2232 devices. They are, however,
437 protocol-compatible among themselves. USB-JTAG devices typically consist
438 of a FT245 followed by a CPLD that understands a particular protocol,
439 or emulates this protocol using some other hardware.
440
441 They may appear under different USB VID/PID depending on the particular
442 product. The driver can be configured to search for any VID/PID pair
443 (see the section on driver commands).
444
445 @itemize
446 @item @b{USB-JTAG} Kolja Waschk's USB Blaster-compatible adapter
447 @* Link: @url{http://ixo-jtag.sourceforge.net/}
448 @item @b{Altera USB-Blaster}
449 @* Link: @url{http://www.altera.com/literature/ug/ug_usb_blstr.pdf}
450 @end itemize
451
452 @section USB J-Link based
453 There are several OEM versions of the SEGGER @b{J-Link} adapter. It is
454 an example of a microcontroller based JTAG adapter, it uses an
455 AT91SAM764 internally.
456
457 @itemize @bullet
458 @item @b{SEGGER J-Link}
459 @* Link: @url{http://www.segger.com/jlink.html}
460 @item @b{Atmel SAM-ICE} (Only works with Atmel chips!)
461 @* Link: @url{http://www.atmel.com/tools/atmelsam-ice.aspx}
462 @item @b{IAR J-Link}
463 @end itemize
464
465 @section USB RLINK based
466 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer,
467 permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for
468 SWD and not JTAG, thus not supported.
469
470 @itemize @bullet
471 @item @b{Raisonance RLink}
472 @* Link: @url{http://www.mcu-raisonance.com/~rlink-debugger-programmer__@/microcontrollers__tool~tool__T018:4cn9ziz4bnx6.html}
473 @item @b{STM32 Primer}
474 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
475 @item @b{STM32 Primer2}
476 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
477 @end itemize
478
479 @section USB ST-LINK based
480 ST Micro has an adapter called @b{ST-LINK}.
481 They only work with ST Micro chips, notably STM32 and STM8.
482
483 @itemize @bullet
484 @item @b{ST-LINK}
485 @* This is available standalone and as part of some kits, eg. STM32VLDISCOVERY.
486 @* Link: @url{http://www.st.com/internet/evalboard/product/219866.jsp}
487 @item @b{ST-LINK/V2}
488 @* This is available standalone and as part of some kits, eg. STM32F4DISCOVERY.
489 @* Link: @url{http://www.st.com/internet/evalboard/product/251168.jsp}
490 @end itemize
491
492 For info the original ST-LINK enumerates using the mass storage usb class; however,
493 its implementation is completely broken. The result is this causes issues under Linux.
494 The simplest solution is to get Linux to ignore the ST-LINK using one of the following methods:
495 @itemize @bullet
496 @item modprobe -r usb-storage && modprobe usb-storage quirks=483:3744:i
497 @item add "options usb-storage quirks=483:3744:i" to /etc/modprobe.conf
498 @end itemize
499
500 @section USB TI/Stellaris ICDI based
501 Texas Instruments has an adapter called @b{ICDI}.
502 It is not to be confused with the FTDI based adapters that were originally fitted to their
503 evaluation boards. This is the adapter fitted to the Stellaris LaunchPad.
504
505 @section USB CMSIS-DAP based
506 ARM has released a interface standard called CMSIS-DAP that simplifies connecting
507 debuggers to ARM Cortex based targets @url{http://www.keil.com/support/man/docs/dapdebug/dapdebug_introduction.htm}.
508
509 @section USB Other
510 @itemize @bullet
511 @item @b{USBprog}
512 @* Link: @url{http://shop.embedded-projects.net/} - which uses an Atmel MEGA32 and a UBN9604
513
514 @item @b{USB - Presto}
515 @* Link: @url{http://tools.asix.net/prg_presto.htm}
516
517 @item @b{Versaloon-Link}
518 @* Link: @url{http://www.versaloon.com}
519
520 @item @b{ARM-JTAG-EW}
521 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
522
523 @item @b{Buspirate}
524 @* Link: @url{http://dangerousprototypes.com/bus-pirate-manual/}
525
526 @item @b{opendous}
527 @* Link: @url{http://code.google.com/p/opendous-jtag/} - which uses an AT90USB162
528
529 @item @b{estick}
530 @* Link: @url{http://code.google.com/p/estick-jtag/}
531
532 @item @b{Keil ULINK v1}
533 @* Link: @url{http://www.keil.com/ulink1/}
534 @end itemize
535
536 @section IBM PC Parallel Printer Port Based
537
538 The two well-known ``JTAG Parallel Ports'' cables are the Xilinx DLC5
539 and the Macraigor Wiggler. There are many clones and variations of
540 these on the market.
541
542 Note that parallel ports are becoming much less common, so if you
543 have the choice you should probably avoid these adapters in favor
544 of USB-based ones.
545
546 @itemize @bullet
547
548 @item @b{Wiggler} - There are many clones of this.
549 @* Link: @url{http://www.macraigor.com/wiggler.htm}
550
551 @item @b{DLC5} - From XILINX - There are many clones of this
552 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
553 produced, PDF schematics are easily found and it is easy to make.
554
555 @item @b{Amontec - JTAG Accelerator}
556 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
557
558 @item @b{Wiggler2}
559 @* Link: @url{http://www.ccac.rwth-aachen.de/~michaels/index.php/hardware/armjtag}
560
561 @item @b{Wiggler_ntrst_inverted}
562 @* Yet another variation - See the source code, src/jtag/parport.c
563
564 @item @b{old_amt_wiggler}
565 @* Unknown - probably not on the market today
566
567 @item @b{arm-jtag}
568 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
569
570 @item @b{chameleon}
571 @* Link: @url{http://www.amontec.com/chameleon.shtml}
572
573 @item @b{Triton}
574 @* Unknown.
575
576 @item @b{Lattice}
577 @* ispDownload from Lattice Semiconductor
578 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
579
580 @item @b{flashlink}
581 @* From ST Microsystems;
582 @* Link: @url{http://www.st.com/internet/com/TECHNICAL_RESOURCES/TECHNICAL_LITERATURE/DATA_BRIEF/DM00039500.pdf}
583
584 @end itemize
585
586 @section Other...
587 @itemize @bullet
588
589 @item @b{ep93xx}
590 @* An EP93xx based Linux machine using the GPIO pins directly.
591
592 @item @b{at91rm9200}
593 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
594
595 @item @b{bcm2835gpio}
596 @* A BCM2835-based board (e.g. Raspberry Pi) using the GPIO pins of the expansion header.
597
598 @item @b{jtag_vpi}
599 @* A JTAG driver acting as a client for the JTAG VPI server interface.
600 @* Link: @url{http://github.com/fjullien/jtag_vpi}
601
602 @end itemize
603
604 @node About Jim-Tcl
605 @chapter About Jim-Tcl
606 @cindex Jim-Tcl
607 @cindex tcl
608
609 OpenOCD uses a small ``Tcl Interpreter'' known as Jim-Tcl.
610 This programming language provides a simple and extensible
611 command interpreter.
612
613 All commands presented in this Guide are extensions to Jim-Tcl.
614 You can use them as simple commands, without needing to learn
615 much of anything about Tcl.
616 Alternatively, you can write Tcl programs with them.
617
618 You can learn more about Jim at its website, @url{http://jim.tcl.tk}.
619 There is an active and responsive community, get on the mailing list
620 if you have any questions. Jim-Tcl maintainers also lurk on the
621 OpenOCD mailing list.
622
623 @itemize @bullet
624 @item @b{Jim vs. Tcl}
625 @* Jim-Tcl is a stripped down version of the well known Tcl language,
626 which can be found here: @url{http://www.tcl.tk}. Jim-Tcl has far
627 fewer features. Jim-Tcl is several dozens of .C files and .H files and
628 implements the basic Tcl command set. In contrast: Tcl 8.6 is a
629 4.2 MB .zip file containing 1540 files.
630
631 @item @b{Missing Features}
632 @* Our practice has been: Add/clone the real Tcl feature if/when
633 needed. We welcome Jim-Tcl improvements, not bloat. Also there
634 are a large number of optional Jim-Tcl features that are not
635 enabled in OpenOCD.
636
637 @item @b{Scripts}
638 @* OpenOCD configuration scripts are Jim-Tcl Scripts. OpenOCD's
639 command interpreter today is a mixture of (newer)
640 Jim-Tcl commands, and the (older) original command interpreter.
641
642 @item @b{Commands}
643 @* At the OpenOCD telnet command line (or via the GDB monitor command) one
644 can type a Tcl for() loop, set variables, etc.
645 Some of the commands documented in this guide are implemented
646 as Tcl scripts, from a @file{startup.tcl} file internal to the server.
647
648 @item @b{Historical Note}
649 @* Jim-Tcl was introduced to OpenOCD in spring 2008. Fall 2010,
650 before OpenOCD 0.5 release, OpenOCD switched to using Jim-Tcl
651 as a Git submodule, which greatly simplified upgrading Jim-Tcl
652 to benefit from new features and bugfixes in Jim-Tcl.
653
654 @item @b{Need a crash course in Tcl?}
655 @*@xref{Tcl Crash Course}.
656 @end itemize
657
658 @node Running
659 @chapter Running
660 @cindex command line options
661 @cindex logfile
662 @cindex directory search
663
664 Properly installing OpenOCD sets up your operating system to grant it access
665 to the debug adapters. On Linux, this usually involves installing a file
666 in @file{/etc/udev/rules.d,} so OpenOCD has permissions. An example rules file
667 that works for many common adapters is shipped with OpenOCD in the
668 @file{contrib} directory. MS-Windows needs
669 complex and confusing driver configuration for every peripheral. Such issues
670 are unique to each operating system, and are not detailed in this User's Guide.
671
672 Then later you will invoke the OpenOCD server, with various options to
673 tell it how each debug session should work.
674 The @option{--help} option shows:
675 @verbatim
676 bash$ openocd --help
677
678 --help | -h display this help
679 --version | -v display OpenOCD version
680 --file | -f use configuration file <name>
681 --search | -s dir to search for config files and scripts
682 --debug | -d set debug level <0-3>
683 --log_output | -l redirect log output to file <name>
684 --command | -c run <command>
685 @end verbatim
686
687 If you don't give any @option{-f} or @option{-c} options,
688 OpenOCD tries to read the configuration file @file{openocd.cfg}.
689 To specify one or more different
690 configuration files, use @option{-f} options. For example:
691
692 @example
693 openocd -f config1.cfg -f config2.cfg -f config3.cfg
694 @end example
695
696 Configuration files and scripts are searched for in
697 @enumerate
698 @item the current directory,
699 @item any search dir specified on the command line using the @option{-s} option,
700 @item any search dir specified using the @command{add_script_search_dir} command,
701 @item @file{$HOME/.openocd} (not on Windows),
702 @item a directory in the @env{OPENOCD_SCRIPTS} environment variable (if set),
703 @item the site wide script library @file{$pkgdatadir/site} and
704 @item the OpenOCD-supplied script library @file{$pkgdatadir/scripts}.
705 @end enumerate
706 The first found file with a matching file name will be used.
707
708 @quotation Note
709 Don't try to use configuration script names or paths which
710 include the "#" character. That character begins Tcl comments.
711 @end quotation
712
713 @section Simple setup, no customization
714
715 In the best case, you can use two scripts from one of the script
716 libraries, hook up your JTAG adapter, and start the server ... and
717 your JTAG setup will just work "out of the box". Always try to
718 start by reusing those scripts, but assume you'll need more
719 customization even if this works. @xref{OpenOCD Project Setup}.
720
721 If you find a script for your JTAG adapter, and for your board or
722 target, you may be able to hook up your JTAG adapter then start
723 the server with some variation of one of the following:
724
725 @example
726 openocd -f interface/ADAPTER.cfg -f board/MYBOARD.cfg
727 openocd -f interface/ftdi/ADAPTER.cfg -f board/MYBOARD.cfg
728 @end example
729
730 You might also need to configure which reset signals are present,
731 using @option{-c 'reset_config trst_and_srst'} or something similar.
732 If all goes well you'll see output something like
733
734 @example
735 Open On-Chip Debugger 0.4.0 (2010-01-14-15:06)
736 For bug reports, read
737 http://openocd.org/doc/doxygen/bugs.html
738 Info : JTAG tap: lm3s.cpu tap/device found: 0x3ba00477
739 (mfg: 0x23b, part: 0xba00, ver: 0x3)
740 @end example
741
742 Seeing that "tap/device found" message, and no warnings, means
743 the JTAG communication is working. That's a key milestone, but
744 you'll probably need more project-specific setup.
745
746 @section What OpenOCD does as it starts
747
748 OpenOCD starts by processing the configuration commands provided
749 on the command line or, if there were no @option{-c command} or
750 @option{-f file.cfg} options given, in @file{openocd.cfg}.
751 @xref{configurationstage,,Configuration Stage}.
752 At the end of the configuration stage it verifies the JTAG scan
753 chain defined using those commands; your configuration should
754 ensure that this always succeeds.
755 Normally, OpenOCD then starts running as a daemon.
756 Alternatively, commands may be used to terminate the configuration
757 stage early, perform work (such as updating some flash memory),
758 and then shut down without acting as a daemon.
759
760 Once OpenOCD starts running as a daemon, it waits for connections from
761 clients (Telnet, GDB, Other) and processes the commands issued through
762 those channels.
763
764 If you are having problems, you can enable internal debug messages via
765 the @option{-d} option.
766
767 Also it is possible to interleave Jim-Tcl commands w/config scripts using the
768 @option{-c} command line switch.
769
770 To enable debug output (when reporting problems or working on OpenOCD
771 itself), use the @option{-d} command line switch. This sets the
772 @option{debug_level} to "3", outputting the most information,
773 including debug messages. The default setting is "2", outputting only
774 informational messages, warnings and errors. You can also change this
775 setting from within a telnet or gdb session using @command{debug_level<n>}
776 (@pxref{debuglevel,,debug_level}).
777
778 You can redirect all output from the daemon to a file using the
779 @option{-l <logfile>} switch.
780
781 Note! OpenOCD will launch the GDB & telnet server even if it can not
782 establish a connection with the target. In general, it is possible for
783 the JTAG controller to be unresponsive until the target is set up
784 correctly via e.g. GDB monitor commands in a GDB init script.
785
786 @node OpenOCD Project Setup
787 @chapter OpenOCD Project Setup
788
789 To use OpenOCD with your development projects, you need to do more than
790 just connect the JTAG adapter hardware (dongle) to your development board
791 and start the OpenOCD server.
792 You also need to configure your OpenOCD server so that it knows
793 about your adapter and board, and helps your work.
794 You may also want to connect OpenOCD to GDB, possibly
795 using Eclipse or some other GUI.
796
797 @section Hooking up the JTAG Adapter
798
799 Today's most common case is a dongle with a JTAG cable on one side
800 (such as a ribbon cable with a 10-pin or 20-pin IDC connector)
801 and a USB cable on the other.
802 Instead of USB, some cables use Ethernet;
803 older ones may use a PC parallel port, or even a serial port.
804
805 @enumerate
806 @item @emph{Start with power to your target board turned off},
807 and nothing connected to your JTAG adapter.
808 If you're particularly paranoid, unplug power to the board.
809 It's important to have the ground signal properly set up,
810 unless you are using a JTAG adapter which provides
811 galvanic isolation between the target board and the
812 debugging host.
813
814 @item @emph{Be sure it's the right kind of JTAG connector.}
815 If your dongle has a 20-pin ARM connector, you need some kind
816 of adapter (or octopus, see below) to hook it up to
817 boards using 14-pin or 10-pin connectors ... or to 20-pin
818 connectors which don't use ARM's pinout.
819
820 In the same vein, make sure the voltage levels are compatible.
821 Not all JTAG adapters have the level shifters needed to work
822 with 1.2 Volt boards.
823
824 @item @emph{Be certain the cable is properly oriented} or you might
825 damage your board. In most cases there are only two possible
826 ways to connect the cable.
827 Connect the JTAG cable from your adapter to the board.
828 Be sure it's firmly connected.
829
830 In the best case, the connector is keyed to physically
831 prevent you from inserting it wrong.
832 This is most often done using a slot on the board's male connector
833 housing, which must match a key on the JTAG cable's female connector.
834 If there's no housing, then you must look carefully and
835 make sure pin 1 on the cable hooks up to pin 1 on the board.
836 Ribbon cables are frequently all grey except for a wire on one
837 edge, which is red. The red wire is pin 1.
838
839 Sometimes dongles provide cables where one end is an ``octopus'' of
840 color coded single-wire connectors, instead of a connector block.
841 These are great when converting from one JTAG pinout to another,
842 but are tedious to set up.
843 Use these with connector pinout diagrams to help you match up the
844 adapter signals to the right board pins.
845
846 @item @emph{Connect the adapter's other end} once the JTAG cable is connected.
847 A USB, parallel, or serial port connector will go to the host which
848 you are using to run OpenOCD.
849 For Ethernet, consult the documentation and your network administrator.
850
851 For USB-based JTAG adapters you have an easy sanity check at this point:
852 does the host operating system see the JTAG adapter? If you're running
853 Linux, try the @command{lsusb} command. If that host is an
854 MS-Windows host, you'll need to install a driver before OpenOCD works.
855
856 @item @emph{Connect the adapter's power supply, if needed.}
857 This step is primarily for non-USB adapters,
858 but sometimes USB adapters need extra power.
859
860 @item @emph{Power up the target board.}
861 Unless you just let the magic smoke escape,
862 you're now ready to set up the OpenOCD server
863 so you can use JTAG to work with that board.
864
865 @end enumerate
866
867 Talk with the OpenOCD server using
868 telnet (@code{telnet localhost 4444} on many systems) or GDB.
869 @xref{GDB and OpenOCD}.
870
871 @section Project Directory
872
873 There are many ways you can configure OpenOCD and start it up.
874
875 A simple way to organize them all involves keeping a
876 single directory for your work with a given board.
877 When you start OpenOCD from that directory,
878 it searches there first for configuration files, scripts,
879 files accessed through semihosting,
880 and for code you upload to the target board.
881 It is also the natural place to write files,
882 such as log files and data you download from the board.
883
884 @section Configuration Basics
885
886 There are two basic ways of configuring OpenOCD, and
887 a variety of ways you can mix them.
888 Think of the difference as just being how you start the server:
889
890 @itemize
891 @item Many @option{-f file} or @option{-c command} options on the command line
892 @item No options, but a @dfn{user config file}
893 in the current directory named @file{openocd.cfg}
894 @end itemize
895
896 Here is an example @file{openocd.cfg} file for a setup
897 using a Signalyzer FT2232-based JTAG adapter to talk to
898 a board with an Atmel AT91SAM7X256 microcontroller:
899
900 @example
901 source [find interface/signalyzer.cfg]
902
903 # GDB can also flash my flash!
904 gdb_memory_map enable
905 gdb_flash_program enable
906
907 source [find target/sam7x256.cfg]
908 @end example
909
910 Here is the command line equivalent of that configuration:
911
912 @example
913 openocd -f interface/signalyzer.cfg \
914 -c "gdb_memory_map enable" \
915 -c "gdb_flash_program enable" \
916 -f target/sam7x256.cfg
917 @end example
918
919 You could wrap such long command lines in shell scripts,
920 each supporting a different development task.
921 One might re-flash the board with a specific firmware version.
922 Another might set up a particular debugging or run-time environment.
923
924 @quotation Important
925 At this writing (October 2009) the command line method has
926 problems with how it treats variables.
927 For example, after @option{-c "set VAR value"}, or doing the
928 same in a script, the variable @var{VAR} will have no value
929 that can be tested in a later script.
930 @end quotation
931
932 Here we will focus on the simpler solution: one user config
933 file, including basic configuration plus any TCL procedures
934 to simplify your work.
935
936 @section User Config Files
937 @cindex config file, user
938 @cindex user config file
939 @cindex config file, overview
940
941 A user configuration file ties together all the parts of a project
942 in one place.
943 One of the following will match your situation best:
944
945 @itemize
946 @item Ideally almost everything comes from configuration files
947 provided by someone else.
948 For example, OpenOCD distributes a @file{scripts} directory
949 (probably in @file{/usr/share/openocd/scripts} on Linux).
950 Board and tool vendors can provide these too, as can individual
951 user sites; the @option{-s} command line option lets you say
952 where to find these files. (@xref{Running}.)
953 The AT91SAM7X256 example above works this way.
954
955 Three main types of non-user configuration file each have their
956 own subdirectory in the @file{scripts} directory:
957
958 @enumerate
959 @item @b{interface} -- one for each different debug adapter;
960 @item @b{board} -- one for each different board
961 @item @b{target} -- the chips which integrate CPUs and other JTAG TAPs
962 @end enumerate
963
964 Best case: include just two files, and they handle everything else.
965 The first is an interface config file.
966 The second is board-specific, and it sets up the JTAG TAPs and
967 their GDB targets (by deferring to some @file{target.cfg} file),
968 declares all flash memory, and leaves you nothing to do except
969 meet your deadline:
970
971 @example
972 source [find interface/olimex-jtag-tiny.cfg]
973 source [find board/csb337.cfg]
974 @end example
975
976 Boards with a single microcontroller often won't need more
977 than the target config file, as in the AT91SAM7X256 example.
978 That's because there is no external memory (flash, DDR RAM), and
979 the board differences are encapsulated by application code.
980
981 @item Maybe you don't know yet what your board looks like to JTAG.
982 Once you know the @file{interface.cfg} file to use, you may
983 need help from OpenOCD to discover what's on the board.
984 Once you find the JTAG TAPs, you can just search for appropriate
985 target and board
986 configuration files ... or write your own, from the bottom up.
987 @xref{autoprobing,,Autoprobing}.
988
989 @item You can often reuse some standard config files but
990 need to write a few new ones, probably a @file{board.cfg} file.
991 You will be using commands described later in this User's Guide,
992 and working with the guidelines in the next chapter.
993
994 For example, there may be configuration files for your JTAG adapter
995 and target chip, but you need a new board-specific config file
996 giving access to your particular flash chips.
997 Or you might need to write another target chip configuration file
998 for a new chip built around the Cortex M3 core.
999
1000 @quotation Note
1001 When you write new configuration files, please submit
1002 them for inclusion in the next OpenOCD release.
1003 For example, a @file{board/newboard.cfg} file will help the
1004 next users of that board, and a @file{target/newcpu.cfg}
1005 will help support users of any board using that chip.
1006 @end quotation
1007
1008 @item
1009 You may may need to write some C code.
1010 It may be as simple as supporting a new FT2232 or parport
1011 based adapter; a bit more involved, like a NAND or NOR flash
1012 controller driver; or a big piece of work like supporting
1013 a new chip architecture.
1014 @end itemize
1015
1016 Reuse the existing config files when you can.
1017 Look first in the @file{scripts/boards} area, then @file{scripts/targets}.
1018 You may find a board configuration that's a good example to follow.
1019
1020 When you write config files, separate the reusable parts
1021 (things every user of that interface, chip, or board needs)
1022 from ones specific to your environment and debugging approach.
1023 @itemize
1024
1025 @item
1026 For example, a @code{gdb-attach} event handler that invokes
1027 the @command{reset init} command will interfere with debugging
1028 early boot code, which performs some of the same actions
1029 that the @code{reset-init} event handler does.
1030
1031 @item
1032 Likewise, the @command{arm9 vector_catch} command (or
1033 @cindex vector_catch
1034 its siblings @command{xscale vector_catch}
1035 and @command{cortex_m vector_catch}) can be a timesaver
1036 during some debug sessions, but don't make everyone use that either.
1037 Keep those kinds of debugging aids in your user config file,
1038 along with messaging and tracing setup.
1039 (@xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.)
1040
1041 @item
1042 You might need to override some defaults.
1043 For example, you might need to move, shrink, or back up the target's
1044 work area if your application needs much SRAM.
1045
1046 @item
1047 TCP/IP port configuration is another example of something which
1048 is environment-specific, and should only appear in
1049 a user config file. @xref{tcpipports,,TCP/IP Ports}.
1050 @end itemize
1051
1052 @section Project-Specific Utilities
1053
1054 A few project-specific utility
1055 routines may well speed up your work.
1056 Write them, and keep them in your project's user config file.
1057
1058 For example, if you are making a boot loader work on a
1059 board, it's nice to be able to debug the ``after it's
1060 loaded to RAM'' parts separately from the finicky early
1061 code which sets up the DDR RAM controller and clocks.
1062 A script like this one, or a more GDB-aware sibling,
1063 may help:
1064
1065 @example
1066 proc ramboot @{ @} @{
1067 # Reset, running the target's "reset-init" scripts
1068 # to initialize clocks and the DDR RAM controller.
1069 # Leave the CPU halted.
1070 reset init
1071
1072 # Load CONFIG_SKIP_LOWLEVEL_INIT version into DDR RAM.
1073 load_image u-boot.bin 0x20000000
1074
1075 # Start running.
1076 resume 0x20000000
1077 @}
1078 @end example
1079
1080 Then once that code is working you will need to make it
1081 boot from NOR flash; a different utility would help.
1082 Alternatively, some developers write to flash using GDB.
1083 (You might use a similar script if you're working with a flash
1084 based microcontroller application instead of a boot loader.)
1085
1086 @example
1087 proc newboot @{ @} @{
1088 # Reset, leaving the CPU halted. The "reset-init" event
1089 # proc gives faster access to the CPU and to NOR flash;
1090 # "reset halt" would be slower.
1091 reset init
1092
1093 # Write standard version of U-Boot into the first two
1094 # sectors of NOR flash ... the standard version should
1095 # do the same lowlevel init as "reset-init".
1096 flash protect 0 0 1 off
1097 flash erase_sector 0 0 1
1098 flash write_bank 0 u-boot.bin 0x0
1099 flash protect 0 0 1 on
1100
1101 # Reboot from scratch using that new boot loader.
1102 reset run
1103 @}
1104 @end example
1105
1106 You may need more complicated utility procedures when booting
1107 from NAND.
1108 That often involves an extra bootloader stage,
1109 running from on-chip SRAM to perform DDR RAM setup so it can load
1110 the main bootloader code (which won't fit into that SRAM).
1111
1112 Other helper scripts might be used to write production system images,
1113 involving considerably more than just a three stage bootloader.
1114
1115 @section Target Software Changes
1116
1117 Sometimes you may want to make some small changes to the software
1118 you're developing, to help make JTAG debugging work better.
1119 For example, in C or assembly language code you might
1120 use @code{#ifdef JTAG_DEBUG} (or its converse) around code
1121 handling issues like:
1122
1123 @itemize @bullet
1124
1125 @item @b{Watchdog Timers}...
1126 Watchog timers are typically used to automatically reset systems if
1127 some application task doesn't periodically reset the timer. (The
1128 assumption is that the system has locked up if the task can't run.)
1129 When a JTAG debugger halts the system, that task won't be able to run
1130 and reset the timer ... potentially causing resets in the middle of
1131 your debug sessions.
1132
1133 It's rarely a good idea to disable such watchdogs, since their usage
1134 needs to be debugged just like all other parts of your firmware.
1135 That might however be your only option.
1136
1137 Look instead for chip-specific ways to stop the watchdog from counting
1138 while the system is in a debug halt state. It may be simplest to set
1139 that non-counting mode in your debugger startup scripts. You may however
1140 need a different approach when, for example, a motor could be physically
1141 damaged by firmware remaining inactive in a debug halt state. That might
1142 involve a type of firmware mode where that "non-counting" mode is disabled
1143 at the beginning then re-enabled at the end; a watchdog reset might fire
1144 and complicate the debug session, but hardware (or people) would be
1145 protected.@footnote{Note that many systems support a "monitor mode" debug
1146 that is a somewhat cleaner way to address such issues. You can think of
1147 it as only halting part of the system, maybe just one task,
1148 instead of the whole thing.
1149 At this writing, January 2010, OpenOCD based debugging does not support
1150 monitor mode debug, only "halt mode" debug.}
1151
1152 @item @b{ARM Semihosting}...
1153 @cindex ARM semihosting
1154 When linked with a special runtime library provided with many
1155 toolchains@footnote{See chapter 8 "Semihosting" in
1156 @uref{http://infocenter.arm.com/help/topic/com.arm.doc.dui0203i/DUI0203I_rvct_developer_guide.pdf,
1157 ARM DUI 0203I}, the "RealView Compilation Tools Developer Guide".
1158 The CodeSourcery EABI toolchain also includes a semihosting library.},
1159 your target code can use I/O facilities on the debug host. That library
1160 provides a small set of system calls which are handled by OpenOCD.
1161 It can let the debugger provide your system console and a file system,
1162 helping with early debugging or providing a more capable environment
1163 for sometimes-complex tasks like installing system firmware onto
1164 NAND or SPI flash.
1165
1166 @item @b{ARM Wait-For-Interrupt}...
1167 Many ARM chips synchronize the JTAG clock using the core clock.
1168 Low power states which stop that core clock thus prevent JTAG access.
1169 Idle loops in tasking environments often enter those low power states
1170 via the @code{WFI} instruction (or its coprocessor equivalent, before ARMv7).
1171
1172 You may want to @emph{disable that instruction} in source code,
1173 or otherwise prevent using that state,
1174 to ensure you can get JTAG access at any time.@footnote{As a more
1175 polite alternative, some processors have special debug-oriented
1176 registers which can be used to change various features including
1177 how the low power states are clocked while debugging.
1178 The STM32 DBGMCU_CR register is an example; at the cost of extra
1179 power consumption, JTAG can be used during low power states.}
1180 For example, the OpenOCD @command{halt} command may not
1181 work for an idle processor otherwise.
1182
1183 @item @b{Delay after reset}...
1184 Not all chips have good support for debugger access
1185 right after reset; many LPC2xxx chips have issues here.
1186 Similarly, applications that reconfigure pins used for
1187 JTAG access as they start will also block debugger access.
1188
1189 To work with boards like this, @emph{enable a short delay loop}
1190 the first thing after reset, before "real" startup activities.
1191 For example, one second's delay is usually more than enough
1192 time for a JTAG debugger to attach, so that
1193 early code execution can be debugged
1194 or firmware can be replaced.
1195
1196 @item @b{Debug Communications Channel (DCC)}...
1197 Some processors include mechanisms to send messages over JTAG.
1198 Many ARM cores support these, as do some cores from other vendors.
1199 (OpenOCD may be able to use this DCC internally, speeding up some
1200 operations like writing to memory.)
1201
1202 Your application may want to deliver various debugging messages
1203 over JTAG, by @emph{linking with a small library of code}
1204 provided with OpenOCD and using the utilities there to send
1205 various kinds of message.
1206 @xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.
1207
1208 @end itemize
1209
1210 @section Target Hardware Setup
1211
1212 Chip vendors often provide software development boards which
1213 are highly configurable, so that they can support all options
1214 that product boards may require. @emph{Make sure that any
1215 jumpers or switches match the system configuration you are
1216 working with.}
1217
1218 Common issues include:
1219
1220 @itemize @bullet
1221
1222 @item @b{JTAG setup} ...
1223 Boards may support more than one JTAG configuration.
1224 Examples include jumpers controlling pullups versus pulldowns
1225 on the nTRST and/or nSRST signals, and choice of connectors
1226 (e.g. which of two headers on the base board,
1227 or one from a daughtercard).
1228 For some Texas Instruments boards, you may need to jumper the
1229 EMU0 and EMU1 signals (which OpenOCD won't currently control).
1230
1231 @item @b{Boot Modes} ...
1232 Complex chips often support multiple boot modes, controlled
1233 by external jumpers. Make sure this is set up correctly.
1234 For example many i.MX boards from NXP need to be jumpered
1235 to "ATX mode" to start booting using the on-chip ROM, when
1236 using second stage bootloader code stored in a NAND flash chip.
1237
1238 Such explicit configuration is common, and not limited to
1239 booting from NAND. You might also need to set jumpers to
1240 start booting using code loaded from an MMC/SD card; external
1241 SPI flash; Ethernet, UART, or USB links; NOR flash; OneNAND
1242 flash; some external host; or various other sources.
1243
1244
1245 @item @b{Memory Addressing} ...
1246 Boards which support multiple boot modes may also have jumpers
1247 to configure memory addressing. One board, for example, jumpers
1248 external chipselect 0 (used for booting) to address either
1249 a large SRAM (which must be pre-loaded via JTAG), NOR flash,
1250 or NAND flash. When it's jumpered to address NAND flash, that
1251 board must also be told to start booting from on-chip ROM.
1252
1253 Your @file{board.cfg} file may also need to be told this jumper
1254 configuration, so that it can know whether to declare NOR flash
1255 using @command{flash bank} or instead declare NAND flash with
1256 @command{nand device}; and likewise which probe to perform in
1257 its @code{reset-init} handler.
1258
1259 A closely related issue is bus width. Jumpers might need to
1260 distinguish between 8 bit or 16 bit bus access for the flash
1261 used to start booting.
1262
1263 @item @b{Peripheral Access} ...
1264 Development boards generally provide access to every peripheral
1265 on the chip, sometimes in multiple modes (such as by providing
1266 multiple audio codec chips).
1267 This interacts with software
1268 configuration of pin multiplexing, where for example a
1269 given pin may be routed either to the MMC/SD controller
1270 or the GPIO controller. It also often interacts with
1271 configuration jumpers. One jumper may be used to route
1272 signals to an MMC/SD card slot or an expansion bus (which
1273 might in turn affect booting); others might control which
1274 audio or video codecs are used.
1275
1276 @end itemize
1277
1278 Plus you should of course have @code{reset-init} event handlers
1279 which set up the hardware to match that jumper configuration.
1280 That includes in particular any oscillator or PLL used to clock
1281 the CPU, and any memory controllers needed to access external
1282 memory and peripherals. Without such handlers, you won't be
1283 able to access those resources without working target firmware
1284 which can do that setup ... this can be awkward when you're
1285 trying to debug that target firmware. Even if there's a ROM
1286 bootloader which handles a few issues, it rarely provides full
1287 access to all board-specific capabilities.
1288
1289
1290 @node Config File Guidelines
1291 @chapter Config File Guidelines
1292
1293 This chapter is aimed at any user who needs to write a config file,
1294 including developers and integrators of OpenOCD and any user who
1295 needs to get a new board working smoothly.
1296 It provides guidelines for creating those files.
1297
1298 You should find the following directories under
1299 @t{$(INSTALLDIR)/scripts}, with config files maintained upstream. Use
1300 them as-is where you can; or as models for new files.
1301 @itemize @bullet
1302 @item @file{interface} ...
1303 These are for debug adapters. Files that specify configuration to use
1304 specific JTAG, SWD and other adapters go here.
1305 @item @file{board} ...
1306 Think Circuit Board, PWA, PCB, they go by many names. Board files
1307 contain initialization items that are specific to a board.
1308
1309 They reuse target configuration files, since the same
1310 microprocessor chips are used on many boards,
1311 but support for external parts varies widely. For
1312 example, the SDRAM initialization sequence for the board, or the type
1313 of external flash and what address it uses. Any initialization
1314 sequence to enable that external flash or SDRAM should be found in the
1315 board file. Boards may also contain multiple targets: two CPUs; or
1316 a CPU and an FPGA.
1317 @item @file{target} ...
1318 Think chip. The ``target'' directory represents the JTAG TAPs
1319 on a chip
1320 which OpenOCD should control, not a board. Two common types of targets
1321 are ARM chips and FPGA or CPLD chips.
1322 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
1323 the target config file defines all of them.
1324 @item @emph{more} ... browse for other library files which may be useful.
1325 For example, there are various generic and CPU-specific utilities.
1326 @end itemize
1327
1328 The @file{openocd.cfg} user config
1329 file may override features in any of the above files by
1330 setting variables before sourcing the target file, or by adding
1331 commands specific to their situation.
1332
1333 @section Interface Config Files
1334
1335 The user config file
1336 should be able to source one of these files with a command like this:
1337
1338 @example
1339 source [find interface/FOOBAR.cfg]
1340 @end example
1341
1342 A preconfigured interface file should exist for every debug adapter
1343 in use today with OpenOCD.
1344 That said, perhaps some of these config files
1345 have only been used by the developer who created it.
1346
1347 A separate chapter gives information about how to set these up.
1348 @xref{Debug Adapter Configuration}.
1349 Read the OpenOCD source code (and Developer's Guide)
1350 if you have a new kind of hardware interface
1351 and need to provide a driver for it.
1352
1353 @section Board Config Files
1354 @cindex config file, board
1355 @cindex board config file
1356
1357 The user config file
1358 should be able to source one of these files with a command like this:
1359
1360 @example
1361 source [find board/FOOBAR.cfg]
1362 @end example
1363
1364 The point of a board config file is to package everything
1365 about a given board that user config files need to know.
1366 In summary the board files should contain (if present)
1367
1368 @enumerate
1369 @item One or more @command{source [find target/...cfg]} statements
1370 @item NOR flash configuration (@pxref{norconfiguration,,NOR Configuration})
1371 @item NAND flash configuration (@pxref{nandconfiguration,,NAND Configuration})
1372 @item Target @code{reset} handlers for SDRAM and I/O configuration
1373 @item JTAG adapter reset configuration (@pxref{Reset Configuration})
1374 @item All things that are not ``inside a chip''
1375 @end enumerate
1376
1377 Generic things inside target chips belong in target config files,
1378 not board config files. So for example a @code{reset-init} event
1379 handler should know board-specific oscillator and PLL parameters,
1380 which it passes to target-specific utility code.
1381
1382 The most complex task of a board config file is creating such a
1383 @code{reset-init} event handler.
1384 Define those handlers last, after you verify the rest of the board
1385 configuration works.
1386
1387 @subsection Communication Between Config files
1388
1389 In addition to target-specific utility code, another way that
1390 board and target config files communicate is by following a
1391 convention on how to use certain variables.
1392
1393 The full Tcl/Tk language supports ``namespaces'', but Jim-Tcl does not.
1394 Thus the rule we follow in OpenOCD is this: Variables that begin with
1395 a leading underscore are temporary in nature, and can be modified and
1396 used at will within a target configuration file.
1397
1398 Complex board config files can do the things like this,
1399 for a board with three chips:
1400
1401 @example
1402 # Chip #1: PXA270 for network side, big endian
1403 set CHIPNAME network
1404 set ENDIAN big
1405 source [find target/pxa270.cfg]
1406 # on return: _TARGETNAME = network.cpu
1407 # other commands can refer to the "network.cpu" target.
1408 $_TARGETNAME configure .... events for this CPU..
1409
1410 # Chip #2: PXA270 for video side, little endian
1411 set CHIPNAME video
1412 set ENDIAN little
1413 source [find target/pxa270.cfg]
1414 # on return: _TARGETNAME = video.cpu
1415 # other commands can refer to the "video.cpu" target.
1416 $_TARGETNAME configure .... events for this CPU..
1417
1418 # Chip #3: Xilinx FPGA for glue logic
1419 set CHIPNAME xilinx
1420 unset ENDIAN
1421 source [find target/spartan3.cfg]
1422 @end example
1423
1424 That example is oversimplified because it doesn't show any flash memory,
1425 or the @code{reset-init} event handlers to initialize external DRAM
1426 or (assuming it needs it) load a configuration into the FPGA.
1427 Such features are usually needed for low-level work with many boards,
1428 where ``low level'' implies that the board initialization software may
1429 not be working. (That's a common reason to need JTAG tools. Another
1430 is to enable working with microcontroller-based systems, which often
1431 have no debugging support except a JTAG connector.)
1432
1433 Target config files may also export utility functions to board and user
1434 config files. Such functions should use name prefixes, to help avoid
1435 naming collisions.
1436
1437 Board files could also accept input variables from user config files.
1438 For example, there might be a @code{J4_JUMPER} setting used to identify
1439 what kind of flash memory a development board is using, or how to set
1440 up other clocks and peripherals.
1441
1442 @subsection Variable Naming Convention
1443 @cindex variable names
1444
1445 Most boards have only one instance of a chip.
1446 However, it should be easy to create a board with more than
1447 one such chip (as shown above).
1448 Accordingly, we encourage these conventions for naming
1449 variables associated with different @file{target.cfg} files,
1450 to promote consistency and
1451 so that board files can override target defaults.
1452
1453 Inputs to target config files include:
1454
1455 @itemize @bullet
1456 @item @code{CHIPNAME} ...
1457 This gives a name to the overall chip, and is used as part of
1458 tap identifier dotted names.
1459 While the default is normally provided by the chip manufacturer,
1460 board files may need to distinguish between instances of a chip.
1461 @item @code{ENDIAN} ...
1462 By default @option{little} - although chips may hard-wire @option{big}.
1463 Chips that can't change endianness don't need to use this variable.
1464 @item @code{CPUTAPID} ...
1465 When OpenOCD examines the JTAG chain, it can be told verify the
1466 chips against the JTAG IDCODE register.
1467 The target file will hold one or more defaults, but sometimes the
1468 chip in a board will use a different ID (perhaps a newer revision).
1469 @end itemize
1470
1471 Outputs from target config files include:
1472
1473 @itemize @bullet
1474 @item @code{_TARGETNAME} ...
1475 By convention, this variable is created by the target configuration
1476 script. The board configuration file may make use of this variable to
1477 configure things like a ``reset init'' script, or other things
1478 specific to that board and that target.
1479 If the chip has 2 targets, the names are @code{_TARGETNAME0},
1480 @code{_TARGETNAME1}, ... etc.
1481 @end itemize
1482
1483 @subsection The reset-init Event Handler
1484 @cindex event, reset-init
1485 @cindex reset-init handler
1486
1487 Board config files run in the OpenOCD configuration stage;
1488 they can't use TAPs or targets, since they haven't been
1489 fully set up yet.
1490 This means you can't write memory or access chip registers;
1491 you can't even verify that a flash chip is present.
1492 That's done later in event handlers, of which the target @code{reset-init}
1493 handler is one of the most important.
1494
1495 Except on microcontrollers, the basic job of @code{reset-init} event
1496 handlers is setting up flash and DRAM, as normally handled by boot loaders.
1497 Microcontrollers rarely use boot loaders; they run right out of their
1498 on-chip flash and SRAM memory. But they may want to use one of these
1499 handlers too, if just for developer convenience.
1500
1501 @quotation Note
1502 Because this is so very board-specific, and chip-specific, no examples
1503 are included here.
1504 Instead, look at the board config files distributed with OpenOCD.
1505 If you have a boot loader, its source code will help; so will
1506 configuration files for other JTAG tools
1507 (@pxref{translatingconfigurationfiles,,Translating Configuration Files}).
1508 @end quotation
1509
1510 Some of this code could probably be shared between different boards.
1511 For example, setting up a DRAM controller often doesn't differ by
1512 much except the bus width (16 bits or 32?) and memory timings, so a
1513 reusable TCL procedure loaded by the @file{target.cfg} file might take
1514 those as parameters.
1515 Similarly with oscillator, PLL, and clock setup;
1516 and disabling the watchdog.
1517 Structure the code cleanly, and provide comments to help
1518 the next developer doing such work.
1519 (@emph{You might be that next person} trying to reuse init code!)
1520
1521 The last thing normally done in a @code{reset-init} handler is probing
1522 whatever flash memory was configured. For most chips that needs to be
1523 done while the associated target is halted, either because JTAG memory
1524 access uses the CPU or to prevent conflicting CPU access.
1525
1526 @subsection JTAG Clock Rate
1527
1528 Before your @code{reset-init} handler has set up
1529 the PLLs and clocking, you may need to run with
1530 a low JTAG clock rate.
1531 @xref{jtagspeed,,JTAG Speed}.
1532 Then you'd increase that rate after your handler has
1533 made it possible to use the faster JTAG clock.
1534 When the initial low speed is board-specific, for example
1535 because it depends on a board-specific oscillator speed, then
1536 you should probably set it up in the board config file;
1537 if it's target-specific, it belongs in the target config file.
1538
1539 For most ARM-based processors the fastest JTAG clock@footnote{A FAQ
1540 @uref{http://www.arm.com/support/faqdev/4170.html} gives details.}
1541 is one sixth of the CPU clock; or one eighth for ARM11 cores.
1542 Consult chip documentation to determine the peak JTAG clock rate,
1543 which might be less than that.
1544
1545 @quotation Warning
1546 On most ARMs, JTAG clock detection is coupled to the core clock, so
1547 software using a @option{wait for interrupt} operation blocks JTAG access.
1548 Adaptive clocking provides a partial workaround, but a more complete
1549 solution just avoids using that instruction with JTAG debuggers.
1550 @end quotation
1551
1552 If both the chip and the board support adaptive clocking,
1553 use the @command{jtag_rclk}
1554 command, in case your board is used with JTAG adapter which
1555 also supports it. Otherwise use @command{adapter_khz}.
1556 Set the slow rate at the beginning of the reset sequence,
1557 and the faster rate as soon as the clocks are at full speed.
1558
1559 @anchor{theinitboardprocedure}
1560 @subsection The init_board procedure
1561 @cindex init_board procedure
1562
1563 The concept of @code{init_board} procedure is very similar to @code{init_targets}
1564 (@xref{theinittargetsprocedure,,The init_targets procedure}.) - it's a replacement of ``linear''
1565 configuration scripts. This procedure is meant to be executed when OpenOCD enters run stage
1566 (@xref{enteringtherunstage,,Entering the Run Stage},) after @code{init_targets}. The idea to have
1567 separate @code{init_targets} and @code{init_board} procedures is to allow the first one to configure
1568 everything target specific (internal flash, internal RAM, etc.) and the second one to configure
1569 everything board specific (reset signals, chip frequency, reset-init event handler, external memory, etc.).
1570 Additionally ``linear'' board config file will most likely fail when target config file uses
1571 @code{init_targets} scheme (``linear'' script is executed before @code{init} and @code{init_targets} - after),
1572 so separating these two configuration stages is very convenient, as the easiest way to overcome this
1573 problem is to convert board config file to use @code{init_board} procedure. Board config scripts don't
1574 need to override @code{init_targets} defined in target config files when they only need to add some specifics.
1575
1576 Just as @code{init_targets}, the @code{init_board} procedure can be overridden by ``next level'' script (which sources
1577 the original), allowing greater code reuse.
1578
1579 @example
1580 ### board_file.cfg ###
1581
1582 # source target file that does most of the config in init_targets
1583 source [find target/target.cfg]
1584
1585 proc enable_fast_clock @{@} @{
1586 # enables fast on-board clock source
1587 # configures the chip to use it
1588 @}
1589
1590 # initialize only board specifics - reset, clock, adapter frequency
1591 proc init_board @{@} @{
1592 reset_config trst_and_srst trst_pulls_srst
1593
1594 $_TARGETNAME configure -event reset-init @{
1595 adapter_khz 1
1596 enable_fast_clock
1597 adapter_khz 10000
1598 @}
1599 @}
1600 @end example
1601
1602 @section Target Config Files
1603 @cindex config file, target
1604 @cindex target config file
1605
1606 Board config files communicate with target config files using
1607 naming conventions as described above, and may source one or
1608 more target config files like this:
1609
1610 @example
1611 source [find target/FOOBAR.cfg]
1612 @end example
1613
1614 The point of a target config file is to package everything
1615 about a given chip that board config files need to know.
1616 In summary the target files should contain
1617
1618 @enumerate
1619 @item Set defaults
1620 @item Add TAPs to the scan chain
1621 @item Add CPU targets (includes GDB support)
1622 @item CPU/Chip/CPU-Core specific features
1623 @item On-Chip flash
1624 @end enumerate
1625
1626 As a rule of thumb, a target file sets up only one chip.
1627 For a microcontroller, that will often include a single TAP,
1628 which is a CPU needing a GDB target, and its on-chip flash.
1629
1630 More complex chips may include multiple TAPs, and the target
1631 config file may need to define them all before OpenOCD
1632 can talk to the chip.
1633 For example, some phone chips have JTAG scan chains that include
1634 an ARM core for operating system use, a DSP,
1635 another ARM core embedded in an image processing engine,
1636 and other processing engines.
1637
1638 @subsection Default Value Boiler Plate Code
1639
1640 All target configuration files should start with code like this,
1641 letting board config files express environment-specific
1642 differences in how things should be set up.
1643
1644 @example
1645 # Boards may override chip names, perhaps based on role,
1646 # but the default should match what the vendor uses
1647 if @{ [info exists CHIPNAME] @} @{
1648 set _CHIPNAME $CHIPNAME
1649 @} else @{
1650 set _CHIPNAME sam7x256
1651 @}
1652
1653 # ONLY use ENDIAN with targets that can change it.
1654 if @{ [info exists ENDIAN] @} @{
1655 set _ENDIAN $ENDIAN
1656 @} else @{
1657 set _ENDIAN little
1658 @}
1659
1660 # TAP identifiers may change as chips mature, for example with
1661 # new revision fields (the "3" here). Pick a good default; you
1662 # can pass several such identifiers to the "jtag newtap" command.
1663 if @{ [info exists CPUTAPID ] @} @{
1664 set _CPUTAPID $CPUTAPID
1665 @} else @{
1666 set _CPUTAPID 0x3f0f0f0f
1667 @}
1668 @end example
1669 @c but 0x3f0f0f0f is for an str73x part ...
1670
1671 @emph{Remember:} Board config files may include multiple target
1672 config files, or the same target file multiple times
1673 (changing at least @code{CHIPNAME}).
1674
1675 Likewise, the target configuration file should define
1676 @code{_TARGETNAME} (or @code{_TARGETNAME0} etc) and
1677 use it later on when defining debug targets:
1678
1679 @example
1680 set _TARGETNAME $_CHIPNAME.cpu
1681 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1682 @end example
1683
1684 @subsection Adding TAPs to the Scan Chain
1685 After the ``defaults'' are set up,
1686 add the TAPs on each chip to the JTAG scan chain.
1687 @xref{TAP Declaration}, and the naming convention
1688 for taps.
1689
1690 In the simplest case the chip has only one TAP,
1691 probably for a CPU or FPGA.
1692 The config file for the Atmel AT91SAM7X256
1693 looks (in part) like this:
1694
1695 @example
1696 jtag newtap $_CHIPNAME cpu -irlen 4 -expected-id $_CPUTAPID
1697 @end example
1698
1699 A board with two such at91sam7 chips would be able
1700 to source such a config file twice, with different
1701 values for @code{CHIPNAME}, so
1702 it adds a different TAP each time.
1703
1704 If there are nonzero @option{-expected-id} values,
1705 OpenOCD attempts to verify the actual tap id against those values.
1706 It will issue error messages if there is mismatch, which
1707 can help to pinpoint problems in OpenOCD configurations.
1708
1709 @example
1710 JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
1711 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
1712 ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678, Got: 0x3f0f0f0f
1713 ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
1714 ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
1715 @end example
1716
1717 There are more complex examples too, with chips that have
1718 multiple TAPs. Ones worth looking at include:
1719
1720 @itemize
1721 @item @file{target/omap3530.cfg} -- with disabled ARM and DSP,
1722 plus a JRC to enable them
1723 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1724 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1725 is not currently used)
1726 @end itemize
1727
1728 @subsection Add CPU targets
1729
1730 After adding a TAP for a CPU, you should set it up so that
1731 GDB and other commands can use it.
1732 @xref{CPU Configuration}.
1733 For the at91sam7 example above, the command can look like this;
1734 note that @code{$_ENDIAN} is not needed, since OpenOCD defaults
1735 to little endian, and this chip doesn't support changing that.
1736
1737 @example
1738 set _TARGETNAME $_CHIPNAME.cpu
1739 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1740 @end example
1741
1742 Work areas are small RAM areas associated with CPU targets.
1743 They are used by OpenOCD to speed up downloads,
1744 and to download small snippets of code to program flash chips.
1745 If the chip includes a form of ``on-chip-ram'' - and many do - define
1746 a work area if you can.
1747 Again using the at91sam7 as an example, this can look like:
1748
1749 @example
1750 $_TARGETNAME configure -work-area-phys 0x00200000 \
1751 -work-area-size 0x4000 -work-area-backup 0
1752 @end example
1753
1754 @anchor{definecputargetsworkinginsmp}
1755 @subsection Define CPU targets working in SMP
1756 @cindex SMP
1757 After setting targets, you can define a list of targets working in SMP.
1758
1759 @example
1760 set _TARGETNAME_1 $_CHIPNAME.cpu1
1761 set _TARGETNAME_2 $_CHIPNAME.cpu2
1762 target create $_TARGETNAME_1 cortex_a -chain-position $_CHIPNAME.dap \
1763 -coreid 0 -dbgbase $_DAP_DBG1
1764 target create $_TARGETNAME_2 cortex_a -chain-position $_CHIPNAME.dap \
1765 -coreid 1 -dbgbase $_DAP_DBG2
1766 #define 2 targets working in smp.
1767 target smp $_CHIPNAME.cpu2 $_CHIPNAME.cpu1
1768 @end example
1769 In the above example on cortex_a, 2 cpus are working in SMP.
1770 In SMP only one GDB instance is created and :
1771 @itemize @bullet
1772 @item a set of hardware breakpoint sets the same breakpoint on all targets in the list.
1773 @item halt command triggers the halt of all targets in the list.
1774 @item resume command triggers the write context and the restart of all targets in the list.
1775 @item following a breakpoint: the target stopped by the breakpoint is displayed to the GDB session.
1776 @item dedicated GDB serial protocol packets are implemented for switching/retrieving the target
1777 displayed by the GDB session @pxref{usingopenocdsmpwithgdb,,Using OpenOCD SMP with GDB}.
1778 @end itemize
1779
1780 The SMP behaviour can be disabled/enabled dynamically. On cortex_a following
1781 command have been implemented.
1782 @itemize @bullet
1783 @item cortex_a smp_on : enable SMP mode, behaviour is as described above.
1784 @item cortex_a smp_off : disable SMP mode, the current target is the one
1785 displayed in the GDB session, only this target is now controlled by GDB
1786 session. This behaviour is useful during system boot up.
1787 @item cortex_a smp_gdb : display/fix the core id displayed in GDB session see
1788 following example.
1789 @end itemize
1790
1791 @example
1792 >cortex_a smp_gdb
1793 gdb coreid 0 -> -1
1794 #0 : coreid 0 is displayed to GDB ,
1795 #-> -1 : next resume triggers a real resume
1796 > cortex_a smp_gdb 1
1797 gdb coreid 0 -> 1
1798 #0 :coreid 0 is displayed to GDB ,
1799 #->1 : next resume displays coreid 1 to GDB
1800 > resume
1801 > cortex_a smp_gdb
1802 gdb coreid 1 -> 1
1803 #1 :coreid 1 is displayed to GDB ,
1804 #->1 : next resume displays coreid 1 to GDB
1805 > cortex_a smp_gdb -1
1806 gdb coreid 1 -> -1
1807 #1 :coreid 1 is displayed to GDB,
1808 #->-1 : next resume triggers a real resume
1809 @end example
1810
1811
1812 @subsection Chip Reset Setup
1813
1814 As a rule, you should put the @command{reset_config} command
1815 into the board file. Most things you think you know about a
1816 chip can be tweaked by the board.
1817
1818 Some chips have specific ways the TRST and SRST signals are
1819 managed. In the unusual case that these are @emph{chip specific}
1820 and can never be changed by board wiring, they could go here.
1821 For example, some chips can't support JTAG debugging without
1822 both signals.
1823
1824 Provide a @code{reset-assert} event handler if you can.
1825 Such a handler uses JTAG operations to reset the target,
1826 letting this target config be used in systems which don't
1827 provide the optional SRST signal, or on systems where you
1828 don't want to reset all targets at once.
1829 Such a handler might write to chip registers to force a reset,
1830 use a JRC to do that (preferable -- the target may be wedged!),
1831 or force a watchdog timer to trigger.
1832 (For Cortex-M targets, this is not necessary. The target
1833 driver knows how to use trigger an NVIC reset when SRST is
1834 not available.)
1835
1836 Some chips need special attention during reset handling if
1837 they're going to be used with JTAG.
1838 An example might be needing to send some commands right
1839 after the target's TAP has been reset, providing a
1840 @code{reset-deassert-post} event handler that writes a chip
1841 register to report that JTAG debugging is being done.
1842 Another would be reconfiguring the watchdog so that it stops
1843 counting while the core is halted in the debugger.
1844
1845 JTAG clocking constraints often change during reset, and in
1846 some cases target config files (rather than board config files)
1847 are the right places to handle some of those issues.
1848 For example, immediately after reset most chips run using a
1849 slower clock than they will use later.
1850 That means that after reset (and potentially, as OpenOCD
1851 first starts up) they must use a slower JTAG clock rate
1852 than they will use later.
1853 @xref{jtagspeed,,JTAG Speed}.
1854
1855 @quotation Important
1856 When you are debugging code that runs right after chip
1857 reset, getting these issues right is critical.
1858 In particular, if you see intermittent failures when
1859 OpenOCD verifies the scan chain after reset,
1860 look at how you are setting up JTAG clocking.
1861 @end quotation
1862
1863 @anchor{theinittargetsprocedure}
1864 @subsection The init_targets procedure
1865 @cindex init_targets procedure
1866
1867 Target config files can either be ``linear'' (script executed line-by-line when parsed in
1868 configuration stage, @xref{configurationstage,,Configuration Stage},) or they can contain a special
1869 procedure called @code{init_targets}, which will be executed when entering run stage
1870 (after parsing all config files or after @code{init} command, @xref{enteringtherunstage,,Entering the Run Stage}.)
1871 Such procedure can be overriden by ``next level'' script (which sources the original).
1872 This concept faciliates code reuse when basic target config files provide generic configuration
1873 procedures and @code{init_targets} procedure, which can then be sourced and enchanced or changed in
1874 a ``more specific'' target config file. This is not possible with ``linear'' config scripts,
1875 because sourcing them executes every initialization commands they provide.
1876
1877 @example
1878 ### generic_file.cfg ###
1879
1880 proc setup_my_chip @{chip_name flash_size ram_size@} @{
1881 # basic initialization procedure ...
1882 @}
1883
1884 proc init_targets @{@} @{
1885 # initializes generic chip with 4kB of flash and 1kB of RAM
1886 setup_my_chip MY_GENERIC_CHIP 4096 1024
1887 @}
1888
1889 ### specific_file.cfg ###
1890
1891 source [find target/generic_file.cfg]
1892
1893 proc init_targets @{@} @{
1894 # initializes specific chip with 128kB of flash and 64kB of RAM
1895 setup_my_chip MY_CHIP_WITH_128K_FLASH_64KB_RAM 131072 65536
1896 @}
1897 @end example
1898
1899 The easiest way to convert ``linear'' config files to @code{init_targets} version is to
1900 enclose every line of ``code'' (i.e. not @code{source} commands, procedures, etc.) in this procedure.
1901
1902 For an example of this scheme see LPC2000 target config files.
1903
1904 The @code{init_boards} procedure is a similar concept concerning board config files
1905 (@xref{theinitboardprocedure,,The init_board procedure}.)
1906
1907 @anchor{theinittargeteventsprocedure}
1908 @subsection The init_target_events procedure
1909 @cindex init_target_events procedure
1910
1911 A special procedure called @code{init_target_events} is run just after
1912 @code{init_targets} (@xref{theinittargetsprocedure,,The init_targets
1913 procedure}.) and before @code{init_board}
1914 (@xref{theinitboardprocedure,,The init_board procedure}.) It is used
1915 to set up default target events for the targets that do not have those
1916 events already assigned.
1917
1918 @subsection ARM Core Specific Hacks
1919
1920 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1921 special high speed download features - enable it.
1922
1923 If present, the MMU, the MPU and the CACHE should be disabled.
1924
1925 Some ARM cores are equipped with trace support, which permits
1926 examination of the instruction and data bus activity. Trace
1927 activity is controlled through an ``Embedded Trace Module'' (ETM)
1928 on one of the core's scan chains. The ETM emits voluminous data
1929 through a ``trace port''. (@xref{armhardwaretracing,,ARM Hardware Tracing}.)
1930 If you are using an external trace port,
1931 configure it in your board config file.
1932 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1933 configure it in your target config file.
1934
1935 @example
1936 etm config $_TARGETNAME 16 normal full etb
1937 etb config $_TARGETNAME $_CHIPNAME.etb
1938 @end example
1939
1940 @subsection Internal Flash Configuration
1941
1942 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1943
1944 @b{Never ever} in the ``target configuration file'' define any type of
1945 flash that is external to the chip. (For example a BOOT flash on
1946 Chip Select 0.) Such flash information goes in a board file - not
1947 the TARGET (chip) file.
1948
1949 Examples:
1950 @itemize @bullet
1951 @item at91sam7x256 - has 256K flash YES enable it.
1952 @item str912 - has flash internal YES enable it.
1953 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1954 @item pxa270 - again - CS0 flash - it goes in the board file.
1955 @end itemize
1956
1957 @anchor{translatingconfigurationfiles}
1958 @section Translating Configuration Files
1959 @cindex translation
1960 If you have a configuration file for another hardware debugger
1961 or toolset (Abatron, BDI2000, BDI3000, CCS,
1962 Lauterbach, SEGGER, Macraigor, etc.), translating
1963 it into OpenOCD syntax is often quite straightforward. The most tricky
1964 part of creating a configuration script is oftentimes the reset init
1965 sequence where e.g. PLLs, DRAM and the like is set up.
1966
1967 One trick that you can use when translating is to write small
1968 Tcl procedures to translate the syntax into OpenOCD syntax. This
1969 can avoid manual translation errors and make it easier to
1970 convert other scripts later on.
1971
1972 Example of transforming quirky arguments to a simple search and
1973 replace job:
1974
1975 @example
1976 # Lauterbach syntax(?)
1977 #
1978 # Data.Set c15:0x042f %long 0x40000015
1979 #
1980 # OpenOCD syntax when using procedure below.
1981 #
1982 # setc15 0x01 0x00050078
1983
1984 proc setc15 @{regs value@} @{
1985 global TARGETNAME
1986
1987 echo [format "set p15 0x%04x, 0x%08x" $regs $value]
1988
1989 arm mcr 15 [expr ($regs>>12)&0x7] \
1990 [expr ($regs>>0)&0xf] [expr ($regs>>4)&0xf] \
1991 [expr ($regs>>8)&0x7] $value
1992 @}
1993 @end example
1994
1995
1996
1997 @node Daemon Configuration
1998 @chapter Daemon Configuration
1999 @cindex initialization
2000 The commands here are commonly found in the openocd.cfg file and are
2001 used to specify what TCP/IP ports are used, and how GDB should be
2002 supported.
2003
2004 @anchor{configurationstage}
2005 @section Configuration Stage
2006 @cindex configuration stage
2007 @cindex config command
2008
2009 When the OpenOCD server process starts up, it enters a
2010 @emph{configuration stage} which is the only time that
2011 certain commands, @emph{configuration commands}, may be issued.
2012 Normally, configuration commands are only available
2013 inside startup scripts.
2014
2015 In this manual, the definition of a configuration command is
2016 presented as a @emph{Config Command}, not as a @emph{Command}
2017 which may be issued interactively.
2018 The runtime @command{help} command also highlights configuration
2019 commands, and those which may be issued at any time.
2020
2021 Those configuration commands include declaration of TAPs,
2022 flash banks,
2023 the interface used for JTAG communication,
2024 and other basic setup.
2025 The server must leave the configuration stage before it
2026 may access or activate TAPs.
2027 After it leaves this stage, configuration commands may no
2028 longer be issued.
2029
2030 @anchor{enteringtherunstage}
2031 @section Entering the Run Stage
2032
2033 The first thing OpenOCD does after leaving the configuration
2034 stage is to verify that it can talk to the scan chain
2035 (list of TAPs) which has been configured.
2036 It will warn if it doesn't find TAPs it expects to find,
2037 or finds TAPs that aren't supposed to be there.
2038 You should see no errors at this point.
2039 If you see errors, resolve them by correcting the
2040 commands you used to configure the server.
2041 Common errors include using an initial JTAG speed that's too
2042 fast, and not providing the right IDCODE values for the TAPs
2043 on the scan chain.
2044
2045 Once OpenOCD has entered the run stage, a number of commands
2046 become available.
2047 A number of these relate to the debug targets you may have declared.
2048 For example, the @command{mww} command will not be available until
2049 a target has been successfuly instantiated.
2050 If you want to use those commands, you may need to force
2051 entry to the run stage.
2052
2053 @deffn {Config Command} init
2054 This command terminates the configuration stage and
2055 enters the run stage. This helps when you need to have
2056 the startup scripts manage tasks such as resetting the target,
2057 programming flash, etc. To reset the CPU upon startup, add "init" and
2058 "reset" at the end of the config script or at the end of the OpenOCD
2059 command line using the @option{-c} command line switch.
2060
2061 If this command does not appear in any startup/configuration file
2062 OpenOCD executes the command for you after processing all
2063 configuration files and/or command line options.
2064
2065 @b{NOTE:} This command normally occurs at or near the end of your
2066 openocd.cfg file to force OpenOCD to ``initialize'' and make the
2067 targets ready. For example: If your openocd.cfg file needs to
2068 read/write memory on your target, @command{init} must occur before
2069 the memory read/write commands. This includes @command{nand probe}.
2070 @end deffn
2071
2072 @deffn {Overridable Procedure} jtag_init
2073 This is invoked at server startup to verify that it can talk
2074 to the scan chain (list of TAPs) which has been configured.
2075
2076 The default implementation first tries @command{jtag arp_init},
2077 which uses only a lightweight JTAG reset before examining the
2078 scan chain.
2079 If that fails, it tries again, using a harder reset
2080 from the overridable procedure @command{init_reset}.
2081
2082 Implementations must have verified the JTAG scan chain before
2083 they return.
2084 This is done by calling @command{jtag arp_init}
2085 (or @command{jtag arp_init-reset}).
2086 @end deffn
2087
2088 @anchor{tcpipports}
2089 @section TCP/IP Ports
2090 @cindex TCP port
2091 @cindex server
2092 @cindex port
2093 @cindex security
2094 The OpenOCD server accepts remote commands in several syntaxes.
2095 Each syntax uses a different TCP/IP port, which you may specify
2096 only during configuration (before those ports are opened).
2097
2098 For reasons including security, you may wish to prevent remote
2099 access using one or more of these ports.
2100 In such cases, just specify the relevant port number as zero.
2101 If you disable all access through TCP/IP, you will need to
2102 use the command line @option{-pipe} option.
2103
2104 @deffn {Command} gdb_port [number]
2105 @cindex GDB server
2106 Normally gdb listens to a TCP/IP port, but GDB can also
2107 communicate via pipes(stdin/out or named pipes). The name
2108 "gdb_port" stuck because it covers probably more than 90% of
2109 the normal use cases.
2110
2111 No arguments reports GDB port. "pipe" means listen to stdin
2112 output to stdout, an integer is base port number, "disable"
2113 disables the gdb server.
2114
2115 When using "pipe", also use log_output to redirect the log
2116 output to a file so as not to flood the stdin/out pipes.
2117
2118 The -p/--pipe option is deprecated and a warning is printed
2119 as it is equivalent to passing in -c "gdb_port pipe; log_output openocd.log".
2120
2121 Any other string is interpreted as named pipe to listen to.
2122 Output pipe is the same name as input pipe, but with 'o' appended,
2123 e.g. /var/gdb, /var/gdbo.
2124
2125 The GDB port for the first target will be the base port, the
2126 second target will listen on gdb_port + 1, and so on.
2127 When not specified during the configuration stage,
2128 the port @var{number} defaults to 3333.
2129
2130 Note: when using "gdb_port pipe", increasing the default remote timeout in
2131 gdb (with 'set remotetimeout') is recommended. An insufficient timeout may
2132 cause initialization to fail with "Unknown remote qXfer reply: OK".
2133
2134 @end deffn
2135
2136 @deffn {Command} tcl_port [number]
2137 Specify or query the port used for a simplified RPC
2138 connection that can be used by clients to issue TCL commands and get the
2139 output from the Tcl engine.
2140 Intended as a machine interface.
2141 When not specified during the configuration stage,
2142 the port @var{number} defaults to 6666.
2143
2144 @end deffn
2145
2146 @deffn {Command} telnet_port [number]
2147 Specify or query the
2148 port on which to listen for incoming telnet connections.
2149 This port is intended for interaction with one human through TCL commands.
2150 When not specified during the configuration stage,
2151 the port @var{number} defaults to 4444.
2152 When specified as zero, this port is not activated.
2153 @end deffn
2154
2155 @anchor{gdbconfiguration}
2156 @section GDB Configuration
2157 @cindex GDB
2158 @cindex GDB configuration
2159 You can reconfigure some GDB behaviors if needed.
2160 The ones listed here are static and global.
2161 @xref{targetconfiguration,,Target Configuration}, about configuring individual targets.
2162 @xref{targetevents,,Target Events}, about configuring target-specific event handling.
2163
2164 @anchor{gdbbreakpointoverride}
2165 @deffn {Command} gdb_breakpoint_override [@option{hard}|@option{soft}|@option{disable}]
2166 Force breakpoint type for gdb @command{break} commands.
2167 This option supports GDB GUIs which don't
2168 distinguish hard versus soft breakpoints, if the default OpenOCD and
2169 GDB behaviour is not sufficient. GDB normally uses hardware
2170 breakpoints if the memory map has been set up for flash regions.
2171 @end deffn
2172
2173 @anchor{gdbflashprogram}
2174 @deffn {Config Command} gdb_flash_program (@option{enable}|@option{disable})
2175 Set to @option{enable} to cause OpenOCD to program the flash memory when a
2176 vFlash packet is received.
2177 The default behaviour is @option{enable}.
2178 @end deffn
2179
2180 @deffn {Config Command} gdb_memory_map (@option{enable}|@option{disable})
2181 Set to @option{enable} to cause OpenOCD to send the memory configuration to GDB when
2182 requested. GDB will then know when to set hardware breakpoints, and program flash
2183 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
2184 for flash programming to work.
2185 Default behaviour is @option{enable}.
2186 @xref{gdbflashprogram,,gdb_flash_program}.
2187 @end deffn
2188
2189 @deffn {Config Command} gdb_report_data_abort (@option{enable}|@option{disable})
2190 Specifies whether data aborts cause an error to be reported
2191 by GDB memory read packets.
2192 The default behaviour is @option{disable};
2193 use @option{enable} see these errors reported.
2194 @end deffn
2195
2196 @deffn {Config Command} gdb_target_description (@option{enable}|@option{disable})
2197 Set to @option{enable} to cause OpenOCD to send the target descriptions to gdb via qXfer:features:read packet.
2198 The default behaviour is @option{enable}.
2199 @end deffn
2200
2201 @deffn {Command} gdb_save_tdesc
2202 Saves the target descripton file to the local file system.
2203
2204 The file name is @i{target_name}.xml.
2205 @end deffn
2206
2207 @anchor{eventpolling}
2208 @section Event Polling
2209
2210 Hardware debuggers are parts of asynchronous systems,
2211 where significant events can happen at any time.
2212 The OpenOCD server needs to detect some of these events,
2213 so it can report them to through TCL command line
2214 or to GDB.
2215
2216 Examples of such events include:
2217
2218 @itemize
2219 @item One of the targets can stop running ... maybe it triggers
2220 a code breakpoint or data watchpoint, or halts itself.
2221 @item Messages may be sent over ``debug message'' channels ... many
2222 targets support such messages sent over JTAG,
2223 for receipt by the person debugging or tools.
2224 @item Loss of power ... some adapters can detect these events.
2225 @item Resets not issued through JTAG ... such reset sources
2226 can include button presses or other system hardware, sometimes
2227 including the target itself (perhaps through a watchdog).
2228 @item Debug instrumentation sometimes supports event triggering
2229 such as ``trace buffer full'' (so it can quickly be emptied)
2230 or other signals (to correlate with code behavior).
2231 @end itemize
2232
2233 None of those events are signaled through standard JTAG signals.
2234 However, most conventions for JTAG connectors include voltage
2235 level and system reset (SRST) signal detection.
2236 Some connectors also include instrumentation signals, which
2237 can imply events when those signals are inputs.
2238
2239 In general, OpenOCD needs to periodically check for those events,
2240 either by looking at the status of signals on the JTAG connector
2241 or by sending synchronous ``tell me your status'' JTAG requests
2242 to the various active targets.
2243 There is a command to manage and monitor that polling,
2244 which is normally done in the background.
2245
2246 @deffn Command poll [@option{on}|@option{off}]
2247 Poll the current target for its current state.
2248 (Also, @pxref{targetcurstate,,target curstate}.)
2249 If that target is in debug mode, architecture
2250 specific information about the current state is printed.
2251 An optional parameter
2252 allows background polling to be enabled and disabled.
2253
2254 You could use this from the TCL command shell, or
2255 from GDB using @command{monitor poll} command.
2256 Leave background polling enabled while you're using GDB.
2257 @example
2258 > poll
2259 background polling: on
2260 target state: halted
2261 target halted in ARM state due to debug-request, \
2262 current mode: Supervisor
2263 cpsr: 0x800000d3 pc: 0x11081bfc
2264 MMU: disabled, D-Cache: disabled, I-Cache: enabled
2265 >
2266 @end example
2267 @end deffn
2268
2269 @node Debug Adapter Configuration
2270 @chapter Debug Adapter Configuration
2271 @cindex config file, interface
2272 @cindex interface config file
2273
2274 Correctly installing OpenOCD includes making your operating system give
2275 OpenOCD access to debug adapters. Once that has been done, Tcl commands
2276 are used to select which one is used, and to configure how it is used.
2277
2278 @quotation Note
2279 Because OpenOCD started out with a focus purely on JTAG, you may find
2280 places where it wrongly presumes JTAG is the only transport protocol
2281 in use. Be aware that recent versions of OpenOCD are removing that
2282 limitation. JTAG remains more functional than most other transports.
2283 Other transports do not support boundary scan operations, or may be
2284 specific to a given chip vendor. Some might be usable only for
2285 programming flash memory, instead of also for debugging.
2286 @end quotation
2287
2288 Debug Adapters/Interfaces/Dongles are normally configured
2289 through commands in an interface configuration
2290 file which is sourced by your @file{openocd.cfg} file, or
2291 through a command line @option{-f interface/....cfg} option.
2292
2293 @example
2294 source [find interface/olimex-jtag-tiny.cfg]
2295 @end example
2296
2297 These commands tell
2298 OpenOCD what type of JTAG adapter you have, and how to talk to it.
2299 A few cases are so simple that you only need to say what driver to use:
2300
2301 @example
2302 # jlink interface
2303 interface jlink
2304 @end example
2305
2306 Most adapters need a bit more configuration than that.
2307
2308
2309 @section Interface Configuration
2310
2311 The interface command tells OpenOCD what type of debug adapter you are
2312 using. Depending on the type of adapter, you may need to use one or
2313 more additional commands to further identify or configure the adapter.
2314
2315 @deffn {Config Command} {interface} name
2316 Use the interface driver @var{name} to connect to the
2317 target.
2318 @end deffn
2319
2320 @deffn Command {interface_list}
2321 List the debug adapter drivers that have been built into
2322 the running copy of OpenOCD.
2323 @end deffn
2324 @deffn Command {interface transports} transport_name+
2325 Specifies the transports supported by this debug adapter.
2326 The adapter driver builds-in similar knowledge; use this only
2327 when external configuration (such as jumpering) changes what
2328 the hardware can support.
2329 @end deffn
2330
2331
2332
2333 @deffn Command {adapter_name}
2334 Returns the name of the debug adapter driver being used.
2335 @end deffn
2336
2337 @section Interface Drivers
2338
2339 Each of the interface drivers listed here must be explicitly
2340 enabled when OpenOCD is configured, in order to be made
2341 available at run time.
2342
2343 @deffn {Interface Driver} {amt_jtagaccel}
2344 Amontec Chameleon in its JTAG Accelerator configuration,
2345 connected to a PC's EPP mode parallel port.
2346 This defines some driver-specific commands:
2347
2348 @deffn {Config Command} {parport_port} number
2349 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
2350 the number of the @file{/dev/parport} device.
2351 @end deffn
2352
2353 @deffn {Config Command} rtck [@option{enable}|@option{disable}]
2354 Displays status of RTCK option.
2355 Optionally sets that option first.
2356 @end deffn
2357 @end deffn
2358
2359 @deffn {Interface Driver} {arm-jtag-ew}
2360 Olimex ARM-JTAG-EW USB adapter
2361 This has one driver-specific command:
2362
2363 @deffn Command {armjtagew_info}
2364 Logs some status
2365 @end deffn
2366 @end deffn
2367
2368 @deffn {Interface Driver} {at91rm9200}
2369 Supports bitbanged JTAG from the local system,
2370 presuming that system is an Atmel AT91rm9200
2371 and a specific set of GPIOs is used.
2372 @c command: at91rm9200_device NAME
2373 @c chooses among list of bit configs ... only one option
2374 @end deffn
2375
2376 @deffn {Interface Driver} {cmsis-dap}
2377 ARM CMSIS-DAP compliant based adapter.
2378
2379 @deffn {Config Command} {cmsis_dap_vid_pid} [vid pid]+
2380 The vendor ID and product ID of the CMSIS-DAP device. If not specified
2381 the driver will attempt to auto detect the CMSIS-DAP device.
2382 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
2383 @example
2384 cmsis_dap_vid_pid 0xc251 0xf001 0x0d28 0x0204
2385 @end example
2386 @end deffn
2387
2388 @deffn {Config Command} {cmsis_dap_serial} [serial]
2389 Specifies the @var{serial} of the CMSIS-DAP device to use.
2390 If not specified, serial numbers are not considered.
2391 @end deffn
2392
2393 @deffn {Command} {cmsis-dap info}
2394 Display various device information, like hardware version, firmware version, current bus status.
2395 @end deffn
2396 @end deffn
2397
2398 @deffn {Interface Driver} {dummy}
2399 A dummy software-only driver for debugging.
2400 @end deffn
2401
2402 @deffn {Interface Driver} {ep93xx}
2403 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
2404 @end deffn
2405
2406 @deffn {Interface Driver} {ft2232}
2407 FTDI FT2232 (USB) based devices over one of the userspace libraries.
2408
2409 Note that this driver has several flaws and the @command{ftdi} driver is
2410 recommended as its replacement.
2411
2412 These interfaces have several commands, used to configure the driver
2413 before initializing the JTAG scan chain:
2414
2415 @deffn {Config Command} {ft2232_device_desc} description
2416 Provides the USB device description (the @emph{iProduct string})
2417 of the FTDI FT2232 device. If not
2418 specified, the FTDI default value is used. This setting is only valid
2419 if compiled with FTD2XX support.
2420 @end deffn
2421
2422 @deffn {Config Command} {ft2232_serial} serial-number
2423 Specifies the @var{serial-number} of the FTDI FT2232 device to use,
2424 in case the vendor provides unique IDs and more than one FT2232 device
2425 is connected to the host.
2426 If not specified, serial numbers are not considered.
2427 (Note that USB serial numbers can be arbitrary Unicode strings,
2428 and are not restricted to containing only decimal digits.)
2429 @end deffn
2430
2431 @deffn {Config Command} {ft2232_layout} name
2432 Each vendor's FT2232 device can use different GPIO signals
2433 to control output-enables, reset signals, and LEDs.
2434 Currently valid layout @var{name} values include:
2435 @itemize @minus
2436 @item @b{axm0432_jtag} Axiom AXM-0432
2437 @item @b{comstick} Hitex STR9 comstick
2438 @item @b{cortino} Hitex Cortino JTAG interface
2439 @item @b{evb_lm3s811} TI/Luminary Micro EVB_LM3S811 as a JTAG interface,
2440 either for the local Cortex-M3 (SRST only)
2441 or in a passthrough mode (neither SRST nor TRST)
2442 This layout can not support the SWO trace mechanism, and should be
2443 used only for older boards (before rev C).
2444 @item @b{luminary_icdi} This layout should be used with most TI/Luminary
2445 eval boards, including Rev C LM3S811 eval boards and the eponymous
2446 ICDI boards, to debug either the local Cortex-M3 or in passthrough mode
2447 to debug some other target. It can support the SWO trace mechanism.
2448 @item @b{flyswatter} Tin Can Tools Flyswatter
2449 @item @b{icebear} ICEbear JTAG adapter from Section 5
2450 @item @b{jtagkey} Amontec JTAGkey and JTAGkey-Tiny (and compatibles)
2451 @item @b{jtagkey2} Amontec JTAGkey2 (and compatibles)
2452 @item @b{m5960} American Microsystems M5960
2453 @item @b{olimex-jtag} Olimex ARM-USB-OCD and ARM-USB-Tiny
2454 @item @b{oocdlink} OOCDLink
2455 @c oocdlink ~= jtagkey_prototype_v1
2456 @item @b{redbee-econotag} Integrated with a Redbee development board.
2457 @item @b{redbee-usb} Integrated with a Redbee USB-stick development board.
2458 @item @b{sheevaplug} Marvell Sheevaplug development kit
2459 @item @b{signalyzer} Xverve Signalyzer
2460 @item @b{stm32stick} Hitex STM32 Performance Stick
2461 @item @b{turtelizer2} egnite Software turtelizer2
2462 @item @b{usbjtag} "USBJTAG-1" layout described in the OpenOCD diploma thesis
2463 @end itemize
2464 @end deffn
2465
2466 @deffn {Config Command} {ft2232_vid_pid} [vid pid]+
2467 The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
2468 default values are used.
2469 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
2470 @example
2471 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
2472 @end example
2473 @end deffn
2474
2475 @deffn {Config Command} {ft2232_latency} ms
2476 On some systems using FT2232 based JTAG interfaces the FT_Read function call in
2477 ft2232_read() fails to return the expected number of bytes. This can be caused by
2478 USB communication delays and has proved hard to reproduce and debug. Setting the
2479 FT2232 latency timer to a larger value increases delays for short USB packets but it
2480 also reduces the risk of timeouts before receiving the expected number of bytes.
2481 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
2482 @end deffn
2483
2484 @deffn {Config Command} {ft2232_channel} channel
2485 Used to select the channel of the ft2232 chip to use (between 1 and 4).
2486 The default value is 1.
2487 @end deffn
2488
2489 For example, the interface config file for a
2490 Turtelizer JTAG Adapter looks something like this:
2491
2492 @example
2493 interface ft2232
2494 ft2232_device_desc "Turtelizer JTAG/RS232 Adapter"
2495 ft2232_layout turtelizer2
2496 ft2232_vid_pid 0x0403 0xbdc8
2497 @end example
2498 @end deffn
2499
2500 @deffn {Interface Driver} {ftdi}
2501 This driver is for adapters using the MPSSE (Multi-Protocol Synchronous Serial
2502 Engine) mode built into many FTDI chips, such as the FT2232, FT4232 and FT232H.
2503 It is a complete rewrite to address a large number of problems with the ft2232
2504 interface driver.
2505
2506 The driver is using libusb-1.0 in asynchronous mode to talk to the FTDI device,
2507 bypassing intermediate libraries like libftdi of D2XX. Performance-wise it is
2508 consistently faster than the ft2232 driver, sometimes several times faster.
2509
2510 A major improvement of this driver is that support for new FTDI based adapters
2511 can be added competely through configuration files, without the need to patch
2512 and rebuild OpenOCD.
2513
2514 The driver uses a signal abstraction to enable Tcl configuration files to
2515 define outputs for one or several FTDI GPIO. These outputs can then be
2516 controlled using the @command{ftdi_set_signal} command. Special signal names
2517 are reserved for nTRST, nSRST and LED (for blink) so that they, if defined,
2518 will be used for their customary purpose.
2519
2520 Depending on the type of buffer attached to the FTDI GPIO, the outputs have to
2521 be controlled differently. In order to support tristateable signals such as
2522 nSRST, both a data GPIO and an output-enable GPIO can be specified for each
2523 signal. The following output buffer configurations are supported:
2524
2525 @itemize @minus
2526 @item Push-pull with one FTDI output as (non-)inverted data line
2527 @item Open drain with one FTDI output as (non-)inverted output-enable
2528 @item Tristate with one FTDI output as (non-)inverted data line and another
2529 FTDI output as (non-)inverted output-enable
2530 @item Unbuffered, using the FTDI GPIO as a tristate output directly by
2531 switching data and direction as necessary
2532 @end itemize
2533
2534 These interfaces have several commands, used to configure the driver
2535 before initializing the JTAG scan chain:
2536
2537 @deffn {Config Command} {ftdi_vid_pid} [vid pid]+
2538 The vendor ID and product ID of the adapter. If not specified, the FTDI
2539 default values are used.
2540 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
2541 @example
2542 ftdi_vid_pid 0x0403 0xcff8 0x15ba 0x0003
2543 @end example
2544 @end deffn
2545
2546 @deffn {Config Command} {ftdi_device_desc} description
2547 Provides the USB device description (the @emph{iProduct string})
2548 of the adapter. If not specified, the device description is ignored
2549 during device selection.
2550 @end deffn
2551
2552 @deffn {Config Command} {ftdi_serial} serial-number
2553 Specifies the @var{serial-number} of the adapter to use,
2554 in case the vendor provides unique IDs and more than one adapter
2555 is connected to the host.
2556 If not specified, serial numbers are not considered.
2557 (Note that USB serial numbers can be arbitrary Unicode strings,
2558 and are not restricted to containing only decimal digits.)
2559 @end deffn
2560
2561 @deffn {Config Command} {ftdi_location} <bus>:<port>[,<port>]...
2562 Specifies the physical USB port of the adapter to use. The path
2563 roots at @var{bus} and walks down the physical ports, with each
2564 @var{port} option specifying a deeper level in the bus topology, the last
2565 @var{port} denoting where the target adapter is actually plugged.
2566 The USB bus topology can be queried with the command @emph{lsusb -t}.
2567 @end deffn
2568
2569 @deffn {Config Command} {ftdi_channel} channel
2570 Selects the channel of the FTDI device to use for MPSSE operations. Most
2571 adapters use the default, channel 0, but there are exceptions.
2572 @end deffn
2573
2574 @deffn {Config Command} {ftdi_layout_init} data direction
2575 Specifies the initial values of the FTDI GPIO data and direction registers.
2576 Each value is a 16-bit number corresponding to the concatenation of the high
2577 and low FTDI GPIO registers. The values should be selected based on the
2578 schematics of the adapter, such that all signals are set to safe levels with
2579 minimal impact on the target system. Avoid floating inputs, conflicting outputs
2580 and initially asserted reset signals.
2581 @end deffn
2582
2583 @deffn {Config Command} {ftdi_layout_signal} name [@option{-data}|@option{-ndata} data_mask] [@option{-oe}|@option{-noe} oe_mask] [@option{-alias}|@option{-nalias} name]
2584 Creates a signal with the specified @var{name}, controlled by one or more FTDI
2585 GPIO pins via a range of possible buffer connections. The masks are FTDI GPIO
2586 register bitmasks to tell the driver the connection and type of the output
2587 buffer driving the respective signal. @var{data_mask} is the bitmask for the
2588 pin(s) connected to the data input of the output buffer. @option{-ndata} is
2589 used with inverting data inputs and @option{-data} with non-inverting inputs.
2590 The @option{-oe} (or @option{-noe}) option tells where the output-enable (or
2591 not-output-enable) input to the output buffer is connected.
2592
2593 Both @var{data_mask} and @var{oe_mask} need not be specified. For example, a
2594 simple open-collector transistor driver would be specified with @option{-oe}
2595 only. In that case the signal can only be set to drive low or to Hi-Z and the
2596 driver will complain if the signal is set to drive high. Which means that if
2597 it's a reset signal, @command{reset_config} must be specified as
2598 @option{srst_open_drain}, not @option{srst_push_pull}.
2599
2600 A special case is provided when @option{-data} and @option{-oe} is set to the
2601 same bitmask. Then the FTDI pin is considered being connected straight to the
2602 target without any buffer. The FTDI pin is then switched between output and
2603 input as necessary to provide the full set of low, high and Hi-Z
2604 characteristics. In all other cases, the pins specified in a signal definition
2605 are always driven by the FTDI.
2606
2607 If @option{-alias} or @option{-nalias} is used, the signal is created
2608 identical (or with data inverted) to an already specified signal
2609 @var{name}.
2610 @end deffn
2611
2612 @deffn {Command} {ftdi_set_signal} name @option{0}|@option{1}|@option{z}
2613 Set a previously defined signal to the specified level.
2614 @itemize @minus
2615 @item @option{0}, drive low
2616 @item @option{1}, drive high
2617 @item @option{z}, set to high-impedance
2618 @end itemize
2619 @end deffn
2620
2621 @deffn {Command} {ftdi_tdo_sample_edge} @option{rising}|@option{falling}
2622 Configure TCK edge at which the adapter samples the value of the TDO signal
2623
2624 Due to signal propagation delays, sampling TDO on rising TCK can become quite
2625 peculiar at high JTAG clock speeds. However, FTDI chips offer a possiblity to sample
2626 TDO on falling edge of TCK. With some board/adapter configurations, this may increase
2627 stability at higher JTAG clocks.
2628 @itemize @minus
2629 @item @option{rising}, sample TDO on rising edge of TCK - this is the default
2630 @item @option{falling}, sample TDO on falling edge of TCK
2631 @end itemize
2632 @end deffn
2633
2634 For example adapter definitions, see the configuration files shipped in the
2635 @file{interface/ftdi} directory.
2636
2637 @end deffn
2638
2639 @deffn {Interface Driver} {remote_bitbang}
2640 Drive JTAG from a remote process. This sets up a UNIX or TCP socket connection
2641 with a remote process and sends ASCII encoded bitbang requests to that process
2642 instead of directly driving JTAG.
2643
2644 The remote_bitbang driver is useful for debugging software running on
2645 processors which are being simulated.
2646
2647 @deffn {Config Command} {remote_bitbang_port} number
2648 Specifies the TCP port of the remote process to connect to or 0 to use UNIX
2649 sockets instead of TCP.
2650 @end deffn
2651
2652 @deffn {Config Command} {remote_bitbang_host} hostname
2653 Specifies the hostname of the remote process to connect to using TCP, or the
2654 name of the UNIX socket to use if remote_bitbang_port is 0.
2655 @end deffn
2656
2657 For example, to connect remotely via TCP to the host foobar you might have
2658 something like:
2659
2660 @example
2661 interface remote_bitbang
2662 remote_bitbang_port 3335
2663 remote_bitbang_host foobar
2664 @end example
2665
2666 To connect to another process running locally via UNIX sockets with socket
2667 named mysocket:
2668
2669 @example
2670 interface remote_bitbang
2671 remote_bitbang_port 0
2672 remote_bitbang_host mysocket
2673 @end example
2674 @end deffn
2675
2676 @deffn {Interface Driver} {usb_blaster}
2677 USB JTAG/USB-Blaster compatibles over one of the userspace libraries
2678 for FTDI chips. These interfaces have several commands, used to
2679 configure the driver before initializing the JTAG scan chain:
2680
2681 @deffn {Config Command} {usb_blaster_device_desc} description
2682 Provides the USB device description (the @emph{iProduct string})
2683 of the FTDI FT245 device. If not
2684 specified, the FTDI default value is used. This setting is only valid
2685 if compiled with FTD2XX support.
2686 @end deffn
2687
2688 @deffn {Config Command} {usb_blaster_vid_pid} vid pid
2689 The vendor ID and product ID of the FTDI FT245 device. If not specified,
2690 default values are used.
2691 Currently, only one @var{vid}, @var{pid} pair may be given, e.g. for
2692 Altera USB-Blaster (default):
2693 @example
2694 usb_blaster_vid_pid 0x09FB 0x6001
2695 @end example
2696 The following VID/PID is for Kolja Waschk's USB JTAG:
2697 @example
2698 usb_blaster_vid_pid 0x16C0 0x06AD
2699 @end example
2700 @end deffn
2701
2702 @deffn {Command} {usb_blaster_pin} (@option{pin6}|@option{pin8}) (@option{0}|@option{1}|@option{s}|@option{t})
2703 Sets the state or function of the unused GPIO pins on USB-Blasters
2704 (pins 6 and 8 on the female JTAG header). These pins can be used as
2705 SRST and/or TRST provided the appropriate connections are made on the
2706 target board.
2707
2708 For example, to use pin 6 as SRST:
2709 @example
2710 usb_blaster_pin pin6 s
2711 reset_config srst_only
2712 @end example
2713 @end deffn
2714
2715 @deffn {Command} {usb_blaster_lowlevel_driver} (@option{ftdi}|@option{ftd2xx}|@option{ublast2})
2716 Chooses the low level access method for the adapter. If not specified,
2717 @option{ftdi} is selected unless it wasn't enabled during the
2718 configure stage. USB-Blaster II needs @option{ublast2}.
2719 @end deffn
2720
2721 @deffn {Command} {usb_blaster_firmware} @var{path}
2722 This command specifies @var{path} to access USB-Blaster II firmware
2723 image. To be used with USB-Blaster II only.
2724 @end deffn
2725
2726 @end deffn
2727
2728 @deffn {Interface Driver} {gw16012}
2729 Gateworks GW16012 JTAG programmer.
2730 This has one driver-specific command:
2731
2732 @deffn {Config Command} {parport_port} [port_number]
2733 Display either the address of the I/O port
2734 (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
2735 If a parameter is provided, first switch to use that port.
2736 This is a write-once setting.
2737 @end deffn
2738 @end deffn
2739
2740 @deffn {Interface Driver} {jlink}
2741 SEGGER J-Link family of USB adapters. It currently supports JTAG and SWD
2742 transports.
2743
2744 @quotation Compatibility Note
2745 SEGGER released many firmware versions for the many harware versions they
2746 produced. OpenOCD was extensively tested and intended to run on all of them,
2747 but some combinations were reported as incompatible. As a general
2748 recommendation, it is advisable to use the latest firmware version
2749 available for each hardware version. However the current V8 is a moving
2750 target, and SEGGER firmware versions released after the OpenOCD was
2751 released may not be compatible. In such cases it is recommended to
2752 revert to the last known functional version. For 0.5.0, this is from
2753 "Feb 8 2012 14:30:39", packed with 4.42c. For 0.6.0, the last known
2754 version is from "May 3 2012 18:36:22", packed with 4.46f.
2755 @end quotation
2756
2757 @deffn {Command} {jlink hwstatus}
2758 Display various hardware related information, for example target voltage and pin
2759 states.
2760 @end deffn
2761 @deffn {Command} {jlink freemem}
2762 Display free device internal memory.
2763 @end deffn
2764 @deffn {Command} {jlink jtag} [@option{2}|@option{3}]
2765 Set the JTAG command version to be used. Without argument, show the actual JTAG
2766 command version.
2767 @end deffn
2768 @deffn {Command} {jlink config}
2769 Display the device configuration.
2770 @end deffn
2771 @deffn {Command} {jlink config targetpower} [@option{on}|@option{off}]
2772 Set the target power state on JTAG-pin 19. Without argument, show the target
2773 power state.
2774 @end deffn
2775 @deffn {Command} {jlink config mac} [@option{ff:ff:ff:ff:ff:ff}]
2776 Set the MAC address of the device. Without argument, show the MAC address.
2777 @end deffn
2778 @deffn {Command} {jlink config ip} [@option{A.B.C.D}(@option{/E}|@option{F.G.H.I})]
2779 Set the IP configuration of the device, where A.B.C.D is the IP address, E the
2780 bit of the subnet mask and F.G.H.I the subnet mask. Without arguments, show the
2781 IP configuration.
2782 @end deffn
2783 @deffn {Command} {jlink config usb} [@option{0} to @option{3}]
2784 Set the USB address of the device. This will also change the USB Product ID
2785 (PID) of the device. Without argument, show the USB address.
2786 @end deffn
2787 @deffn {Command} {jlink config reset}
2788 Reset the current configuration.
2789 @end deffn
2790 @deffn {Command} {jlink config write}
2791 Write the current configuration to the internal persistent storage.
2792 @end deffn
2793 @deffn {Config} {jlink usb} <@option{0} to @option{3}>
2794 Set the USB address of the interface, in case more than one adapter is connected
2795 to the host. If not specified, USB addresses are not considered. Device
2796 selection via USB address is deprecated and the serial number should be used
2797 instead.
2798
2799 As a configuration command, it can be used only before 'init'.
2800 @end deffn
2801 @deffn {Config} {jlink serial} <serial number>
2802 Set the serial number of the interface, in case more than one adapter is
2803 connected to the host. If not specified, serial numbers are not considered.
2804
2805 As a configuration command, it can be used only before 'init'.
2806 @end deffn
2807 @end deffn
2808
2809 @deffn {Interface Driver} {parport}
2810 Supports PC parallel port bit-banging cables:
2811 Wigglers, PLD download cable, and more.
2812 These interfaces have several commands, used to configure the driver
2813 before initializing the JTAG scan chain:
2814
2815 @deffn {Config Command} {parport_cable} name
2816 Set the layout of the parallel port cable used to connect to the target.
2817 This is a write-once setting.
2818 Currently valid cable @var{name} values include:
2819
2820 @itemize @minus
2821 @item @b{altium} Altium Universal JTAG cable.
2822 @item @b{arm-jtag} Same as original wiggler except SRST and
2823 TRST connections reversed and TRST is also inverted.
2824 @item @b{chameleon} The Amontec Chameleon's CPLD when operated
2825 in configuration mode. This is only used to
2826 program the Chameleon itself, not a connected target.
2827 @item @b{dlc5} The Xilinx Parallel cable III.
2828 @item @b{flashlink} The ST Parallel cable.
2829 @item @b{lattice} Lattice ispDOWNLOAD Cable
2830 @item @b{old_amt_wiggler} The Wiggler configuration that comes with
2831 some versions of
2832 Amontec's Chameleon Programmer. The new version available from
2833 the website uses the original Wiggler layout ('@var{wiggler}')
2834 @item @b{triton} The parallel port adapter found on the
2835 ``Karo Triton 1 Development Board''.
2836 This is also the layout used by the HollyGates design
2837 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
2838 @item @b{wiggler} The original Wiggler layout, also supported by
2839 several clones, such as the Olimex ARM-JTAG
2840 @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
2841 @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
2842 @end itemize
2843 @end deffn
2844
2845 @deffn {Config Command} {parport_port} [port_number]
2846 Display either the address of the I/O port
2847 (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
2848 If a parameter is provided, first switch to use that port.
2849 This is a write-once setting.
2850
2851 When using PPDEV to access the parallel port, use the number of the parallel port:
2852 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
2853 you may encounter a problem.
2854 @end deffn
2855
2856 @deffn Command {parport_toggling_time} [nanoseconds]
2857 Displays how many nanoseconds the hardware needs to toggle TCK;
2858 the parport driver uses this value to obey the
2859 @command{adapter_khz} configuration.
2860 When the optional @var{nanoseconds} parameter is given,
2861 that setting is changed before displaying the current value.
2862
2863 The default setting should work reasonably well on commodity PC hardware.
2864 However, you may want to calibrate for your specific hardware.
2865 @quotation Tip
2866 To measure the toggling time with a logic analyzer or a digital storage
2867 oscilloscope, follow the procedure below:
2868 @example
2869 > parport_toggling_time 1000
2870 > adapter_khz 500
2871 @end example
2872 This sets the maximum JTAG clock speed of the hardware, but
2873 the actual speed probably deviates from the requested 500 kHz.
2874 Now, measure the time between the two closest spaced TCK transitions.
2875 You can use @command{runtest 1000} or something similar to generate a
2876 large set of samples.
2877 Update the setting to match your measurement:
2878 @example
2879 > parport_toggling_time <measured nanoseconds>
2880 @end example
2881 Now the clock speed will be a better match for @command{adapter_khz rate}
2882 commands given in OpenOCD scripts and event handlers.
2883
2884 You can do something similar with many digital multimeters, but note
2885 that you'll probably need to run the clock continuously for several
2886 seconds before it decides what clock rate to show. Adjust the
2887 toggling time up or down until the measured clock rate is a good
2888 match for the adapter_khz rate you specified; be conservative.
2889 @end quotation
2890 @end deffn
2891
2892 @deffn {Config Command} {parport_write_on_exit} (@option{on}|@option{off})
2893 This will configure the parallel driver to write a known
2894 cable-specific value to the parallel interface on exiting OpenOCD.
2895 @end deffn
2896
2897 For example, the interface configuration file for a
2898 classic ``Wiggler'' cable on LPT2 might look something like this:
2899
2900 @example
2901 interface parport
2902 parport_port 0x278
2903 parport_cable wiggler
2904 @end example
2905 @end deffn
2906
2907 @deffn {Interface Driver} {presto}
2908 ASIX PRESTO USB JTAG programmer.
2909 @deffn {Config Command} {presto_serial} serial_string
2910 Configures the USB serial number of the Presto device to use.
2911 @end deffn
2912 @end deffn
2913
2914 @deffn {Interface Driver} {rlink}
2915 Raisonance RLink USB adapter
2916 @end deffn
2917
2918 @deffn {Interface Driver} {usbprog}
2919 usbprog is a freely programmable USB adapter.
2920 @end deffn
2921
2922 @deffn {Interface Driver} {vsllink}
2923 vsllink is part of Versaloon which is a versatile USB programmer.
2924
2925 @quotation Note
2926 This defines quite a few driver-specific commands,
2927 which are not currently documented here.
2928 @end quotation
2929 @end deffn
2930
2931 @anchor{hla_interface}
2932 @deffn {Interface Driver} {hla}
2933 This is a driver that supports multiple High Level Adapters.
2934 This type of adapter does not expose some of the lower level api's
2935 that OpenOCD would normally use to access the target.
2936
2937 Currently supported adapters include the ST STLINK and TI ICDI.
2938 STLINK firmware version >= V2.J21.S4 recommended due to issues with earlier
2939 versions of firmware where serial number is reset after first use. Suggest
2940 using ST firmware update utility to upgrade STLINK firmware even if current
2941 version reported is V2.J21.S4.
2942
2943 @deffn {Config Command} {hla_device_desc} description
2944 Currently Not Supported.
2945 @end deffn
2946
2947 @deffn {Config Command} {hla_serial} serial
2948 Specifies the serial number of the adapter.
2949 @end deffn
2950
2951 @deffn {Config Command} {hla_layout} (@option{stlink}|@option{icdi})
2952 Specifies the adapter layout to use.
2953 @end deffn
2954
2955 @deffn {Config Command} {hla_vid_pid} vid pid
2956 The vendor ID and product ID of the device.
2957 @end deffn
2958
2959 @deffn {Command} {hla_command} command
2960 Execute a custom adapter-specific command. The @var{command} string is
2961 passed as is to the underlying adapter layout handler.
2962 @end deffn
2963 @end deffn
2964
2965 @deffn {Interface Driver} {opendous}
2966 opendous-jtag is a freely programmable USB adapter.
2967 @end deffn
2968
2969 @deffn {Interface Driver} {ulink}
2970 This is the Keil ULINK v1 JTAG debugger.
2971 @end deffn
2972
2973 @deffn {Interface Driver} {ZY1000}
2974 This is the Zylin ZY1000 JTAG debugger.
2975 @end deffn
2976
2977 @quotation Note
2978 This defines some driver-specific commands,
2979 which are not currently documented here.
2980 @end quotation
2981
2982 @deffn Command power [@option{on}|@option{off}]
2983 Turn power switch to target on/off.
2984 No arguments: print status.
2985 @end deffn
2986
2987 @deffn {Interface Driver} {bcm2835gpio}
2988 This SoC is present in Raspberry Pi which is a cheap single-board computer
2989 exposing some GPIOs on its expansion header.
2990
2991 The driver accesses memory-mapped GPIO peripheral registers directly
2992 for maximum performance, but the only possible race condition is for
2993 the pins' modes/muxing (which is highly unlikely), so it should be
2994 able to coexist nicely with both sysfs bitbanging and various
2995 peripherals' kernel drivers. The driver restores the previous
2996 configuration on exit.
2997
2998 See @file{interface/raspberrypi-native.cfg} for a sample config and
2999 pinout.
3000
3001 @end deffn
3002
3003 @section Transport Configuration
3004 @cindex Transport
3005 As noted earlier, depending on the version of OpenOCD you use,
3006 and the debug adapter you are using,
3007 several transports may be available to
3008 communicate with debug targets (or perhaps to program flash memory).
3009 @deffn Command {transport list}
3010 displays the names of the transports supported by this
3011 version of OpenOCD.
3012 @end deffn
3013
3014 @deffn Command {transport select} @option{transport_name}
3015 Select which of the supported transports to use in this OpenOCD session.
3016
3017 When invoked with @option{transport_name}, attempts to select the named
3018 transport. The transport must be supported by the debug adapter
3019 hardware and by the version of OpenOCD you are using (including the
3020 adapter's driver).
3021
3022 If no transport has been selected and no @option{transport_name} is
3023 provided, @command{transport select} auto-selects the first transport
3024 supported by the debug adapter.
3025
3026 @command{transport select} always returns the name of the session's selected
3027 transport, if any.
3028 @end deffn
3029
3030 @subsection JTAG Transport
3031 @cindex JTAG
3032 JTAG is the original transport supported by OpenOCD, and most
3033 of the OpenOCD commands support it.
3034 JTAG transports expose a chain of one or more Test Access Points (TAPs),
3035 each of which must be explicitly declared.
3036 JTAG supports both debugging and boundary scan testing.
3037 Flash programming support is built on top of debug support.
3038
3039 JTAG transport is selected with the command @command{transport select
3040 jtag}. Unless your adapter uses @ref{hla_interface,the hla interface
3041 driver}, in which case the command is @command{transport select
3042 hla_jtag}.
3043
3044 @subsection SWD Transport
3045 @cindex SWD
3046 @cindex Serial Wire Debug
3047 SWD (Serial Wire Debug) is an ARM-specific transport which exposes one
3048 Debug Access Point (DAP, which must be explicitly declared.
3049 (SWD uses fewer signal wires than JTAG.)
3050 SWD is debug-oriented, and does not support boundary scan testing.
3051 Flash programming support is built on top of debug support.
3052 (Some processors support both JTAG and SWD.)
3053
3054 SWD transport is selected with the command @command{transport select
3055 swd}. Unless your adapter uses @ref{hla_interface,the hla interface
3056 driver}, in which case the command is @command{transport select
3057 hla_swd}.
3058
3059 @deffn Command {swd newdap} ...
3060 Declares a single DAP which uses SWD transport.
3061 Parameters are currently the same as "jtag newtap" but this is
3062 expected to change.
3063 @end deffn
3064 @deffn Command {swd wcr trn prescale}
3065 Updates TRN (turnaraound delay) and prescaling.fields of the
3066 Wire Control Register (WCR).
3067 No parameters: displays current settings.
3068 @end deffn
3069
3070 @subsection SPI Transport
3071 @cindex SPI
3072 @cindex Serial Peripheral Interface
3073 The Serial Peripheral Interface (SPI) is a general purpose transport
3074 which uses four wire signaling. Some processors use it as part of a
3075 solution for flash programming.
3076
3077 @anchor{jtagspeed}
3078 @section JTAG Speed
3079 JTAG clock setup is part of system setup.
3080 It @emph{does not belong with interface setup} since any interface
3081 only knows a few of the constraints for the JTAG clock speed.
3082 Sometimes the JTAG speed is
3083 changed during the target initialization process: (1) slow at
3084 reset, (2) program the CPU clocks, (3) run fast.
3085 Both the "slow" and "fast" clock rates are functions of the
3086 oscillators used, the chip, the board design, and sometimes
3087 power management software that may be active.
3088
3089 The speed used during reset, and the scan chain verification which
3090 follows reset, can be adjusted using a @code{reset-start}
3091 target event handler.
3092 It can then be reconfigured to a faster speed by a
3093 @code{reset-init} target event handler after it reprograms those
3094 CPU clocks, or manually (if something else, such as a boot loader,
3095 sets up those clocks).
3096 @xref{targetevents,,Target Events}.
3097 When the initial low JTAG speed is a chip characteristic, perhaps
3098 because of a required oscillator speed, provide such a handler
3099 in the target config file.
3100 When that speed is a function of a board-specific characteristic
3101 such as which speed oscillator is used, it belongs in the board
3102 config file instead.
3103 In both cases it's safest to also set the initial JTAG clock rate
3104 to that same slow speed, so that OpenOCD never starts up using a
3105 clock speed that's faster than the scan chain can support.
3106
3107 @example
3108 jtag_rclk 3000
3109 $_TARGET.cpu configure -event reset-start @{ jtag_rclk 3000 @}
3110 @end example
3111
3112 If your system supports adaptive clocking (RTCK), configuring
3113 JTAG to use that is probably the most robust approach.
3114 However, it introduces delays to synchronize clocks; so it
3115 may not be the fastest solution.
3116
3117 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
3118 instead of @command{adapter_khz}, but only for (ARM) cores and boards
3119 which support adaptive clocking.
3120
3121 @deffn {Command} adapter_khz max_speed_kHz
3122 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
3123 JTAG interfaces usually support a limited number of
3124 speeds. The speed actually used won't be faster
3125 than the speed specified.
3126
3127 Chip data sheets generally include a top JTAG clock rate.
3128 The actual rate is often a function of a CPU core clock,
3129 and is normally less than that peak rate.
3130 For example, most ARM cores accept at most one sixth of the CPU clock.
3131
3132 Speed 0 (khz) selects RTCK method.
3133 @xref{faqrtck,,FAQ RTCK}.
3134 If your system uses RTCK, you won't need to change the
3135 JTAG clocking after setup.
3136 Not all interfaces, boards, or targets support ``rtck''.
3137 If the interface device can not
3138 support it, an error is returned when you try to use RTCK.
3139 @end deffn
3140
3141 @defun jtag_rclk fallback_speed_kHz
3142 @cindex adaptive clocking
3143 @cindex RTCK
3144 This Tcl proc (defined in @file{startup.tcl}) attempts to enable RTCK/RCLK.
3145 If that fails (maybe the interface, board, or target doesn't
3146 support it), falls back to the specified frequency.
3147 @example
3148 # Fall back to 3mhz if RTCK is not supported
3149 jtag_rclk 3000
3150 @end example
3151 @end defun
3152
3153 @node Reset Configuration
3154 @chapter Reset Configuration
3155 @cindex Reset Configuration
3156
3157 Every system configuration may require a different reset
3158 configuration. This can also be quite confusing.
3159 Resets also interact with @var{reset-init} event handlers,
3160 which do things like setting up clocks and DRAM, and
3161 JTAG clock rates. (@xref{jtagspeed,,JTAG Speed}.)
3162 They can also interact with JTAG routers.
3163 Please see the various board files for examples.
3164
3165 @quotation Note
3166 To maintainers and integrators:
3167 Reset configuration touches several things at once.
3168 Normally the board configuration file
3169 should define it and assume that the JTAG adapter supports
3170 everything that's wired up to the board's JTAG connector.
3171
3172 However, the target configuration file could also make note
3173 of something the silicon vendor has done inside the chip,
3174 which will be true for most (or all) boards using that chip.
3175 And when the JTAG adapter doesn't support everything, the
3176 user configuration file will need to override parts of
3177 the reset configuration provided by other files.
3178 @end quotation
3179
3180 @section Types of Reset
3181
3182 There are many kinds of reset possible through JTAG, but
3183 they may not all work with a given board and adapter.
3184 That's part of why reset configuration can be error prone.
3185
3186 @itemize @bullet
3187 @item
3188 @emph{System Reset} ... the @emph{SRST} hardware signal
3189 resets all chips connected to the JTAG adapter, such as processors,
3190 power management chips, and I/O controllers. Normally resets triggered
3191 with this signal behave exactly like pressing a RESET button.
3192 @item
3193 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
3194 just the TAP controllers connected to the JTAG adapter.
3195 Such resets should not be visible to the rest of the system; resetting a
3196 device's TAP controller just puts that controller into a known state.
3197 @item
3198 @emph{Emulation Reset} ... many devices can be reset through JTAG
3199 commands. These resets are often distinguishable from system
3200 resets, either explicitly (a "reset reason" register says so)
3201 or implicitly (not all parts of the chip get reset).
3202 @item
3203 @emph{Other Resets} ... system-on-chip devices often support
3204 several other types of reset.
3205 You may need to arrange that a watchdog timer stops
3206 while debugging, preventing a watchdog reset.
3207 There may be individual module resets.
3208 @end itemize
3209
3210 In the best case, OpenOCD can hold SRST, then reset
3211 the TAPs via TRST and send commands through JTAG to halt the
3212 CPU at the reset vector before the 1st instruction is executed.
3213 Then when it finally releases the SRST signal, the system is
3214 halted under debugger control before any code has executed.
3215 This is the behavior required to support the @command{reset halt}
3216 and @command{reset init} commands; after @command{reset init} a
3217 board-specific script might do things like setting up DRAM.
3218 (@xref{resetcommand,,Reset Command}.)
3219
3220 @anchor{srstandtrstissues}
3221 @section SRST and TRST Issues
3222
3223 Because SRST and TRST are hardware signals, they can have a
3224 variety of system-specific constraints. Some of the most
3225 common issues are:
3226
3227 @itemize @bullet
3228
3229 @item @emph{Signal not available} ... Some boards don't wire
3230 SRST or TRST to the JTAG connector. Some JTAG adapters don't
3231 support such signals even if they are wired up.
3232 Use the @command{reset_config} @var{signals} options to say
3233 when either of those signals is not connected.
3234 When SRST is not available, your code might not be able to rely
3235 on controllers having been fully reset during code startup.
3236 Missing TRST is not a problem, since JTAG-level resets can
3237 be triggered using with TMS signaling.
3238
3239 @item @emph{Signals shorted} ... Sometimes a chip, board, or
3240 adapter will connect SRST to TRST, instead of keeping them separate.
3241 Use the @command{reset_config} @var{combination} options to say
3242 when those signals aren't properly independent.
3243
3244 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
3245 delay circuit, reset supervisor, or on-chip features can extend
3246 the effect of a JTAG adapter's reset for some time after the adapter
3247 stops issuing the reset. For example, there may be chip or board
3248 requirements that all reset pulses last for at least a
3249 certain amount of time; and reset buttons commonly have
3250 hardware debouncing.
3251 Use the @command{adapter_nsrst_delay} and @command{jtag_ntrst_delay}
3252 commands to say when extra delays are needed.
3253
3254 @item @emph{Drive type} ... Reset lines often have a pullup
3255 resistor, letting the JTAG interface treat them as open-drain
3256 signals. But that's not a requirement, so the adapter may need
3257 to use push/pull output drivers.
3258 Also, with weak pullups it may be advisable to drive
3259 signals to both levels (push/pull) to minimize rise times.
3260 Use the @command{reset_config} @var{trst_type} and
3261 @var{srst_type} parameters to say how to drive reset signals.
3262
3263 @item @emph{Special initialization} ... Targets sometimes need
3264 special JTAG initialization sequences to handle chip-specific
3265 issues (not limited to errata).
3266 For example, certain JTAG commands might need to be issued while
3267 the system as a whole is in a reset state (SRST active)
3268 but the JTAG scan chain is usable (TRST inactive).
3269 Many systems treat combined assertion of SRST and TRST as a
3270 trigger for a harder reset than SRST alone.
3271 Such custom reset handling is discussed later in this chapter.
3272 @end itemize
3273
3274 There can also be other issues.
3275 Some devices don't fully conform to the JTAG specifications.
3276 Trivial system-specific differences are common, such as
3277 SRST and TRST using slightly different names.
3278 There are also vendors who distribute key JTAG documentation for
3279 their chips only to developers who have signed a Non-Disclosure
3280 Agreement (NDA).
3281
3282 Sometimes there are chip-specific extensions like a requirement to use
3283 the normally-optional TRST signal (precluding use of JTAG adapters which
3284 don't pass TRST through), or needing extra steps to complete a TAP reset.
3285
3286 In short, SRST and especially TRST handling may be very finicky,
3287 needing to cope with both architecture and board specific constraints.
3288
3289 @section Commands for Handling Resets
3290
3291 @deffn {Command} adapter_nsrst_assert_width milliseconds
3292 Minimum amount of time (in milliseconds) OpenOCD should wait
3293 after asserting nSRST (active-low system reset) before
3294 allowing it to be deasserted.
3295 @end deffn
3296
3297 @deffn {Command} adapter_nsrst_delay milliseconds
3298 How long (in milliseconds) OpenOCD should wait after deasserting
3299 nSRST (active-low system reset) before starting new JTAG operations.
3300 When a board has a reset button connected to SRST line it will
3301 probably have hardware debouncing, implying you should use this.
3302 @end deffn
3303
3304 @deffn {Command} jtag_ntrst_assert_width milliseconds
3305 Minimum amount of time (in milliseconds) OpenOCD should wait
3306 after asserting nTRST (active-low JTAG TAP reset) before
3307 allowing it to be deasserted.
3308 @end deffn
3309
3310 @deffn {Command} jtag_ntrst_delay milliseconds
3311 How long (in milliseconds) OpenOCD should wait after deasserting
3312 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
3313 @end deffn
3314
3315 @deffn {Command} reset_config mode_flag ...
3316 This command displays or modifies the reset configuration
3317 of your combination of JTAG board and target in target
3318 configuration scripts.
3319
3320 Information earlier in this section describes the kind of problems
3321 the command is intended to address (@pxref{srstandtrstissues,,SRST and TRST Issues}).
3322 As a rule this command belongs only in board config files,
3323 describing issues like @emph{board doesn't connect TRST};
3324 or in user config files, addressing limitations derived
3325 from a particular combination of interface and board.
3326 (An unlikely example would be using a TRST-only adapter
3327 with a board that only wires up SRST.)
3328
3329 The @var{mode_flag} options can be specified in any order, but only one
3330 of each type -- @var{signals}, @var{combination}, @var{gates},
3331 @var{trst_type}, @var{srst_type} and @var{connect_type}
3332 -- may be specified at a time.
3333 If you don't provide a new value for a given type, its previous
3334 value (perhaps the default) is unchanged.
3335 For example, this means that you don't need to say anything at all about
3336 TRST just to declare that if the JTAG adapter should want to drive SRST,
3337 it must explicitly be driven high (@option{srst_push_pull}).
3338
3339 @itemize
3340 @item
3341 @var{signals} can specify which of the reset signals are connected.
3342 For example, If the JTAG interface provides SRST, but the board doesn't
3343 connect that signal properly, then OpenOCD can't use it.
3344 Possible values are @option{none} (the default), @option{trst_only},
3345 @option{srst_only} and @option{trst_and_srst}.
3346
3347 @quotation Tip
3348 If your board provides SRST and/or TRST through the JTAG connector,
3349 you must declare that so those signals can be used.
3350 @end quotation
3351
3352 @item
3353 The @var{combination} is an optional value specifying broken reset
3354 signal implementations.
3355 The default behaviour if no option given is @option{separate},
3356 indicating everything behaves normally.
3357 @option{srst_pulls_trst} states that the
3358 test logic is reset together with the reset of the system (e.g. NXP
3359 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
3360 the system is reset together with the test logic (only hypothetical, I
3361 haven't seen hardware with such a bug, and can be worked around).
3362 @option{combined} implies both @option{srst_pulls_trst} and
3363 @option{trst_pulls_srst}.
3364
3365 @item
3366 The @var{gates} tokens control flags that describe some cases where
3367 JTAG may be unvailable during reset.
3368 @option{srst_gates_jtag} (default)
3369 indicates that asserting SRST gates the
3370 JTAG clock. This means that no communication can happen on JTAG
3371 while SRST is asserted.
3372 Its converse is @option{srst_nogate}, indicating that JTAG commands
3373 can safely be issued while SRST is active.
3374
3375 @item
3376 The @var{connect_type} tokens control flags that describe some cases where
3377 SRST is asserted while connecting to the target. @option{srst_nogate}
3378 is required to use this option.
3379 @option{connect_deassert_srst} (default)
3380 indicates that SRST will not be asserted while connecting to the target.
3381 Its converse is @option{connect_assert_srst}, indicating that SRST will
3382 be asserted before any target connection.
3383 Only some targets support this feature, STM32 and STR9 are examples.
3384 This feature is useful if you are unable to connect to your target due
3385 to incorrect options byte config or illegal program execution.
3386 @end itemize
3387
3388 The optional @var{trst_type} and @var{srst_type} parameters allow the
3389 driver mode of each reset line to be specified. These values only affect
3390 JTAG interfaces with support for different driver modes, like the Amontec
3391 JTAGkey and JTAG Accelerator. Also, they are necessarily ignored if the
3392 relevant signal (TRST or SRST) is not connected.
3393
3394 @itemize
3395 @item
3396 Possible @var{trst_type} driver modes for the test reset signal (TRST)
3397 are the default @option{trst_push_pull}, and @option{trst_open_drain}.
3398 Most boards connect this signal to a pulldown, so the JTAG TAPs
3399 never leave reset unless they are hooked up to a JTAG adapter.
3400
3401 @item
3402 Possible @var{srst_type} driver modes for the system reset signal (SRST)
3403 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
3404 Most boards connect this signal to a pullup, and allow the
3405 signal to be pulled low by various events including system
3406 powerup and pressing a reset button.
3407 @end itemize
3408 @end deffn
3409
3410 @section Custom Reset Handling
3411 @cindex events
3412
3413 OpenOCD has several ways to help support the various reset
3414 mechanisms provided by chip and board vendors.
3415 The commands shown in the previous section give standard parameters.
3416 There are also @emph{event handlers} associated with TAPs or Targets.
3417 Those handlers are Tcl procedures you can provide, which are invoked
3418 at particular points in the reset sequence.
3419
3420 @emph{When SRST is not an option} you must set
3421 up a @code{reset-assert} event handler for your target.
3422 For example, some JTAG adapters don't include the SRST signal;
3423 and some boards have multiple targets, and you won't always
3424 want to reset everything at once.
3425
3426 After configuring those mechanisms, you might still
3427 find your board doesn't start up or reset correctly.
3428 For example, maybe it needs a slightly different sequence
3429 of SRST and/or TRST manipulations, because of quirks that
3430 the @command{reset_config} mechanism doesn't address;
3431 or asserting both might trigger a stronger reset, which
3432 needs special attention.
3433
3434 Experiment with lower level operations, such as @command{jtag_reset}
3435 and the @command{jtag arp_*} operations shown here,
3436 to find a sequence of operations that works.
3437 @xref{JTAG Commands}.
3438 When you find a working sequence, it can be used to override
3439 @command{jtag_init}, which fires during OpenOCD startup
3440 (@pxref{configurationstage,,Configuration Stage});
3441 or @command{init_reset}, which fires during reset processing.
3442
3443 You might also want to provide some project-specific reset
3444 schemes. For example, on a multi-target board the standard
3445 @command{reset} command would reset all targets, but you
3446 may need the ability to reset only one target at time and
3447 thus want to avoid using the board-wide SRST signal.
3448
3449 @deffn {Overridable Procedure} init_reset mode
3450 This is invoked near the beginning of the @command{reset} command,
3451 usually to provide as much of a cold (power-up) reset as practical.
3452 By default it is also invoked from @command{jtag_init} if
3453 the scan chain does not respond to pure JTAG operations.
3454 The @var{mode} parameter is the parameter given to the
3455 low level reset command (@option{halt},
3456 @option{init}, or @option{run}), @option{setup},
3457 or potentially some other value.
3458
3459 The default implementation just invokes @command{jtag arp_init-reset}.
3460 Replacements will normally build on low level JTAG
3461 operations such as @command{jtag_reset}.
3462 Operations here must not address individual TAPs
3463 (or their associated targets)
3464 until the JTAG scan chain has first been verified to work.
3465
3466 Implementations must have verified the JTAG scan chain before
3467 they return.
3468 This is done by calling @command{jtag arp_init}
3469 (or @command{jtag arp_init-reset}).
3470 @end deffn
3471
3472 @deffn Command {jtag arp_init}
3473 This validates the scan chain using just the four
3474 standard JTAG signals (TMS, TCK, TDI, TDO).
3475 It starts by issuing a JTAG-only reset.
3476 Then it performs checks to verify that the scan chain configuration
3477 matches the TAPs it can observe.
3478 Those checks include checking IDCODE values for each active TAP,
3479 and verifying the length of their instruction registers using
3480 TAP @code{-ircapture} and @code{-irmask} values.
3481 If these tests all pass, TAP @code{setup} events are
3482 issued to all TAPs with handlers for that event.
3483 @end deffn
3484
3485 @deffn Command {jtag arp_init-reset}
3486 This uses TRST and SRST to try resetting
3487 everything on the JTAG scan chain
3488 (and anything else connected to SRST).
3489 It then invokes the logic of @command{jtag arp_init}.
3490 @end deffn
3491
3492
3493 @node TAP Declaration
3494 @chapter TAP Declaration
3495 @cindex TAP declaration
3496 @cindex TAP configuration
3497
3498 @emph{Test Access Ports} (TAPs) are the core of JTAG.
3499 TAPs serve many roles, including:
3500
3501 @itemize @bullet
3502 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target.
3503 @item @b{Flash Programming} Some chips program the flash directly via JTAG.
3504 Others do it indirectly, making a CPU do it.
3505 @item @b{Program Download} Using the same CPU support GDB uses,
3506 you can initialize a DRAM controller, download code to DRAM, and then
3507 start running that code.
3508 @item @b{Boundary Scan} Most chips support boundary scan, which
3509 helps test for board assembly problems like solder bridges
3510 and missing connections.
3511 @end itemize
3512
3513 OpenOCD must know about the active TAPs on your board(s).
3514 Setting up the TAPs is the core task of your configuration files.
3515 Once those TAPs are set up, you can pass their names to code
3516 which sets up CPUs and exports them as GDB targets,
3517 probes flash memory, performs low-level JTAG operations, and more.
3518
3519 @section Scan Chains
3520 @cindex scan chain
3521
3522 TAPs are part of a hardware @dfn{scan chain},
3523 which is a daisy chain of TAPs.
3524 They also need to be added to
3525 OpenOCD's software mirror of that hardware list,
3526 giving each member a name and associating other data with it.
3527 Simple scan chains, with a single TAP, are common in
3528 systems with a single microcontroller or microprocessor.
3529 More complex chips may have several TAPs internally.
3530 Very complex scan chains might have a dozen or more TAPs:
3531 several in one chip, more in the next, and connecting
3532 to other boards with their own chips and TAPs.
3533
3534 You can display the list with the @command{scan_chain} command.
3535 (Don't confuse this with the list displayed by the @command{targets}
3536 command, presented in the next chapter.
3537 That only displays TAPs for CPUs which are configured as
3538 debugging targets.)
3539 Here's what the scan chain might look like for a chip more than one TAP:
3540
3541 @verbatim
3542 TapName Enabled IdCode Expected IrLen IrCap IrMask
3543 -- ------------------ ------- ---------- ---------- ----- ----- ------
3544 0 omap5912.dsp Y 0x03df1d81 0x03df1d81 38 0x01 0x03
3545 1 omap5912.arm Y 0x0692602f 0x0692602f 4 0x01 0x0f
3546 2 omap5912.unknown Y 0x00000000 0x00000000 8 0x01 0x03
3547 @end verbatim
3548
3549 OpenOCD can detect some of that information, but not all
3550 of it. @xref{autoprobing,,Autoprobing}.
3551 Unfortunately, those TAPs can't always be autoconfigured,
3552 because not all devices provide good support for that.
3553 JTAG doesn't require supporting IDCODE instructions, and
3554 chips with JTAG routers may not link TAPs into the chain
3555 until they are told to do so.
3556
3557 The configuration mechanism currently supported by OpenOCD
3558 requires explicit configuration of all TAP devices using
3559 @command{jtag newtap} commands, as detailed later in this chapter.
3560 A command like this would declare one tap and name it @code{chip1.cpu}:
3561
3562 @example
3563 jtag newtap chip1 cpu -irlen 4 -expected-id 0x3ba00477
3564 @end example
3565
3566 Each target configuration file lists the TAPs provided
3567 by a given chip.
3568 Board configuration files combine all the targets on a board,
3569 and so forth.
3570 Note that @emph{the order in which TAPs are declared is very important.}
3571 That declaration order must match the order in the JTAG scan chain,
3572 both inside a single chip and between them.
3573 @xref{faqtaporder,,FAQ TAP Order}.
3574
3575 For example, the ST Microsystems STR912 chip has
3576 three separate TAPs@footnote{See the ST
3577 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
3578 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
3579 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}}.
3580 To configure those taps, @file{target/str912.cfg}
3581 includes commands something like this:
3582
3583 @example
3584 jtag newtap str912 flash ... params ...
3585 jtag newtap str912 cpu ... params ...
3586 jtag newtap str912 bs ... params ...
3587 @end example
3588
3589 Actual config files typically use a variable such as @code{$_CHIPNAME}
3590 instead of literals like @option{str912}, to support more than one chip
3591 of each type. @xref{Config File Guidelines}.
3592
3593 @deffn Command {jtag names}
3594 Returns the names of all current TAPs in the scan chain.
3595 Use @command{jtag cget} or @command{jtag tapisenabled}
3596 to examine attributes and state of each TAP.
3597 @example
3598 foreach t [jtag names] @{
3599 puts [format "TAP: %s\n" $t]
3600 @}
3601 @end example
3602 @end deffn
3603
3604 @deffn Command {scan_chain}
3605 Displays the TAPs in the scan chain configuration,
3606 and their status.
3607 The set of TAPs listed by this command is fixed by
3608 exiting the OpenOCD configuration stage,
3609 but systems with a JTAG router can
3610 enable or disable TAPs dynamically.
3611 @end deffn
3612
3613 @c FIXME! "jtag cget" should be able to return all TAP
3614 @c attributes, like "$target_name cget" does for targets.
3615
3616 @c Probably want "jtag eventlist", and a "tap-reset" event
3617 @c (on entry to RESET state).
3618
3619 @section TAP Names
3620 @cindex dotted name
3621
3622 When TAP objects are declared with @command{jtag newtap},
3623 a @dfn{dotted.name} is created for the TAP, combining the
3624 name of a module (usually a chip) and a label for the TAP.
3625 For example: @code{xilinx.tap}, @code{str912.flash},
3626 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
3627 Many other commands use that dotted.name to manipulate or
3628 refer to the TAP. For example, CPU configuration uses the
3629 name, as does declaration of NAND or NOR flash banks.
3630
3631 The components of a dotted name should follow ``C'' symbol
3632 name rules: start with an alphabetic character, then numbers
3633 and underscores are OK; while others (including dots!) are not.
3634
3635 @section TAP Declaration Commands
3636
3637 @c shouldn't this be(come) a {Config Command}?
3638 @deffn Command {jtag newtap} chipname tapname configparams...
3639 Declares a new TAP with the dotted name @var{chipname}.@var{tapname},
3640 and configured according to the various @var{configparams}.
3641
3642 The @var{chipname} is a symbolic name for the chip.
3643 Conventionally target config files use @code{$_CHIPNAME},
3644 defaulting to the model name given by the chip vendor but
3645 overridable.
3646
3647 @cindex TAP naming convention
3648 The @var{tapname} reflects the role of that TAP,
3649 and should follow this convention:
3650
3651 @itemize @bullet
3652 @item @code{bs} -- For boundary scan if this is a separate TAP;
3653 @item @code{cpu} -- The main CPU of the chip, alternatively
3654 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
3655 @code{arm1} and @code{arm2} on chips with two ARMs, and so forth;
3656 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
3657 @item @code{flash} -- If the chip has a flash TAP, like the str912;
3658 @item @code{jrc} -- For JTAG route controller (example: the ICEPick modules
3659 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
3660 @item @code{tap} -- Should be used only for FPGA- or CPLD-like devices
3661 with a single TAP;
3662 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
3663 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
3664 For example, the Freescale i.MX31 has a SDMA (Smart DMA) with
3665 a JTAG TAP; that TAP should be named @code{sdma}.
3666 @end itemize
3667
3668 Every TAP requires at least the following @var{configparams}:
3669
3670 @itemize @bullet
3671 @item @code{-irlen} @var{NUMBER}
3672 @*The length in bits of the
3673 instruction register, such as 4 or 5 bits.
3674 @end itemize
3675
3676 A TAP may also provide optional @var{configparams}:
3677
3678 @itemize @bullet
3679 @item @code{-disable} (or @code{-enable})
3680 @*Use the @code{-disable} parameter to flag a TAP which is not
3681 linked into the scan chain after a reset using either TRST
3682 or the JTAG state machine's @sc{reset} state.
3683 You may use @code{-enable} to highlight the default state
3684 (the TAP is linked in).
3685 @xref{enablinganddisablingtaps,,Enabling and Disabling TAPs}.
3686 @item @code{-expected-id} @var{NUMBER}
3687 @*A non-zero @var{number} represents a 32-bit IDCODE
3688 which you expect to find when the scan chain is examined.
3689 These codes are not required by all JTAG devices.
3690 @emph{Repeat the option} as many times as required if more than one
3691 ID code could appear (for example, multiple versions).
3692 Specify @var{number} as zero to suppress warnings about IDCODE
3693 values that were found but not included in the list.
3694
3695 Provide this value if at all possible, since it lets OpenOCD
3696 tell when the scan chain it sees isn't right. These values
3697 are provided in vendors' chip documentation, usually a technical
3698 reference manual. Sometimes you may need to probe the JTAG
3699 hardware to find these values.
3700 @xref{autoprobing,,Autoprobing}.
3701 @item @code{-ignore-version}
3702 @*Specify this to ignore the JTAG version field in the @code{-expected-id}
3703 option. When vendors put out multiple versions of a chip, or use the same
3704 JTAG-level ID for several largely-compatible chips, it may be more practical
3705 to ignore the version field than to update config files to handle all of
3706 the various chip IDs. The version field is defined as bit 28-31 of the IDCODE.
3707 @item @code{-ircapture} @var{NUMBER}
3708 @*The bit pattern loaded by the TAP into the JTAG shift register
3709 on entry to the @sc{ircapture} state, such as 0x01.
3710 JTAG requires the two LSBs of this value to be 01.
3711 By default, @code{-ircapture} and @code{-irmask} are set
3712 up to verify that two-bit value. You may provide
3713 additional bits if you know them, or indicate that
3714 a TAP doesn't conform to the JTAG specification.
3715 @item @code{-irmask} @var{NUMBER}
3716 @*A mask used with @code{-ircapture}
3717 to verify that instruction scans work correctly.
3718 Such scans are not used by OpenOCD except to verify that
3719 there seems to be no problems with JTAG scan chain operations.
3720 @end itemize
3721 @end deffn
3722
3723 @section Other TAP commands
3724
3725 @deffn Command {jtag cget} dotted.name @option{-event} event_name
3726 @deffnx Command {jtag configure} dotted.name @option{-event} event_name handler
3727 At this writing this TAP attribute
3728 mechanism is used only for event handling.
3729 (It is not a direct analogue of the @code{cget}/@code{configure}
3730 mechanism for debugger targets.)
3731 See the next section for information about the available events.
3732
3733 The @code{configure} subcommand assigns an event handler,
3734 a TCL string which is evaluated when the event is triggered.
3735 The @code{cget} subcommand returns that handler.
3736 @end deffn
3737
3738 @section TAP Events
3739 @cindex events
3740 @cindex TAP events
3741
3742 OpenOCD includes two event mechanisms.
3743 The one presented here applies to all JTAG TAPs.
3744 The other applies to debugger targets,
3745 which are associated with certain TAPs.
3746
3747 The TAP events currently defined are:
3748
3749 @itemize @bullet
3750 @item @b{post-reset}
3751 @* The TAP has just completed a JTAG reset.
3752 The tap may still be in the JTAG @sc{reset} state.
3753 Handlers for these events might perform initialization sequences
3754 such as issuing TCK cycles, TMS sequences to ensure
3755 exit from the ARM SWD mode, and more.
3756
3757 Because the scan chain has not yet been verified, handlers for these events
3758 @emph{should not issue commands which scan the JTAG IR or DR registers}
3759 of any particular target.
3760 @b{NOTE:} As this is written (September 2009), nothing prevents such access.
3761 @item @b{setup}
3762 @* The scan chain has been reset and verified.
3763 This handler may enable TAPs as needed.
3764 @item @b{tap-disable}
3765 @* The TAP needs to be disabled. This handler should
3766 implement @command{jtag tapdisable}
3767 by issuing the relevant JTAG commands.
3768 @item @b{tap-enable}
3769 @* The TAP needs to be enabled. This handler should
3770 implement @command{jtag tapenable}
3771 by issuing the relevant JTAG commands.
3772 @end itemize
3773
3774 If you need some action after each JTAG reset which isn't actually
3775 specific to any TAP (since you can't yet trust the scan chain's
3776 contents to be accurate), you might:
3777
3778 @example
3779 jtag configure CHIP.jrc -event post-reset @{
3780 echo "JTAG Reset done"
3781 ... non-scan jtag operations to be done after reset
3782 @}
3783 @end example
3784
3785
3786 @anchor{enablinganddisablingtaps}
3787 @section Enabling and Disabling TAPs
3788 @cindex JTAG Route Controller
3789 @cindex jrc
3790
3791 In some systems, a @dfn{JTAG Route Controller} (JRC)
3792 is used to enable and/or disable specific JTAG TAPs.
3793 Many ARM-based chips from Texas Instruments include
3794 an ``ICEPick'' module, which is a JRC.
3795 Such chips include DaVinci and OMAP3 processors.
3796
3797 A given TAP may not be visible until the JRC has been
3798 told to link it into the scan chain; and if the JRC
3799 has been told to unlink that TAP, it will no longer
3800 be visible.
3801 Such routers address problems that JTAG ``bypass mode''
3802 ignores, such as:
3803
3804 @itemize
3805 @item The scan chain can only go as fast as its slowest TAP.
3806 @item Having many TAPs slows instruction scans, since all
3807 TAPs receive new instructions.
3808 @item TAPs in the scan chain must be powered up, which wastes
3809 power and prevents debugging some power management mechanisms.
3810 @end itemize
3811
3812 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
3813 as implied by the existence of JTAG routers.
3814 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
3815 does include a kind of JTAG router functionality.
3816
3817 @c (a) currently the event handlers don't seem to be able to
3818 @c fail in a way that could lead to no-change-of-state.
3819
3820 In OpenOCD, tap enabling/disabling is invoked by the Tcl commands
3821 shown below, and is implemented using TAP event handlers.
3822 So for example, when defining a TAP for a CPU connected to
3823 a JTAG router, your @file{target.cfg} file
3824 should define TAP event handlers using
3825 code that looks something like this:
3826
3827 @example
3828 jtag configure CHIP.cpu -event tap-enable @{
3829 ... jtag operations using CHIP.jrc
3830 @}
3831 jtag configure CHIP.cpu -event tap-disable @{
3832 ... jtag operations using CHIP.jrc
3833 @}
3834 @end example
3835
3836 Then you might want that CPU's TAP enabled almost all the time:
3837
3838 @example
3839 jtag configure $CHIP.jrc -event setup "jtag tapenable $CHIP.cpu"
3840 @end example
3841
3842 Note how that particular setup event handler declaration
3843 uses quotes to evaluate @code{$CHIP} when the event is configured.
3844 Using brackets @{ @} would cause it to be evaluated later,
3845 at runtime, when it might have a different value.
3846
3847 @deffn Command {jtag tapdisable} dotted.name
3848 If necessary, disables the tap
3849 by sending it a @option{tap-disable} event.
3850 Returns the string "1" if the tap
3851 specified by @var{dotted.name} is enabled,
3852 and "0" if it is disabled.
3853 @end deffn
3854
3855 @deffn Command {jtag tapenable} dotted.name
3856 If necessary, enables the tap
3857 by sending it a @option{tap-enable} event.
3858 Returns the string "1" if the tap
3859 specified by @var{dotted.name} is enabled,
3860 and "0" if it is disabled.
3861 @end deffn
3862
3863 @deffn Command {jtag tapisenabled} dotted.name
3864 Returns the string "1" if the tap
3865 specified by @var{dotted.name} is enabled,
3866 and "0" if it is disabled.
3867
3868 @quotation Note
3869 Humans will find the @command{scan_chain} command more helpful
3870 for querying the state of the JTAG taps.
3871 @end quotation
3872 @end deffn
3873
3874 @anchor{autoprobing}
3875 @section Autoprobing
3876 @cindex autoprobe
3877 @cindex JTAG autoprobe
3878
3879 TAP configuration is the first thing that needs to be done
3880 after interface and reset configuration. Sometimes it's
3881 hard finding out what TAPs exist, or how they are identified.
3882 Vendor documentation is not always easy to find and use.
3883
3884 To help you get past such problems, OpenOCD has a limited
3885 @emph{autoprobing} ability to look at the scan chain, doing
3886 a @dfn{blind interrogation} and then reporting the TAPs it finds.
3887 To use this mechanism, start the OpenOCD server with only data
3888 that configures your JTAG interface, and arranges to come up
3889 with a slow clock (many devices don't support fast JTAG clocks
3890 right when they come out of reset).
3891
3892 For example, your @file{openocd.cfg} file might have:
3893
3894 @example
3895 source [find interface/olimex-arm-usb-tiny-h.cfg]
3896 reset_config trst_and_srst
3897 jtag_rclk 8
3898 @end example
3899
3900 When you start the server without any TAPs configured, it will
3901 attempt to autoconfigure the TAPs. There are two parts to this:
3902
3903 @enumerate
3904 @item @emph{TAP discovery} ...
3905 After a JTAG reset (sometimes a system reset may be needed too),
3906 each TAP's data registers will hold the contents of either the
3907 IDCODE or BYPASS register.
3908 If JTAG communication is working, OpenOCD will see each TAP,
3909 and report what @option{-expected-id} to use with it.
3910 @item @emph{IR Length discovery} ...
3911 Unfortunately JTAG does not provide a reliable way to find out
3912 the value of the @option{-irlen} parameter to use with a TAP
3913 that is discovered.
3914 If OpenOCD can discover the length of a TAP's instruction
3915 register, it will report it.
3916 Otherwise you may need to consult vendor documentation, such
3917 as chip data sheets or BSDL files.
3918 @end enumerate
3919
3920 In many cases your board will have a simple scan chain with just
3921 a single device. Here's what OpenOCD reported with one board
3922 that's a bit more complex:
3923
3924 @example
3925 clock speed 8 kHz
3926 There are no enabled taps. AUTO PROBING MIGHT NOT WORK!!
3927 AUTO auto0.tap - use "jtag newtap auto0 tap -expected-id 0x2b900f0f ..."
3928 AUTO auto1.tap - use "jtag newtap auto1 tap -expected-id 0x07926001 ..."
3929 AUTO auto2.tap - use "jtag newtap auto2 tap -expected-id 0x0b73b02f ..."
3930 AUTO auto0.tap - use "... -irlen 4"
3931 AUTO auto1.tap - use "... -irlen 4"
3932 AUTO auto2.tap - use "... -irlen 6"
3933 no gdb ports allocated as no target has been specified
3934 @end example
3935
3936 Given that information, you should be able to either find some existing
3937 config files to use, or create your own. If you create your own, you
3938 would configure from the bottom up: first a @file{target.cfg} file
3939 with these TAPs, any targets associated with them, and any on-chip
3940 resources; then a @file{board.cfg} with off-chip resources, clocking,
3941 and so forth.
3942
3943 @node CPU Configuration
3944 @chapter CPU Configuration
3945 @cindex GDB target
3946
3947 This chapter discusses how to set up GDB debug targets for CPUs.
3948 You can also access these targets without GDB
3949 (@pxref{Architecture and Core Commands},
3950 and @ref{targetstatehandling,,Target State handling}) and
3951 through various kinds of NAND and NOR flash commands.
3952 If you have multiple CPUs you can have multiple such targets.
3953
3954 We'll start by looking at how to examine the targets you have,
3955 then look at how to add one more target and how to configure it.
3956
3957 @section Target List
3958 @cindex target, current
3959 @cindex target, list
3960
3961 All targets that have been set up are part of a list,
3962 where each member has a name.
3963 That name should normally be the same as the TAP name.
3964 You can display the list with the @command{targets}
3965 (plural!) command.
3966 This display often has only one CPU; here's what it might
3967 look like with more than one:
3968 @verbatim
3969 TargetName Type Endian TapName State
3970 -- ------------------ ---------- ------ ------------------ ------------
3971 0* at91rm9200.cpu arm920t little at91rm9200.cpu running
3972 1 MyTarget cortex_m little mychip.foo tap-disabled
3973 @end verbatim
3974
3975 One member of that list is the @dfn{current target}, which
3976 is implicitly referenced by many commands.
3977 It's the one marked with a @code{*} near the target name.
3978 In particular, memory addresses often refer to the address
3979 space seen by that current target.
3980 Commands like @command{mdw} (memory display words)
3981 and @command{flash erase_address} (erase NOR flash blocks)
3982 are examples; and there are many more.
3983
3984 Several commands let you examine the list of targets:
3985
3986 @deffn Command {target current}
3987 Returns the name of the current target.
3988 @end deffn
3989
3990 @deffn Command {target names}
3991 Lists the names of all current targets in the list.
3992 @example
3993 foreach t [target names] @{
3994 puts [format "Target: %s\n" $t]
3995 @}
3996 @end example
3997 @end deffn
3998
3999 @c yep, "target list" would have been better.
4000 @c plus maybe "target setdefault".
4001
4002 @deffn Command targets [name]
4003 @emph{Note: the name of this command is plural. Other target
4004 command names are singular.}
4005
4006 With no parameter, this command displays a table of all known
4007 targets in a user friendly form.
4008
4009 With a parameter, this command sets the current target to
4010 the given target with the given @var{name}; this is
4011 only relevant on boards which have more than one target.
4012 @end deffn
4013
4014 @section Target CPU Types
4015 @cindex target type
4016 @cindex CPU type
4017
4018 Each target has a @dfn{CPU type}, as shown in the output of
4019 the @command{targets} command. You need to specify that type
4020 when calling @command{target create}.
4021 The CPU type indicates more than just the instruction set.
4022 It also indicates how that instruction set is implemented,
4023 what kind of debug support it integrates,
4024 whether it has an MMU (and if so, what kind),
4025 what core-specific commands may be available
4026 (@pxref{Architecture and Core Commands}),
4027 and more.
4028
4029 It's easy to see what target types are supported,
4030 since there's a command to list them.
4031
4032 @anchor{targettypes}
4033 @deffn Command {target types}
4034 Lists all supported target types.
4035 At this writing, the supported CPU types are:
4036
4037 @itemize @bullet
4038 @item @code{arm11} -- this is a generation of ARMv6 cores
4039 @item @code{arm720t} -- this is an ARMv4 core with an MMU
4040 @item @code{arm7tdmi} -- this is an ARMv4 core
4041 @item @code{arm920t} -- this is an ARMv4 core with an MMU
4042 @item @code{arm926ejs} -- this is an ARMv5 core with an MMU
4043 @item @code{arm966e} -- this is an ARMv5 core
4044 @item @code{arm9tdmi} -- this is an ARMv4 core
4045 @item @code{avr} -- implements Atmel's 8-bit AVR instruction set.
4046 (Support for this is preliminary and incomplete.)
4047 @item @code{cortex_a} -- this is an ARMv7 core with an MMU
4048 @item @code{cortex_m} -- this is an ARMv7 core, supporting only the
4049 compact Thumb2 instruction set.
4050 @item @code{dragonite} -- resembles arm966e
4051 @item @code{dsp563xx} -- implements Freescale's 24-bit DSP.
4052 (Support for this is still incomplete.)
4053 @item @code{fa526} -- resembles arm920 (w/o Thumb)
4054 @item @code{feroceon} -- resembles arm926
4055 @item @code{mips_m4k} -- a MIPS core
4056 @item @code{xscale} -- this is actually an architecture,
4057 not a CPU type. It is based on the ARMv5 architecture.
4058 @item @code{openrisc} -- this is an OpenRISC 1000 core.
4059 The current implementation supports three JTAG TAP cores:
4060 @itemize @minus
4061 @item @code{OpenCores TAP} (See: @url{http://opencores.org/project,jtag})
4062 @item @code{Altera Virtual JTAG TAP} (See: @url{http://www.altera.com/literature/ug/ug_virtualjtag.pdf})
4063 @item @code{Xilinx BSCAN_* virtual JTAG interface} (See: @url{http://www.xilinx.com/support/documentation/sw_manuals/xilinx14_2/spartan6_hdl.pdf})
4064 @end itemize
4065 And two debug interfaces cores:
4066 @itemize @minus
4067 @item @code{Advanced debug interface} (See: @url{http://opencores.org/project,adv_debug_sys})
4068 @item @code{SoC Debug Interface} (See: @url{http://opencores.org/project,dbg_interface})
4069 @end itemize
4070 @end itemize
4071 @end deffn
4072
4073 To avoid being confused by the variety of ARM based cores, remember
4074 this key point: @emph{ARM is a technology licencing company}.
4075 (See: @url{http://www.arm.com}.)
4076 The CPU name used by OpenOCD will reflect the CPU design that was
4077 licenced, not a vendor brand which incorporates that design.
4078 Name prefixes like arm7, arm9, arm11, and cortex
4079 reflect design generations;
4080 while names like ARMv4, ARMv5, ARMv6, and ARMv7
4081 reflect an architecture version implemented by a CPU design.
4082
4083 @anchor{targetconfiguration}
4084 @section Target Configuration
4085
4086 Before creating a ``target'', you must have added its TAP to the scan chain.
4087 When you've added that TAP, you will have a @code{dotted.name}
4088 which is used to set up the CPU support.
4089 The chip-specific configuration file will normally configure its CPU(s)
4090 right after it adds all of the chip's TAPs to the scan chain.
4091
4092 Although you can set up a target in one step, it's often clearer if you
4093 use shorter commands and do it in two steps: create it, then configure
4094 optional parts.
4095 All operations on the target after it's created will use a new
4096 command, created as part of target creation.
4097
4098 The two main things to configure after target creation are
4099 a work area, which usually has target-specific defaults even
4100 if the board setup code overrides them later;
4101 and event handlers (@pxref{targetevents,,Target Events}), which tend
4102 to be much more board-specific.
4103 The key steps you use might look something like this
4104
4105 @example
4106 target create MyTarget cortex_m -chain-position mychip.cpu
4107 $MyTarget configure -work-area-phys 0x08000 -work-area-size 8096
4108 $MyTarget configure -event reset-deassert-pre @{ jtag_rclk 5 @}
4109 $MyTarget configure -event reset-init @{ myboard_reinit @}
4110 @end example
4111
4112 You should specify a working area if you can; typically it uses some
4113 on-chip SRAM.
4114 Such a working area can speed up many things, including bulk
4115 writes to target memory;
4116 flash operations like checking to see if memory needs to be erased;
4117 GDB memory checksumming;
4118 and more.
4119
4120 @quotation Warning
4121 On more complex chips, the work area can become
4122 inaccessible when application code
4123 (such as an operating system)
4124 enables or disables the MMU.
4125 For example, the particular MMU context used to acess the virtual
4126 address will probably matter ... and that context might not have
4127 easy access to other addresses needed.
4128 At this writing, OpenOCD doesn't have much MMU intelligence.
4129 @end quotation
4130
4131 It's often very useful to define a @code{reset-init} event handler.
4132 For systems that are normally used with a boot loader,
4133 common tasks include updating clocks and initializing memory
4134 controllers.
4135 That may be needed to let you write the boot loader into flash,
4136 in order to ``de-brick'' your board; or to load programs into
4137 external DDR memory without having run the boot loader.
4138
4139 @deffn Command {target create} target_name type configparams...
4140 This command creates a GDB debug target that refers to a specific JTAG tap.
4141 It enters that target into a list, and creates a new
4142 command (@command{@var{target_name}}) which is used for various
4143 purposes including additional configuration.
4144
4145 @itemize @bullet
4146 @item @var{target_name} ... is the name of the debug target.
4147 By convention this should be the same as the @emph{dotted.name}
4148 of the TAP associated with this target, which must be specified here
4149 using the @code{-chain-position @var{dotted.name}} configparam.
4150
4151 This name is also used to create the target object command,
4152 referred to here as @command{$target_name},
4153 and in other places the target needs to be identified.
4154 @item @var{type} ... specifies the target type. @xref{targettypes,,target types}.
4155 @item @var{configparams} ... all parameters accepted by
4156 @command{$target_name configure} are permitted.
4157 If the target is big-endian, set it here with @code{-endian big}.
4158
4159 You @emph{must} set the @code{-chain-position @var{dotted.name}} here.
4160 @end itemize
4161 @end deffn
4162
4163 @deffn Command {$target_name configure} configparams...
4164 The options accepted by this command may also be
4165 specified as parameters to @command{target create}.
4166 Their values can later be queried one at a time by
4167 using the @command{$target_name cget} command.
4168
4169 @emph{Warning:} changing some of these after setup is dangerous.
4170 For example, moving a target from one TAP to another;
4171 and changing its endianness.
4172
4173 @itemize @bullet
4174
4175 @item @code{-chain-position} @var{dotted.name} -- names the TAP
4176 used to access this target.
4177
4178 @item @code{-endian} (@option{big}|@option{little}) -- specifies
4179 whether the CPU uses big or little endian conventions
4180
4181 @item @code{-event} @var{event_name} @var{event_body} --
4182 @xref{targetevents,,Target Events}.
4183 Note that this updates a list of named event handlers.
4184 Calling this twice with two different event names assigns
4185 two different handlers, but calling it twice with the
4186 same event name assigns only one handler.
4187
4188 @item @code{-work-area-backup} (@option{0}|@option{1}) -- says
4189 whether the work area gets backed up; by default,
4190 @emph{it is not backed up.}
4191 When possible, use a working_area that doesn't need to be backed up,
4192 since performing a backup slows down operations.
4193 For example, the beginning of an SRAM block is likely to
4194 be used by most build systems, but the end is often unused.
4195
4196 @item @code{-work-area-size} @var{size} -- specify work are size,
4197 in bytes. The same size applies regardless of whether its physical
4198 or virtual address is being used.
4199
4200 @item @code{-work-area-phys} @var{address} -- set the work area
4201 base @var{address} to be used when no MMU is active.
4202
4203 @item @code{-work-area-virt} @var{address} -- set the work area
4204 base @var{address} to be used when an MMU is active.
4205 @emph{Do not specify a value for this except on targets with an MMU.}
4206 The value should normally correspond to a static mapping for the
4207 @code{-work-area-phys} address, set up by the current operating system.
4208
4209 @anchor{rtostype}
4210 @item @code{-rtos} @var{rtos_type} -- enable rtos support for target,
4211 @var{rtos_type} can be one of @option{auto}|@option{eCos}|@option{ThreadX}|
4212 @option{FreeRTOS}|@option{linux}|@option{ChibiOS}|@option{embKernel}|@option{mqx}
4213 @xref{gdbrtossupport,,RTOS Support}.
4214
4215 @end itemize
4216 @end deffn
4217
4218 @section Other $target_name Commands
4219 @cindex object command
4220
4221 The Tcl/Tk language has the concept of object commands,
4222 and OpenOCD adopts that same model for targets.
4223
4224 A good Tk example is a on screen button.
4225 Once a button is created a button
4226 has a name (a path in Tk terms) and that name is useable as a first
4227 class command. For example in Tk, one can create a button and later
4228 configure it like this:
4229
4230 @example
4231 # Create
4232 button .foobar -background red -command @{ foo @}
4233 # Modify
4234 .foobar configure -foreground blue
4235 # Query
4236 set x [.foobar cget -background]
4237 # Report
4238 puts [format "The button is %s" $x]
4239 @end example
4240
4241 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
4242 button, and its object commands are invoked the same way.
4243
4244 @example
4245 str912.cpu mww 0x1234 0x42
4246 omap3530.cpu mww 0x5555 123
4247 @end example
4248
4249 The commands supported by OpenOCD target objects are:
4250
4251 @deffn Command {$target_name arp_examine}
4252 @deffnx Command {$target_name arp_halt}
4253 @deffnx Command {$target_name arp_poll}
4254 @deffnx Command {$target_name arp_reset}
4255 @deffnx Command {$target_name arp_waitstate}
4256 Internal OpenOCD scripts (most notably @file{startup.tcl})
4257 use these to deal with specific reset cases.
4258 They are not otherwise documented here.
4259 @end deffn
4260
4261 @deffn Command {$target_name array2mem} arrayname width address count
4262 @deffnx Command {$target_name mem2array} arrayname width address count
4263 These provide an efficient script-oriented interface to memory.
4264 The @code{array2mem} primitive writes bytes, halfwords, or words;
4265 while @code{mem2array} reads them.
4266 In both cases, the TCL side uses an array, and
4267 the target side uses raw memory.
4268
4269 The efficiency comes from enabling the use of
4270 bulk JTAG data transfer operations.
4271 The script orientation comes from working with data
4272 values that are packaged for use by TCL scripts;
4273 @command{mdw} type primitives only print data they retrieve,
4274 and neither store nor return those values.
4275
4276 @itemize
4277 @item @var{arrayname} ... is the name of an array variable
4278 @item @var{width} ... is 8/16/32 - indicating the memory access size
4279 @item @var{address} ... is the target memory address
4280 @item @var{count} ... is the number of elements to process
4281 @end itemize
4282 @end deffn
4283
4284 @deffn Command {$target_name cget} queryparm
4285 Each configuration parameter accepted by
4286 @command{$target_name configure}
4287 can be individually queried, to return its current value.
4288 The @var{queryparm} is a parameter name
4289 accepted by that command, such as @code{-work-area-phys}.
4290 There are a few special cases:
4291
4292 @itemize @bullet
4293 @item @code{-event} @var{event_name} -- returns the handler for the
4294 event named @var{event_name}.
4295 This is a special case because setting a handler requires
4296 two parameters.
4297 @item @code{-type} -- returns the target type.
4298 This is a special case because this is set using
4299 @command{target create} and can't be changed
4300 using @command{$target_name configure}.
4301 @end itemize
4302
4303 For example, if you wanted to summarize information about
4304 all the targets you might use something like this:
4305
4306 @example
4307 foreach name [target names] @{
4308 set y [$name cget -endian]
4309 set z [$name cget -type]
4310 puts [format "Chip %d is %s, Endian: %s, type: %s" \
4311 $x $name $y $z]
4312 @}
4313 @end example
4314 @end deffn
4315
4316 @anchor{targetcurstate}
4317 @deffn Command {$target_name curstate}
4318 Displays the current target state:
4319 @code{debug-running},
4320 @code{halted},
4321 @code{reset},
4322 @code{running}, or @code{unknown}.
4323 (Also, @pxref{eventpolling,,Event Polling}.)
4324 @end deffn
4325
4326 @deffn Command {$target_name eventlist}
4327 Displays a table listing all event handlers
4328 currently associated with this target.
4329 @xref{targetevents,,Target Events}.
4330 @end deffn
4331
4332 @deffn Command {$target_name invoke-event} event_name
4333 Invokes the handler for the event named @var{event_name}.
4334 (This is primarily intended for use by OpenOCD framework
4335 code, for example by the reset code in @file{startup.tcl}.)
4336 @end deffn
4337
4338 @deffn Command {$target_name mdw} addr [count]
4339 @deffnx Command {$target_name mdh} addr [count]
4340 @deffnx Command {$target_name mdb} addr [count]
4341 Display contents of address @var{addr}, as
4342 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
4343 or 8-bit bytes (@command{mdb}).
4344 If @var{count} is specified, displays that many units.
4345 (If you want to manipulate the data instead of displaying it,
4346 see the @code{mem2array} primitives.)
4347 @end deffn
4348
4349 @deffn Command {$target_name mww} addr word
4350 @deffnx Command {$target_name mwh} addr halfword
4351 @deffnx Command {$target_name mwb} addr byte
4352 Writes the specified @var{word} (32 bits),
4353 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4354 at the specified address @var{addr}.
4355 @end deffn
4356
4357 @anchor{targetevents}
4358 @section Target Events
4359 @cindex target events
4360 @cindex events
4361 At various times, certain things can happen, or you want them to happen.
4362 For example:
4363 @itemize @bullet
4364 @item What should happen when GDB connects? Should your target reset?
4365 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
4366 @item Is using SRST appropriate (and possible) on your system?
4367 Or instead of that, do you need to issue JTAG commands to trigger reset?
4368 SRST usually resets everything on the scan chain, which can be inappropriate.
4369 @item During reset, do you need to write to certain memory locations
4370 to set up system clocks or
4371 to reconfigure the SDRAM?
4372 How about configuring the watchdog timer, or other peripherals,
4373 to stop running while you hold the core stopped for debugging?
4374 @end itemize
4375
4376 All of the above items can be addressed by target event handlers.
4377 These are set up by @command{$target_name configure -event} or
4378 @command{target create ... -event}.
4379
4380 The programmer's model matches the @code{-command} option used in Tcl/Tk
4381 buttons and events. The two examples below act the same, but one creates
4382 and invokes a small procedure while the other inlines it.
4383
4384 @example
4385 proc my_attach_proc @{ @} @{
4386 echo "Reset..."
4387 reset halt
4388 @}
4389 mychip.cpu configure -event gdb-attach my_attach_proc
4390 mychip.cpu configure -event gdb-attach @{
4391 echo "Reset..."
4392 # To make flash probe and gdb load to flash work
4393 # we need a reset init.
4394 reset init
4395 @}
4396 @end example
4397
4398 The following target events are defined:
4399
4400 @itemize @bullet
4401 @item @b{debug-halted}
4402 @* The target has halted for debug reasons (i.e.: breakpoint)
4403 @item @b{debug-resumed}
4404 @* The target has resumed (i.e.: gdb said run)
4405 @item @b{early-halted}
4406 @* Occurs early in the halt process
4407 @item @b{examine-start}
4408 @* Before target examine is called.
4409 @item @b{examine-end}
4410 @* After target examine is called with no errors.
4411 @item @b{gdb-attach}
4412 @* When GDB connects. This is before any communication with the target, so this
4413 can be used to set up the target so it is possible to probe flash. Probing flash
4414 is necessary during gdb connect if gdb load is to write the image to flash. Another
4415 use of the flash memory map is for GDB to automatically hardware/software breakpoints
4416 depending on whether the breakpoint is in RAM or read only memory.
4417 @item @b{gdb-detach}
4418 @* When GDB disconnects
4419 @item @b{gdb-end}
4420 @* When the target has halted and GDB is not doing anything (see early halt)
4421 @item @b{gdb-flash-erase-start}
4422 @* Before the GDB flash process tries to erase the flash (default is
4423 @code{reset init})
4424 @item @b{gdb-flash-erase-end}
4425 @* After the GDB flash process has finished erasing the flash
4426 @item @b{gdb-flash-write-start}
4427 @* Before GDB writes to the flash
4428 @item @b{gdb-flash-write-end}
4429 @* After GDB writes to the flash (default is @code{reset halt})
4430 @item @b{gdb-start}
4431 @* Before the target steps, gdb is trying to start/resume the target
4432 @item @b{halted}
4433 @* The target has halted
4434 @item @b{reset-assert-pre}
4435 @* Issued as part of @command{reset} processing
4436 after @command{reset_init} was triggered
4437 but before either SRST alone is re-asserted on the scan chain,
4438 or @code{reset-assert} is triggered.
4439 @item @b{reset-assert}
4440 @* Issued as part of @command{reset} processing
4441 after @command{reset-assert-pre} was triggered.
4442 When such a handler is present, cores which support this event will use
4443 it instead of asserting SRST.
4444 This support is essential for debugging with JTAG interfaces which
4445 don't include an SRST line (JTAG doesn't require SRST), and for
4446 selective reset on scan chains that have multiple targets.
4447 @item @b{reset-assert-post}
4448 @* Issued as part of @command{reset} processing
4449 after @code{reset-assert} has been triggered.
4450 or the target asserted SRST on the entire scan chain.
4451 @item @b{reset-deassert-pre}
4452 @* Issued as part of @command{reset} processing
4453 after @code{reset-assert-post} has been triggered.
4454 @item @b{reset-deassert-post}
4455 @* Issued as part of @command{reset} processing
4456 after @code{reset-deassert-pre} has been triggered
4457 and (if the target is using it) after SRST has been
4458 released on the scan chain.
4459 @item @b{reset-end}
4460 @* Issued as the final step in @command{reset} processing.
4461 @ignore
4462 @item @b{reset-halt-post}
4463 @* Currently not used
4464 @item @b{reset-halt-pre}
4465 @* Currently not used
4466 @end ignore
4467 @item @b{reset-init}
4468 @* Used by @b{reset init} command for board-specific initialization.
4469 This event fires after @emph{reset-deassert-post}.
4470
4471 This is where you would configure PLLs and clocking, set up DRAM so
4472 you can download programs that don't fit in on-chip SRAM, set up pin
4473 multiplexing, and so on.
4474 (You may be able to switch to a fast JTAG clock rate here, after
4475 the target clocks are fully set up.)
4476 @item @b{reset-start}
4477 @* Issued as part of @command{reset} processing
4478 before @command{reset_init} is called.
4479
4480 This is the most robust place to use @command{jtag_rclk}
4481 or @command{adapter_khz} to switch to a low JTAG clock rate,
4482 when reset disables PLLs needed to use a fast clock.
4483 @ignore
4484 @item @b{reset-wait-pos}
4485 @* Currently not used
4486 @item @b{reset-wait-pre}
4487 @* Currently not used
4488 @end ignore
4489 @item @b{resume-start}
4490 @* Before any target is resumed
4491 @item @b{resume-end}
4492 @* After all targets have resumed
4493 @item @b{resumed}
4494 @* Target has resumed
4495 @item @b{trace-config}
4496 @* After target hardware trace configuration was changed
4497 @end itemize
4498
4499 @node Flash Commands
4500 @chapter Flash Commands
4501
4502 OpenOCD has different commands for NOR and NAND flash;
4503 the ``flash'' command works with NOR flash, while
4504 the ``nand'' command works with NAND flash.
4505 This partially reflects different hardware technologies:
4506 NOR flash usually supports direct CPU instruction and data bus access,
4507 while data from a NAND flash must be copied to memory before it can be
4508 used. (SPI flash must also be copied to memory before use.)
4509 However, the documentation also uses ``flash'' as a generic term;
4510 for example, ``Put flash configuration in board-specific files''.
4511
4512 Flash Steps:
4513 @enumerate
4514 @item Configure via the command @command{flash bank}
4515 @* Do this in a board-specific configuration file,
4516 passing parameters as needed by the driver.
4517 @item Operate on the flash via @command{flash subcommand}
4518 @* Often commands to manipulate the flash are typed by a human, or run
4519 via a script in some automated way. Common tasks include writing a
4520 boot loader, operating system, or other data.
4521 @item GDB Flashing
4522 @* Flashing via GDB requires the flash be configured via ``flash
4523 bank'', and the GDB flash features be enabled.
4524 @xref{gdbconfiguration,,GDB Configuration}.
4525 @end enumerate
4526
4527 Many CPUs have the ablity to ``boot'' from the first flash bank.
4528 This means that misprogramming that bank can ``brick'' a system,
4529 so that it can't boot.
4530 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
4531 board by (re)installing working boot firmware.
4532
4533 @anchor{norconfiguration}
4534 @section Flash Configuration Commands
4535 @cindex flash configuration
4536
4537 @deffn {Config Command} {flash bank} name driver base size chip_width bus_width target [driver_options]
4538 Configures a flash bank which provides persistent storage
4539 for addresses from @math{base} to @math{base + size - 1}.
4540 These banks will often be visible to GDB through the target's memory map.
4541 In some cases, configuring a flash bank will activate extra commands;
4542 see the driver-specific documentation.
4543
4544 @itemize @bullet
4545 @item @var{name} ... may be used to reference the flash bank
4546 in other flash commands. A number is also available.
4547 @item @var{driver} ... identifies the controller driver
4548 associated with the flash bank being declared.
4549 This is usually @code{cfi} for external flash, or else
4550 the name of a microcontroller with embedded flash memory.
4551 @xref{flashdriverlist,,Flash Driver List}.
4552 @item @var{base} ... Base address of the flash chip.
4553 @item @var{size} ... Size of the chip, in bytes.
4554 For some drivers, this value is detected from the hardware.
4555 @item @var{chip_width} ... Width of the flash chip, in bytes;
4556 ignored for most microcontroller drivers.
4557 @item @var{bus_width} ... Width of the data bus used to access the
4558 chip, in bytes; ignored for most microcontroller drivers.
4559 @item @var{target} ... Names the target used to issue
4560 commands to the flash controller.
4561 @comment Actually, it's currently a controller-specific parameter...
4562 @item @var{driver_options} ... drivers may support, or require,
4563 additional parameters. See the driver-specific documentation
4564 for more information.
4565 @end itemize
4566 @quotation Note
4567 This command is not available after OpenOCD initialization has completed.
4568 Use it in board specific configuration files, not interactively.
4569 @end quotation
4570 @end deffn
4571
4572 @comment the REAL name for this command is "ocd_flash_banks"
4573 @comment less confusing would be: "flash list" (like "nand list")
4574 @deffn Command {flash banks}
4575 Prints a one-line summary of each device that was
4576 declared using @command{flash bank}, numbered from zero.
4577 Note that this is the @emph{plural} form;
4578 the @emph{singular} form is a very different command.
4579 @end deffn
4580
4581 @deffn Command {flash list}
4582 Retrieves a list of associative arrays for each device that was
4583 declared using @command{flash bank}, numbered from zero.
4584 This returned list can be manipulated easily from within scripts.
4585 @end deffn
4586
4587 @deffn Command {flash probe} num
4588 Identify the flash, or validate the parameters of the configured flash. Operation
4589 depends on the flash type.
4590 The @var{num} parameter is a value shown by @command{flash banks}.
4591 Most flash commands will implicitly @emph{autoprobe} the bank;
4592 flash drivers can distinguish between probing and autoprobing,
4593 but most don't bother.
4594 @end deffn
4595
4596 @section Erasing, Reading, Writing to Flash
4597 @cindex flash erasing
4598 @cindex flash reading
4599 @cindex flash writing
4600 @cindex flash programming
4601 @anchor{flashprogrammingcommands}
4602
4603 One feature distinguishing NOR flash from NAND or serial flash technologies
4604 is that for read access, it acts exactly like any other addressible memory.
4605 This means you can use normal memory read commands like @command{mdw} or
4606 @command{dump_image} with it, with no special @command{flash} subcommands.
4607 @xref{memoryaccess,,Memory access}, and @ref{imageaccess,,Image access}.
4608
4609 Write access works differently. Flash memory normally needs to be erased
4610 before it's written. Erasing a sector turns all of its bits to ones, and
4611 writing can turn ones into zeroes. This is why there are special commands
4612 for interactive erasing and writing, and why GDB needs to know which parts
4613 of the address space hold NOR flash memory.
4614
4615 @quotation Note
4616 Most of these erase and write commands leverage the fact that NOR flash
4617 chips consume target address space. They implicitly refer to the current
4618 JTAG target, and map from an address in that target's address space
4619 back to a flash bank.
4620 @comment In May 2009, those mappings may fail if any bank associated
4621 @comment with that target doesn't succesfuly autoprobe ... bug worth fixing?
4622 A few commands use abstract addressing based on bank and sector numbers,
4623 and don't depend on searching the current target and its address space.
4624 Avoid confusing the two command models.
4625 @end quotation
4626
4627 Some flash chips implement software protection against accidental writes,
4628 since such buggy writes could in some cases ``brick'' a system.
4629 For such systems, erasing and writing may require sector protection to be
4630 disabled first.
4631 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
4632 and AT91SAM7 on-chip flash.
4633 @xref{flashprotect,,flash protect}.
4634
4635 @deffn Command {flash erase_sector} num first last
4636 Erase sectors in bank @var{num}, starting at sector @var{first}
4637 up to and including @var{last}.
4638 Sector numbering starts at 0.
4639 Providing a @var{last} sector of @option{last}
4640 specifies "to the end of the flash bank".
4641 The @var{num} parameter is a value shown by @command{flash banks}.
4642 @end deffn
4643
4644 @deffn Command {flash erase_address} [@option{pad}] [@option{unlock}] address length
4645 Erase sectors starting at @var{address} for @var{length} bytes.
4646 Unless @option{pad} is specified, @math{address} must begin a
4647 flash sector, and @math{address + length - 1} must end a sector.
4648 Specifying @option{pad} erases extra data at the beginning and/or
4649 end of the specified region, as needed to erase only full sectors.
4650 The flash bank to use is inferred from the @var{address}, and
4651 the specified length must stay within that bank.
4652 As a special case, when @var{length} is zero and @var{address} is
4653 the start of the bank, the whole flash is erased.
4654 If @option{unlock} is specified, then the flash is unprotected
4655 before erase starts.
4656 @end deffn
4657
4658 @deffn Command {flash fillw} address word length
4659 @deffnx Command {flash fillh} address halfword length
4660 @deffnx Command {flash fillb} address byte length
4661 Fills flash memory with the specified @var{word} (32 bits),
4662 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4663 starting at @var{address} and continuing
4664 for @var{length} units (word/halfword/byte).
4665 No erasure is done before writing; when needed, that must be done
4666 before issuing this command.
4667 Writes are done in blocks of up to 1024 bytes, and each write is
4668 verified by reading back the data and comparing it to what was written.
4669 The flash bank to use is inferred from the @var{address} of
4670 each block, and the specified length must stay within that bank.
4671 @end deffn
4672 @comment no current checks for errors if fill blocks touch multiple banks!
4673
4674 @deffn Command {flash write_bank} num filename offset
4675 Write the binary @file{filename} to flash bank @var{num},
4676 starting at @var{offset} bytes from the beginning of the bank.
4677 The @var{num} parameter is a value shown by @command{flash banks}.
4678 @end deffn
4679
4680 @deffn Command {flash read_bank} num filename offset length
4681 Read @var{length} bytes from the flash bank @var{num} starting at @var{offset}
4682 and write the contents to the binary @file{filename}.
4683 The @var{num} parameter is a value shown by @command{flash banks}.
4684 @end deffn
4685
4686 @deffn Command {flash verify_bank} num filename offset
4687 Compare the contents of the binary file @var{filename} with the contents of the
4688 flash @var{num} starting at @var{offset}. Fails if the contents do not match.
4689 The @var{num} parameter is a value shown by @command{flash banks}.
4690 @end deffn
4691
4692 @deffn Command {flash write_image} [erase] [unlock] filename [offset] [type]
4693 Write the image @file{filename} to the current target's flash bank(s).
4694 Only loadable sections from the image are written.
4695 A relocation @var{offset} may be specified, in which case it is added
4696 to the base address for each section in the image.
4697 The file [@var{type}] can be specified
4698 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
4699 @option{elf} (ELF file), @option{s19} (Motorola s19).
4700 @option{mem}, or @option{builder}.
4701 The relevant flash sectors will be erased prior to programming
4702 if the @option{erase} parameter is given. If @option{unlock} is
4703 provided, then the flash banks are unlocked before erase and
4704 program. The flash bank to use is inferred from the address of
4705 each image section.
4706
4707 @quotation Warning
4708 Be careful using the @option{erase} flag when the flash is holding
4709 data you want to preserve.
4710 Portions of the flash outside those described in the image's
4711 sections might be erased with no notice.
4712 @itemize
4713 @item
4714 When a section of the image being written does not fill out all the
4715 sectors it uses, the unwritten parts of those sectors are necessarily
4716 also erased, because sectors can't be partially erased.
4717 @item
4718 Data stored in sector "holes" between image sections are also affected.
4719 For example, "@command{flash write_image erase ...}" of an image with
4720 one byte at the beginning of a flash bank and one byte at the end
4721 erases the entire bank -- not just the two sectors being written.
4722 @end itemize
4723 Also, when flash protection is important, you must re-apply it after
4724 it has been removed by the @option{unlock} flag.
4725 @end quotation
4726
4727 @end deffn
4728
4729 @section Other Flash commands
4730 @cindex flash protection
4731
4732 @deffn Command {flash erase_check} num
4733 Check erase state of sectors in flash bank @var{num},
4734 and display that status.
4735 The @var{num} parameter is a value shown by @command{flash banks}.
4736 @end deffn
4737
4738 @deffn Command {flash info} num
4739 Print info about flash bank @var{num}
4740 The @var{num} parameter is a value shown by @command{flash banks}.
4741 This command will first query the hardware, it does not print cached
4742 and possibly stale information.
4743 @end deffn
4744
4745 @anchor{flashprotect}
4746 @deffn Command {flash protect} num first last (@option{on}|@option{off})
4747 Enable (@option{on}) or disable (@option{off}) protection of flash sectors
4748 in flash bank @var{num}, starting at sector @var{first}
4749 and continuing up to and including @var{last}.
4750 Providing a @var{last} sector of @option{last}
4751 specifies "to the end of the flash bank".
4752 The @var{num} parameter is a value shown by @command{flash banks}.
4753 @end deffn
4754
4755 @deffn Command {flash padded_value} num value
4756 Sets the default value used for padding any image sections, This should
4757 normally match the flash bank erased value. If not specified by this
4758 comamnd or the flash driver then it defaults to 0xff.
4759 @end deffn
4760
4761 @anchor{program}
4762 @deffn Command {program} filename [verify] [reset] [exit] [offset]
4763 This is a helper script that simplifies using OpenOCD as a standalone
4764 programmer. The only required parameter is @option{filename}, the others are optional.
4765 @xref{Flash Programming}.
4766 @end deffn
4767
4768 @anchor{flashdriverlist}
4769 @section Flash Driver List
4770 As noted above, the @command{flash bank} command requires a driver name,
4771 and allows driver-specific options and behaviors.
4772 Some drivers also activate driver-specific commands.
4773
4774 @deffn {Flash Driver} virtual
4775 This is a special driver that maps a previously defined bank to another
4776 address. All bank settings will be copied from the master physical bank.
4777
4778 The @var{virtual} driver defines one mandatory parameters,
4779
4780 @itemize
4781 @item @var{master_bank} The bank that this virtual address refers to.
4782 @end itemize
4783
4784 So in the following example addresses 0xbfc00000 and 0x9fc00000 refer to
4785 the flash bank defined at address 0x1fc00000. Any cmds executed on
4786 the virtual banks are actually performed on the physical banks.
4787 @example
4788 flash bank $_FLASHNAME pic32mx 0x1fc00000 0 0 0 $_TARGETNAME
4789 flash bank vbank0 virtual 0xbfc00000 0 0 0 $_TARGETNAME $_FLASHNAME
4790 flash bank vbank1 virtual 0x9fc00000 0 0 0 $_TARGETNAME $_FLASHNAME
4791 @end example
4792 @end deffn
4793
4794 @subsection External Flash
4795
4796 @deffn {Flash Driver} cfi
4797 @cindex Common Flash Interface
4798 @cindex CFI
4799 The ``Common Flash Interface'' (CFI) is the main standard for
4800 external NOR flash chips, each of which connects to a
4801 specific external chip select on the CPU.
4802 Frequently the first such chip is used to boot the system.
4803 Your board's @code{reset-init} handler might need to
4804 configure additional chip selects using other commands (like: @command{mww} to
4805 configure a bus and its timings), or
4806 perhaps configure a GPIO pin that controls the ``write protect'' pin
4807 on the flash chip.
4808 The CFI driver can use a target-specific working area to significantly
4809 speed up operation.
4810
4811 The CFI driver can accept the following optional parameters, in any order:
4812
4813 @itemize
4814 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
4815 like AM29LV010 and similar types.
4816 @item @var{x16_as_x8} ... when a 16-bit flash is hooked up to an 8-bit bus.
4817 @item @var{bus_swap} ... when data bytes in a 16-bit flash needs to be swapped.
4818 @end itemize
4819
4820 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
4821 wide on a sixteen bit bus:
4822
4823 @example
4824 flash bank $_FLASHNAME cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
4825 flash bank $_FLASHNAME cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
4826 @end example
4827
4828 To configure one bank of 32 MBytes
4829 built from two sixteen bit (two byte) wide parts wired in parallel
4830 to create a thirty-two bit (four byte) bus with doubled throughput:
4831
4832 @example
4833 flash bank $_FLASHNAME cfi 0x00000000 0x02000000 2 4 $_TARGETNAME
4834 @end example
4835
4836 @c "cfi part_id" disabled
4837 @end deffn
4838
4839 @deffn {Flash Driver} jtagspi
4840 @cindex Generic JTAG2SPI driver
4841 @cindex SPI
4842 @cindex jtagspi
4843 @cindex bscan_spi
4844 Several FPGAs and CPLDs can retrieve their configuration (bitstream) from a
4845 SPI flash connected to them. To access this flash from the host, the device
4846 is first programmed with a special proxy bitstream that
4847 exposes the SPI flash on the device's JTAG interface. The flash can then be
4848 accessed through JTAG.
4849
4850 Since signaling between JTAG and SPI is compatible, all that is required for
4851 a proxy bitstream is to connect TDI-MOSI, TDO-MISO, TCK-CLK and activate
4852 the flash chip select when the JTAG state machine is in SHIFT-DR. Such
4853 a bitstream for several Xilinx FPGAs can be found in
4854 @file{contrib/loaders/flash/fpga/xilinx_bscan_spi.py}. It requires migen
4855 (@url{http://github.com/m-labs/migen}) and a Xilinx toolchain to build.
4856
4857 This flash bank driver requires a target on a JTAG tap and will access that
4858 tap directly. Since no support from the target is needed, the target can be a
4859 "testee" dummy. Since the target does not expose the flash memory
4860 mapping, target commands that would otherwise be expected to access the flash
4861 will not work. These include all @command{*_image} and
4862 @command{$target_name m*} commands as well as @command{program}. Equivalent
4863 functionality is available through the @command{flash write_bank},
4864 @command{flash read_bank}, and @command{flash verify_bank} commands.
4865
4866 @itemize
4867 @item @var{ir} ... is loaded into the JTAG IR to map the flash as the JTAG DR.
4868 For the bitstreams generated from @file{xilinx_bscan_spi.py} this is the
4869 @var{USER1} instruction.
4870 @item @var{dr_length} ... is the length of the DR register. This will be 1 for
4871 @file{xilinx_bscan_spi.py} bitstreams and most other cases.
4872 @end itemize
4873
4874 @example
4875 target create $_TARGETNAME testee -chain-position $_CHIPNAME.fpga
4876 set _XILINX_USER1 0x02
4877 set _DR_LENGTH 1
4878 flash bank $_FLASHNAME spi 0x0 0 0 0 $_TARGETNAME $_XILINX_USER1 $_DR_LENGTH
4879 @end example
4880 @end deffn
4881
4882 @deffn {Flash Driver} lpcspifi
4883 @cindex NXP SPI Flash Interface
4884 @cindex SPIFI
4885 @cindex lpcspifi
4886 NXP's LPC43xx and LPC18xx families include a proprietary SPI
4887 Flash Interface (SPIFI) peripheral that can drive and provide
4888 memory mapped access to external SPI flash devices.
4889
4890 The lpcspifi driver initializes this interface and provides
4891 program and erase functionality for these serial flash devices.
4892 Use of this driver @b{requires} a working area of at least 1kB
4893 to be configured on the target device; more than this will
4894 significantly reduce flash programming times.
4895
4896 The setup command only requires the @var{base} parameter. All
4897 other parameters are ignored, and the flash size and layout
4898 are configured by the driver.
4899
4900 @example
4901 flash bank $_FLASHNAME lpcspifi 0x14000000 0 0 0 $_TARGETNAME
4902 @end example
4903
4904 @end deffn
4905
4906 @deffn {Flash Driver} stmsmi
4907 @cindex STMicroelectronics Serial Memory Interface
4908 @cindex SMI
4909 @cindex stmsmi
4910 Some devices form STMicroelectronics (e.g. STR75x MCU family,
4911 SPEAr MPU family) include a proprietary
4912 ``Serial Memory Interface'' (SMI) controller able to drive external
4913 SPI flash devices.
4914 Depending on specific device and board configuration, up to 4 external
4915 flash devices can be connected.
4916
4917 SMI makes the flash content directly accessible in the CPU address
4918 space; each external device is mapped in a memory bank.
4919 CPU can directly read data, execute code and boot from SMI banks.
4920 Normal OpenOCD commands like @command{mdw} can be used to display
4921 the flash content.
4922
4923 The setup command only requires the @var{base} parameter in order
4924 to identify the memory bank.
4925 All other parameters are ignored. Additional information, like
4926 flash size, are detected automatically.
4927
4928 @example
4929 flash bank $_FLASHNAME stmsmi 0xf8000000 0 0 0 $_TARGETNAME
4930 @end example
4931
4932 @end deffn
4933
4934 @deffn {Flash Driver} mrvlqspi
4935 This driver supports QSPI flash controller of Marvell's Wireless
4936 Microcontroller platform.
4937
4938 The flash size is autodetected based on the table of known JEDEC IDs
4939 hardcoded in the OpenOCD sources.
4940
4941 @example
4942 flash bank $_FLASHNAME mrvlqspi 0x0 0 0 0 $_TARGETNAME 0x46010000
4943 @end example
4944
4945 @end deffn
4946
4947 @subsection Internal Flash (Microcontrollers)
4948
4949 @deffn {Flash Driver} aduc702x
4950 The ADUC702x analog microcontrollers from Analog Devices
4951 include internal flash and use ARM7TDMI cores.
4952 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
4953 The setup command only requires the @var{target} argument
4954 since all devices in this family have the same memory layout.
4955
4956 @example
4957 flash bank $_FLASHNAME aduc702x 0 0 0 0 $_TARGETNAME
4958 @end example
4959 @end deffn
4960
4961 @anchor{at91samd}
4962 @deffn {Flash Driver} at91samd
4963 @cindex at91samd
4964 All members of the ATSAMD, ATSAMR, ATSAML and ATSAMC microcontroller
4965 families from Atmel include internal flash and use ARM's Cortex-M0+ core.
4966 This driver uses the same cmd names/syntax as @xref{at91sam3}.
4967
4968 @deffn Command {at91samd chip-erase}
4969 Issues a complete Flash erase via the Device Service Unit (DSU). This can be
4970 used to erase a chip back to its factory state and does not require the
4971 processor to be halted.
4972 @end deffn
4973
4974 @deffn Command {at91samd set-security}
4975 Secures the Flash via the Set Security Bit (SSB) command. This prevents access
4976 to the Flash and can only be undone by using the chip-erase command which
4977 erases the Flash contents and turns off the security bit. Warning: at this
4978 time, openocd will not be able to communicate with a secured chip and it is
4979 therefore not possible to chip-erase it without using another tool.
4980
4981 @example
4982 at91samd set-security enable
4983 @end example
4984 @end deffn
4985
4986 @deffn Command {at91samd eeprom}
4987 Shows or sets the EEPROM emulation size configuration, stored in the User Row
4988 of the Flash. When setting, the EEPROM size must be specified in bytes and it
4989 must be one of the permitted sizes according to the datasheet. Settings are
4990 written immediately but only take effect on MCU reset. EEPROM emulation
4991 requires additional firmware support and the minumum EEPROM size may not be
4992 the same as the minimum that the hardware supports. Set the EEPROM size to 0
4993 in order to disable this feature.
4994
4995 @example
4996 at91samd eeprom
4997 at91samd eeprom 1024
4998 @end example
4999 @end deffn
5000
5001 @deffn Command {at91samd bootloader}
5002 Shows or sets the bootloader size configuration, stored in the User Row of the
5003 Flash. This is called the BOOTPROT region. When setting, the bootloader size
5004 must be specified in bytes and it must be one of the permitted sizes according
5005 to the datasheet. Settings are written immediately but only take effect on
5006 MCU reset. Setting the bootloader size to 0 disables bootloader protection.
5007
5008 @example
5009 at91samd bootloader
5010 at91samd bootloader 16384
5011 @end example
5012 @end deffn
5013
5014 @deffn Command {at91samd dsu_reset_deassert}
5015 This command releases internal reset held by DSU
5016 and prepares reset vector catch in case of reset halt.
5017 Command is used internally in event event reset-deassert-post.
5018 @end deffn
5019
5020 @end deffn
5021
5022 @anchor{at91sam3}
5023 @deffn {Flash Driver} at91sam3
5024 @cindex at91sam3
5025 All members of the AT91SAM3 microcontroller family from
5026 Atmel include internal flash and use ARM's Cortex-M3 core. The driver
5027 currently (6/22/09) recognizes the AT91SAM3U[1/2/4][C/E] chips. Note
5028 that the driver was orginaly developed and tested using the
5029 AT91SAM3U4E, using a SAM3U-EK eval board. Support for other chips in
5030 the family was cribbed from the data sheet. @emph{Note to future
5031 readers/updaters: Please remove this worrysome comment after other
5032 chips are confirmed.}
5033
5034 The AT91SAM3U4[E/C] (256K) chips have two flash banks; most other chips
5035 have one flash bank. In all cases the flash banks are at
5036 the following fixed locations:
5037
5038 @example
5039 # Flash bank 0 - all chips
5040 flash bank $_FLASHNAME at91sam3 0x00080000 0 1 1 $_TARGETNAME
5041 # Flash bank 1 - only 256K chips
5042 flash bank $_FLASHNAME at91sam3 0x00100000 0 1 1 $_TARGETNAME
5043 @end example
5044
5045 Internally, the AT91SAM3 flash memory is organized as follows.
5046 Unlike the AT91SAM7 chips, these are not used as parameters
5047 to the @command{flash bank} command:
5048
5049 @itemize
5050 @item @emph{N-Banks:} 256K chips have 2 banks, others have 1 bank.
5051 @item @emph{Bank Size:} 128K/64K Per flash bank
5052 @item @emph{Sectors:} 16 or 8 per bank
5053 @item @emph{SectorSize:} 8K Per Sector
5054 @item @emph{PageSize:} 256 bytes per page. Note that OpenOCD operates on 'sector' sizes, not page sizes.
5055 @end itemize
5056
5057 The AT91SAM3 driver adds some additional commands:
5058
5059 @deffn Command {at91sam3 gpnvm}
5060 @deffnx Command {at91sam3 gpnvm clear} number
5061 @deffnx Command {at91sam3 gpnvm set} number
5062 @deffnx Command {at91sam3 gpnvm show} [@option{all}|number]
5063 With no parameters, @command{show} or @command{show all},
5064 shows the status of all GPNVM bits.
5065 With @command{show} @var{number}, displays that bit.
5066
5067 With @command{set} @var{number} or @command{clear} @var{number},
5068 modifies that GPNVM bit.
5069 @end deffn
5070
5071 @deffn Command {at91sam3 info}
5072 This command attempts to display information about the AT91SAM3
5073 chip. @emph{First} it read the @code{CHIPID_CIDR} [address 0x400e0740, see
5074 Section 28.2.1, page 505 of the AT91SAM3U 29/may/2009 datasheet,
5075 document id: doc6430A] and decodes the values. @emph{Second} it reads the
5076 various clock configuration registers and attempts to display how it
5077 believes the chip is configured. By default, the SLOWCLK is assumed to
5078 be 32768 Hz, see the command @command{at91sam3 slowclk}.
5079 @end deffn
5080
5081 @deffn Command {at91sam3 slowclk} [value]
5082 This command shows/sets the slow clock frequency used in the
5083 @command{at91sam3 info} command calculations above.
5084 @end deffn
5085 @end deffn
5086
5087 @deffn {Flash Driver} at91sam4
5088 @cindex at91sam4
5089 All members of the AT91SAM4 microcontroller family from
5090 Atmel include internal flash and use ARM's Cortex-M4 core.
5091 This driver uses the same cmd names/syntax as @xref{at91sam3}.
5092 @end deffn
5093
5094 @deffn {Flash Driver} at91sam4l
5095 @cindex at91sam4l
5096 All members of the AT91SAM4L microcontroller family from
5097 Atmel include internal flash and use ARM's Cortex-M4 core.
5098 This driver uses the same cmd names/syntax as @xref{at91sam3}.
5099
5100 The AT91SAM4L driver adds some additional commands:
5101 @deffn Command {at91sam4l smap_reset_deassert}
5102 This command releases internal reset held by SMAP
5103 and prepares reset vector catch in case of reset halt.
5104 Command is used internally in event event reset-deassert-post.
5105 @end deffn
5106 @end deffn
5107
5108 @deffn {Flash Driver} atsamv
5109 @cindex atsamv
5110 All members of the ATSAMV, ATSAMS, and ATSAME families from
5111 Atmel include internal flash and use ARM's Cortex-M7 core.
5112 This driver uses the same cmd names/syntax as @xref{at91sam3}.
5113 @end deffn
5114
5115 @deffn {Flash Driver} at91sam7
5116 All members of the AT91SAM7 microcontroller family from Atmel include
5117 internal flash and use ARM7TDMI cores. The driver automatically
5118 recognizes a number of these chips using the chip identification
5119 register, and autoconfigures itself.
5120
5121 @example
5122 flash bank $_FLASHNAME at91sam7 0 0 0 0 $_TARGETNAME
5123 @end example
5124
5125 For chips which are not recognized by the controller driver, you must
5126 provide additional parameters in the following order:
5127
5128 @itemize
5129 @item @var{chip_model} ... label used with @command{flash info}
5130 @item @var{banks}
5131 @item @var{sectors_per_bank}
5132 @item @var{pages_per_sector}
5133 @item @var{pages_size}
5134 @item @var{num_nvm_bits}
5135 @item @var{freq_khz} ... required if an external clock is provided,
5136 optional (but recommended) when the oscillator frequency is known
5137 @end itemize
5138
5139 It is recommended that you provide zeroes for all of those values
5140 except the clock frequency, so that everything except that frequency
5141 will be autoconfigured.
5142 Knowing the frequency helps ensure correct timings for flash access.
5143
5144 The flash controller handles erases automatically on a page (128/256 byte)
5145 basis, so explicit erase commands are not necessary for flash programming.
5146 However, there is an ``EraseAll`` command that can erase an entire flash
5147 plane (of up to 256KB), and it will be used automatically when you issue
5148 @command{flash erase_sector} or @command{flash erase_address} commands.
5149
5150 @deffn Command {at91sam7 gpnvm} bitnum (@option{set}|@option{clear})
5151 Set or clear a ``General Purpose Non-Volatile Memory'' (GPNVM)
5152 bit for the processor. Each processor has a number of such bits,
5153 used for controlling features such as brownout detection (so they
5154 are not truly general purpose).
5155 @quotation Note
5156 This assumes that the first flash bank (number 0) is associated with
5157 the appropriate at91sam7 target.
5158 @end quotation
5159 @end deffn
5160 @end deffn
5161
5162 @deffn {Flash Driver} avr
5163 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
5164 @emph{The current implementation is incomplete.}
5165 @comment - defines mass_erase ... pointless given flash_erase_address
5166 @end deffn
5167
5168 @deffn {Flash Driver} efm32
5169 All members of the EFM32 microcontroller family from Energy Micro include
5170 internal flash and use ARM Cortex M3 cores. The driver automatically recognizes
5171 a number of these chips using the chip identification register, and
5172 autoconfigures itself.
5173 @example
5174 flash bank $_FLASHNAME efm32 0 0 0 0 $_TARGETNAME
5175 @end example
5176 @emph{The current implementation is incomplete. Unprotecting flash pages is not
5177 supported.}
5178 @end deffn
5179
5180 @deffn {Flash Driver} fm3
5181 All members of the FM3 microcontroller family from Fujitsu
5182 include internal flash and use ARM Cortex M3 cores.
5183 The @var{fm3} driver uses the @var{target} parameter to select the
5184 correct bank config, it can currently be one of the following:
5185 @code{mb9bfxx1.cpu}, @code{mb9bfxx2.cpu}, @code{mb9bfxx3.cpu},
5186 @code{mb9bfxx4.cpu}, @code{mb9bfxx5.cpu} or @code{mb9bfxx6.cpu}.
5187
5188 @example
5189 flash bank $_FLASHNAME fm3 0 0 0 0 $_TARGETNAME
5190 @end example
5191 @end deffn
5192
5193 @deffn {Flash Driver} kinetis
5194 @cindex kinetis
5195 Kx and KLx members of the Kinetis microcontroller family from Freescale include
5196 internal flash and use ARM Cortex M0+ or M4 cores. The driver automatically
5197 recognizes flash size and a number of flash banks (1-4) using the chip
5198 identification register, and autoconfigures itself.
5199
5200 @example
5201 flash bank $_FLASHNAME kinetis 0 0 0 0 $_TARGETNAME
5202 @end example
5203
5204 @deffn Command {kinetis mdm check_security}
5205 Checks status of device security lock. Used internally in examine-end event.
5206 @end deffn
5207
5208 @deffn Command {kinetis mdm mass_erase}
5209 Issues a complete Flash erase via the MDM-AP.
5210 This can be used to erase a chip back to its factory state.
5211 Command removes security lock from a device (use of SRST highly recommended).
5212 It does not require the processor to be halted.
5213 @end deffn
5214
5215 @deffn Command {kinetis nvm_partition}
5216 For FlexNVM devices only (KxxDX and KxxFX).
5217 Command shows or sets data flash or EEPROM backup size in kilobytes,
5218 sets two EEPROM blocks sizes in bytes and enables/disables loading
5219 of EEPROM contents to FlexRAM during reset.
5220
5221 For details see device reference manual, Flash Memory Module,
5222 Program Partition command.
5223
5224 Setting is possible only once after mass_erase.
5225 Reset the device after partition setting.
5226
5227 Show partition size:
5228 @example
5229 kinetis nvm_partition info
5230 @end example
5231
5232 Set 32 KB data flash, rest of FlexNVM is EEPROM backup. EEPROM has two blocks
5233 of 512 and 1536 bytes and its contents is loaded to FlexRAM during reset:
5234 @example
5235 kinetis nvm_partition dataflash 32 512 1536 on
5236 @end example
5237
5238 Set 16 KB EEPROM backup, rest of FlexNVM is a data flash. EEPROM has two blocks
5239 of 1024 bytes and its contents is not loaded to FlexRAM during reset:
5240 @example
5241 kinetis nvm_partition eebkp 16 1024 1024 off
5242 @end example
5243 @end deffn
5244
5245 @deffn Command {kinetis disable_wdog}
5246 For Kx devices only (KLx has different COP watchdog, it is not supported).
5247 Command disables watchdog timer.
5248 @end deffn
5249 @end deffn
5250
5251 @deffn {Flash Driver} fm4
5252 All members of the FM4 microcontroller family from Spansion (formerly Fujitsu)
5253 include internal flash and use ARM Cortex-M4 cores.
5254 The @var{fm4} driver uses a @var{family} parameter to select the
5255 correct bank config, it can currently be one of the following:
5256 @code{MB9BFx64}, @code{MB9BFx65}, @code{MB9BFx66}, @code{MB9BFx67}, @code{MB9BFx68},
5257 @code{S6E2Cx8}, @code{S6E2Cx9}, @code{S6E2CxA} or @code{S6E2Dx},
5258 with @code{x} treated as wildcard and otherwise case (and any trailing
5259 characters) ignored.
5260
5261 @example
5262 flash bank $@{_FLASHNAME@}0 fm4 0x00000000 0 0 0 $_TARGETNAME S6E2CCAJ0A
5263 flash bank $@{_FLASHNAME@}1 fm4 0x00100000 0 0 0 $_TARGETNAME S6E2CCAJ0A
5264 @end example
5265 @emph{The current implementation is incomplete. Protection is not supported,
5266 nor is Chip Erase (only Sector Erase is implemented).}
5267 @end deffn
5268
5269 @deffn {Flash Driver} lpc2000
5270 This is the driver to support internal flash of all members of the
5271 LPC11(x)00 and LPC1300 microcontroller families and most members of
5272 the LPC800, LPC1500, LPC1700, LPC1800, LPC2000, LPC4000 and LPC54100
5273 microcontroller families from NXP.
5274
5275 @quotation Note
5276 There are LPC2000 devices which are not supported by the @var{lpc2000}
5277 driver:
5278 The LPC2888 is supported by the @var{lpc288x} driver.
5279 The LPC29xx family is supported by the @var{lpc2900} driver.
5280 @end quotation
5281
5282 The @var{lpc2000} driver defines two mandatory and one optional parameters,
5283 which must appear in the following order:
5284
5285 @itemize
5286 @item @var{variant} ... required, may be
5287 @option{lpc2000_v1} (older LPC21xx and LPC22xx)
5288 @option{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
5289 @option{lpc1700} (LPC175x and LPC176x and LPC177x/8x)
5290 @option{lpc4300} - available also as @option{lpc1800} alias (LPC18x[2357] and
5291 LPC43x[2357])
5292 @option{lpc800} (LPC8xx)
5293 @option{lpc1100} (LPC11(x)xx and LPC13xx)
5294 @option{lpc1500} (LPC15xx)
5295 @option{lpc54100} (LPC541xx)
5296 @option{lpc4000} (LPC40xx)
5297 or @option{auto} - automatically detects flash variant and size for LPC11(x)00,
5298 LPC8xx, LPC13xx, LPC17xx and LPC40xx
5299 @item @var{clock_kHz} ... the frequency, in kiloHertz,
5300 at which the core is running
5301 @item @option{calc_checksum} ... optional (but you probably want to provide this!),
5302 telling the driver to calculate a valid checksum for the exception vector table.
5303 @quotation Note
5304 If you don't provide @option{calc_checksum} when you're writing the vector
5305 table, the boot ROM will almost certainly ignore your flash image.
5306 However, if you do provide it,
5307 with most tool chains @command{verify_image} will fail.
5308 @end quotation
5309 @end itemize
5310
5311 LPC flashes don't require the chip and bus width to be specified.
5312
5313 @example
5314 flash bank $_FLASHNAME lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
5315 lpc2000_v2 14765 calc_checksum
5316 @end example
5317
5318 @deffn {Command} {lpc2000 part_id} bank
5319 Displays the four byte part identifier associated with
5320 the specified flash @var{bank}.
5321 @end deffn
5322 @end deffn
5323
5324 @deffn {Flash Driver} lpc288x
5325 The LPC2888 microcontroller from NXP needs slightly different flash
5326 support from its lpc2000 siblings.
5327 The @var{lpc288x} driver defines one mandatory parameter,
5328 the programming clock rate in Hz.
5329 LPC flashes don't require the chip and bus width to be specified.
5330
5331 @example
5332 flash bank $_FLASHNAME lpc288x 0 0 0 0 $_TARGETNAME 12000000
5333 @end example
5334 @end deffn
5335
5336 @deffn {Flash Driver} lpc2900
5337 This driver supports the LPC29xx ARM968E based microcontroller family
5338 from NXP.
5339
5340 The predefined parameters @var{base}, @var{size}, @var{chip_width} and
5341 @var{bus_width} of the @code{flash bank} command are ignored. Flash size and
5342 sector layout are auto-configured by the driver.
5343 The driver has one additional mandatory parameter: The CPU clock rate
5344 (in kHz) at the time the flash operations will take place. Most of the time this
5345 will not be the crystal frequency, but a higher PLL frequency. The
5346 @code{reset-init} event handler in the board script is usually the place where
5347 you start the PLL.
5348
5349 The driver rejects flashless devices (currently the LPC2930).
5350
5351 The EEPROM in LPC2900 devices is not mapped directly into the address space.
5352 It must be handled much more like NAND flash memory, and will therefore be
5353 handled by a separate @code{lpc2900_eeprom} driver (not yet available).
5354
5355 Sector protection in terms of the LPC2900 is handled transparently. Every time a
5356 sector needs to be erased or programmed, it is automatically unprotected.
5357 What is shown as protection status in the @code{flash info} command, is
5358 actually the LPC2900 @emph{sector security}. This is a mechanism to prevent a
5359 sector from ever being erased or programmed again. As this is an irreversible
5360 mechanism, it is handled by a special command (@code{lpc2900 secure_sector}),
5361 and not by the standard @code{flash protect} command.
5362
5363 Example for a 125 MHz clock frequency:
5364 @example
5365 flash bank $_FLASHNAME lpc2900 0 0 0 0 $_TARGETNAME 125000
5366 @end example
5367
5368 Some @code{lpc2900}-specific commands are defined. In the following command list,
5369 the @var{bank} parameter is the bank number as obtained by the
5370 @code{flash banks} command.
5371
5372 @deffn Command {lpc2900 signature} bank
5373 Calculates a 128-bit hash value, the @emph{signature}, from the whole flash
5374 content. This is a hardware feature of the flash block, hence the calculation is
5375 very fast. You may use this to verify the content of a programmed device against
5376 a known signature.
5377 Example:
5378 @example
5379 lpc2900 signature 0
5380 signature: 0x5f40cdc8:0xc64e592e:0x10490f89:0x32a0f317
5381 @end example
5382 @end deffn
5383
5384 @deffn Command {lpc2900 read_custom} bank filename
5385 Reads the 912 bytes of customer information from the flash index sector, and
5386 saves it to a file in binary format.
5387 Example:
5388 @example
5389 lpc2900 read_custom 0 /path_to/customer_info.bin
5390 @end example
5391 @end deffn
5392
5393 The index sector of the flash is a @emph{write-only} sector. It cannot be
5394 erased! In order to guard against unintentional write access, all following
5395 commands need to be preceeded by a successful call to the @code{password}
5396 command:
5397
5398 @deffn Command {lpc2900 password} bank password
5399 You need to use this command right before each of the following commands:
5400 @code{lpc2900 write_custom}, @code{lpc2900 secure_sector},
5401 @code{lpc2900 secure_jtag}.
5402
5403 The password string is fixed to "I_know_what_I_am_doing".
5404 Example:
5405 @example
5406 lpc2900 password 0 I_know_what_I_am_doing
5407 Potentially dangerous operation allowed in next command!
5408 @end example
5409 @end deffn
5410
5411 @deffn Command {lpc2900 write_custom} bank filename type
5412 Writes the content of the file into the customer info space of the flash index
5413 sector. The filetype can be specified with the @var{type} field. Possible values
5414 for @var{type} are: @var{bin} (binary), @var{ihex} (Intel hex format),
5415 @var{elf} (ELF binary) or @var{s19} (Motorola S-records). The file must
5416 contain a single section, and the contained data length must be exactly
5417 912 bytes.
5418 @quotation Attention
5419 This cannot be reverted! Be careful!
5420 @end quotation
5421 Example:
5422 @example
5423 lpc2900 write_custom 0 /path_to/customer_info.bin bin
5424 @end example
5425 @end deffn
5426
5427 @deffn Command {lpc2900 secure_sector} bank first last
5428 Secures the sector range from @var{first} to @var{last} (including) against
5429 further program and erase operations. The sector security will be effective
5430 after the next power cycle.
5431 @quotation Attention
5432 This cannot be reverted! Be careful!
5433 @end quotation
5434 Secured sectors appear as @emph{protected} in the @code{flash info} command.
5435 Example:
5436 @example
5437 lpc2900 secure_sector 0 1 1
5438 flash info 0
5439 #0 : lpc2900 at 0x20000000, size 0x000c0000, (...)
5440 # 0: 0x00000000 (0x2000 8kB) not protected
5441 # 1: 0x00002000 (0x2000 8kB) protected
5442 # 2: 0x00004000 (0x2000 8kB) not protected
5443 @end example
5444 @end deffn
5445
5446 @deffn Command {lpc2900 secure_jtag} bank
5447 Irreversibly disable the JTAG port. The new JTAG security setting will be
5448 effective after the next power cycle.
5449 @quotation Attention
5450 This cannot be reverted! Be careful!
5451 @end quotation
5452 Examples:
5453 @example
5454 lpc2900 secure_jtag 0
5455 @end example
5456 @end deffn
5457 @end deffn
5458
5459 @deffn {Flash Driver} mdr
5460 This drivers handles the integrated NOR flash on Milandr Cortex-M
5461 based controllers. A known limitation is that the Info memory can't be
5462 read or verified as it's not memory mapped.
5463
5464 @example
5465 flash bank <name> mdr <base> <size> \
5466 0 0 <target#> @var{type} @var{page_count} @var{sec_count}
5467 @end example
5468
5469 @itemize @bullet
5470 @item @var{type} - 0 for main memory, 1 for info memory
5471 @item @var{page_count} - total number of pages
5472 @item @var{sec_count} - number of sector per page count
5473 @end itemize
5474
5475 Example usage:
5476 @example
5477 if @{ [info exists IMEMORY] && [string equal $IMEMORY true] @} @{
5478 flash bank $@{_CHIPNAME@}_info.flash mdr 0x00000000 0x01000 \
5479 0 0 $_TARGETNAME 1 1 4
5480 @} else @{
5481 flash bank $_CHIPNAME.flash mdr 0x00000000 0x20000 \
5482 0 0 $_TARGETNAME 0 32 4
5483 @}
5484 @end example
5485 @end deffn
5486
5487 @deffn {Flash Driver} niietcm4
5488 This drivers handles the integrated NOR flash on NIIET Cortex-M4
5489 based controllers. Flash size and sector layout are auto-configured by the driver.
5490 Main flash memory is called "Bootflash" and has main region and info region.
5491 Info region is NOT memory mapped by default,
5492 but it can replace first part of main region if needed.
5493 Full erase, single and block writes are supported for both main and info regions.
5494 There is additional not memory mapped flash called "Userflash", which
5495 also have division into regions: main and info.
5496 Purpose of userflash - to store system and user settings.
5497 Driver has special commands to perform operations with this memmory.
5498
5499 @example
5500 flash bank $_FLASHNAME niietcm4 0 0 0 0 $_TARGETNAME
5501 @end example
5502
5503 Some niietcm4-specific commands are defined:
5504
5505 @deffn Command {niietcm4 uflash_read_byte} bank ('main'|'info') address
5506 Read byte from main or info userflash region.
5507 @end deffn
5508
5509 @deffn Command {niietcm4 uflash_write_byte} bank ('main'|'info') address value
5510 Write byte to main or info userflash region.
5511 @end deffn
5512
5513 @deffn Command {niietcm4 uflash_full_erase} bank
5514 Erase all userflash including info region.
5515 @end deffn
5516
5517 @deffn Command {niietcm4 uflash_erase} bank ('main'|'info') first_sector last_sector
5518 Erase sectors of main or info userflash region, starting at sector first up to and including last.
5519 @end deffn
5520
5521 @deffn Command {niietcm4 uflash_protect_check} bank ('main'|'info')
5522 Check sectors protect.
5523 @end deffn
5524
5525 @deffn Command {niietcm4 uflash_protect} bank ('main'|'info') first_sector last_sector ('on'|'off')
5526 Protect sectors of main or info userflash region, starting at sector first up to and including last.
5527 @end deffn
5528
5529 @deffn Command {niietcm4 bflash_info_remap} bank ('on'|'off')
5530 Enable remapping bootflash info region to 0x00000000 (or 0x40000000 if external memory boot used).
5531 @end deffn
5532
5533 @deffn Command {niietcm4 extmem_cfg} bank ('gpioa'|'gpiob'|'gpioc'|'gpiod'|'gpioe'|'gpiof'|'gpiog'|'gpioh') pin_num ('func1'|'func3')
5534 Configure external memory interface for boot.
5535 @end deffn
5536
5537 @deffn Command {niietcm4 service_mode_erase} bank
5538 Perform emergency erase of all flash (bootflash and userflash).
5539 @end deffn
5540
5541 @deffn Command {niietcm4 driver_info} bank
5542 Show information about flash driver.
5543 @end deffn
5544
5545 @end deffn
5546
5547 @deffn {Flash Driver} nrf51
5548 All members of the nRF51 microcontroller families from Nordic Semiconductor
5549 include internal flash and use ARM Cortex-M0 core.
5550
5551 @example
5552 flash bank $_FLASHNAME nrf51 0 0x00000000 0 0 $_TARGETNAME
5553 @end example
5554
5555 Some nrf51-specific commands are defined:
5556
5557 @deffn Command {nrf51 mass_erase}
5558 Erases the contents of the code memory and user information
5559 configuration registers as well. It must be noted that this command
5560 works only for chips that do not have factory pre-programmed region 0
5561 code.
5562 @end deffn
5563
5564 @end deffn
5565
5566 @deffn {Flash Driver} ocl
5567 This driver is an implementation of the ``on chip flash loader''
5568 protocol proposed by Pavel Chromy.
5569
5570 It is a minimalistic command-response protocol intended to be used
5571 over a DCC when communicating with an internal or external flash
5572 loader running from RAM. An example implementation for AT91SAM7x is
5573 available in @file{contrib/loaders/flash/at91sam7x/}.
5574
5575 @example
5576 flash bank $_FLASHNAME ocl 0 0 0 0 $_TARGETNAME
5577 @end example
5578 @end deffn
5579
5580 @deffn {Flash Driver} pic32mx
5581 The PIC32MX microcontrollers are based on the MIPS 4K cores,
5582 and integrate flash memory.
5583
5584 @example
5585 flash bank $_FLASHNAME pix32mx 0x1fc00000 0 0 0 $_TARGETNAME
5586 flash bank $_FLASHNAME pix32mx 0x1d000000 0 0 0 $_TARGETNAME
5587 @end example
5588
5589 @comment numerous *disabled* commands are defined:
5590 @comment - chip_erase ... pointless given flash_erase_address
5591 @comment - lock, unlock ... pointless given protect on/off (yes?)
5592 @comment - pgm_word ... shouldn't bank be deduced from address??
5593 Some pic32mx-specific commands are defined:
5594 @deffn Command {pic32mx pgm_word} address value bank
5595 Programs the specified 32-bit @var{value} at the given @var{address}
5596 in the specified chip @var{bank}.
5597 @end deffn
5598 @deffn Command {pic32mx unlock} bank
5599 Unlock and erase specified chip @var{bank}.
5600 This will remove any Code Protection.
5601 @end deffn
5602 @end deffn
5603
5604 @deffn {Flash Driver} psoc4
5605 All members of the PSoC 41xx/42xx microcontroller family from Cypress
5606 include internal flash and use ARM Cortex M0 cores.
5607 The driver automatically recognizes a number of these chips using
5608 the chip identification register, and autoconfigures itself.
5609
5610 Note: Erased internal flash reads as 00.
5611 System ROM of PSoC 4 does not implement erase of a flash sector.
5612
5613 @example
5614 flash bank $_FLASHNAME psoc4 0 0 0 0 $_TARGETNAME
5615 @end example
5616
5617 psoc4-specific commands
5618 @deffn Command {psoc4 flash_autoerase} num (on|off)
5619 Enables or disables autoerase mode for a flash bank.
5620
5621 If flash_autoerase is off, use mass_erase before flash programming.
5622 Flash erase command fails if region to erase is not whole flash memory.
5623
5624 If flash_autoerase is on, a sector is both erased and programmed in one
5625 system ROM call. Flash erase command is ignored.
5626 This mode is suitable for gdb load.
5627
5628 The @var{num} parameter is a value shown by @command{flash banks}.
5629 @end deffn
5630
5631 @deffn Command {psoc4 mass_erase} num
5632 Erases the contents of the flash memory, protection and security lock.
5633
5634 The @var{num} parameter is a value shown by @command{flash banks}.
5635 @end deffn
5636 @end deffn
5637
5638 @deffn {Flash Driver} sim3x
5639 All members of the SiM3 microcontroller family from Silicon Laboratories
5640 include internal flash and use ARM Cortex M3 cores. It supports both JTAG
5641 and SWD interface.
5642 The @var{sim3x} driver tries to probe the device to auto detect the MCU.
5643 If this failes, it will use the @var{size} parameter as the size of flash bank.
5644
5645 @example
5646 flash bank $_FLASHNAME sim3x 0 $_CPUROMSIZE 0 0 $_TARGETNAME
5647 @end example
5648
5649 There are 2 commands defined in the @var{sim3x} driver:
5650
5651 @deffn Command {sim3x mass_erase}
5652 Erases the complete flash. This is used to unlock the flash.
5653 And this command is only possible when using the SWD interface.
5654 @end deffn
5655
5656 @deffn Command {sim3x lock}
5657 Lock the flash. To unlock use the @command{sim3x mass_erase} command.
5658 @end deffn
5659 @end deffn
5660
5661 @deffn {Flash Driver} stellaris
5662 All members of the Stellaris LM3Sxxx, LM4x and Tiva C microcontroller
5663 families from Texas Instruments include internal flash. The driver
5664 automatically recognizes a number of these chips using the chip
5665 identification register, and autoconfigures itself.
5666 @footnote{Currently there is a @command{stellaris mass_erase} command.
5667 That seems pointless since the same effect can be had using the
5668 standard @command{flash erase_address} command.}
5669
5670 @example
5671 flash bank $_FLASHNAME stellaris 0 0 0 0 $_TARGETNAME
5672 @end example
5673
5674 @deffn Command {stellaris recover}
5675 Performs the @emph{Recovering a "Locked" Device} procedure to restore
5676 the flash and its associated nonvolatile registers to their factory
5677 default values (erased). This is the only way to remove flash
5678 protection or re-enable debugging if that capability has been
5679 disabled.
5680
5681 Note that the final "power cycle the chip" step in this procedure
5682 must be performed by hand, since OpenOCD can't do it.
5683 @quotation Warning
5684 if more than one Stellaris chip is connected, the procedure is
5685 applied to all of them.
5686 @end quotation
5687 @end deffn
5688 @end deffn
5689
5690 @deffn {Flash Driver} stm32f1x
5691 All members of the STM32F0, STM32F1 and STM32F3 microcontroller families
5692 from ST Microelectronics include internal flash and use ARM Cortex-M0/M3/M4 cores.
5693 The driver automatically recognizes a number of these chips using
5694 the chip identification register, and autoconfigures itself.
5695
5696 @example
5697 flash bank $_FLASHNAME stm32f1x 0 0 0 0 $_TARGETNAME
5698 @end example
5699
5700 Note that some devices have been found that have a flash size register that contains
5701 an invalid value, to workaround this issue you can override the probed value used by
5702 the flash driver.
5703
5704 @example
5705 flash bank $_FLASHNAME stm32f1x 0 0x20000 0 0 $_TARGETNAME
5706 @end example
5707
5708 If you have a target with dual flash banks then define the second bank
5709 as per the following example.
5710 @example
5711 flash bank $_FLASHNAME stm32f1x 0x08080000 0 0 0 $_TARGETNAME
5712 @end example
5713
5714 Some stm32f1x-specific commands
5715 @footnote{Currently there is a @command{stm32f1x mass_erase} command.
5716 That seems pointless since the same effect can be had using the
5717 standard @command{flash erase_address} command.}
5718 are defined:
5719
5720 @deffn Command {stm32f1x lock} num
5721 Locks the entire stm32 device.
5722 The @var{num} parameter is a value shown by @command{flash banks}.
5723 @end deffn
5724
5725 @deffn Command {stm32f1x unlock} num
5726 Unlocks the entire stm32 device.
5727 The @var{num} parameter is a value shown by @command{flash banks}.
5728 @end deffn
5729
5730 @deffn Command {stm32f1x options_read} num
5731 Read and display the stm32 option bytes written by
5732 the @command{stm32f1x options_write} command.
5733 The @var{num} parameter is a value shown by @command{flash banks}.
5734 @end deffn
5735
5736 @deffn Command {stm32f1x options_write} num (@option{SWWDG}|@option{HWWDG}) (@option{RSTSTNDBY}|@option{NORSTSTNDBY}) (@option{RSTSTOP}|@option{NORSTSTOP})
5737 Writes the stm32 option byte with the specified values.
5738 The @var{num} parameter is a value shown by @command{flash banks}.
5739 @end deffn
5740 @end deffn
5741
5742 @deffn {Flash Driver} stm32f2x
5743 All members of the STM32F2 and STM32F4 microcontroller families from ST Microelectronics
5744 include internal flash and use ARM Cortex-M3/M4 cores.
5745 The driver automatically recognizes a number of these chips using
5746 the chip identification register, and autoconfigures itself.
5747
5748 Note that some devices have been found that have a flash size register that contains
5749 an invalid value, to workaround this issue you can override the probed value used by
5750 the flash driver.
5751
5752 @example
5753 flash bank $_FLASHNAME stm32f2x 0 0x20000 0 0 $_TARGETNAME
5754 @end example
5755
5756 Some stm32f2x-specific commands are defined:
5757
5758 @deffn Command {stm32f2x lock} num
5759 Locks the entire stm32 device.
5760 The @var{num} parameter is a value shown by @command{flash banks}.
5761 @end deffn
5762
5763 @deffn Command {stm32f2x unlock} num
5764 Unlocks the entire stm32 device.
5765 The @var{num} parameter is a value shown by @command{flash banks}.
5766 @end deffn
5767 @end deffn
5768
5769 @deffn {Flash Driver} stm32lx
5770 All members of the STM32L microcontroller families from ST Microelectronics
5771 include internal flash and use ARM Cortex-M3 and Cortex-M0+ cores.
5772 The driver automatically recognizes a number of these chips using
5773 the chip identification register, and autoconfigures itself.
5774
5775 Note that some devices have been found that have a flash size register that contains
5776 an invalid value, to workaround this issue you can override the probed value used by
5777 the flash driver. If you use 0 as the bank base address, it tells the
5778 driver to autodetect the bank location assuming you're configuring the
5779 second bank.
5780
5781 @example
5782 flash bank $_FLASHNAME stm32lx 0x08000000 0x20000 0 0 $_TARGETNAME
5783 @end example
5784
5785 Some stm32lx-specific commands are defined:
5786
5787 @deffn Command {stm32lx mass_erase} num
5788 Mass erases the entire stm32lx device (all flash banks and EEPROM
5789 data). This is the only way to unlock a protected flash (unless RDP
5790 Level is 2 which can't be unlocked at all).
5791 The @var{num} parameter is a value shown by @command{flash banks}.
5792 @end deffn
5793 @end deffn
5794
5795 @deffn {Flash Driver} str7x
5796 All members of the STR7 microcontroller family from ST Microelectronics
5797 include internal flash and use ARM7TDMI cores.
5798 The @var{str7x} driver defines one mandatory parameter, @var{variant},
5799 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
5800
5801 @example
5802 flash bank $_FLASHNAME str7x \
5803 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
5804 @end example
5805
5806 @deffn Command {str7x disable_jtag} bank
5807 Activate the Debug/Readout protection mechanism
5808 for the specified flash bank.
5809 @end deffn
5810 @end deffn
5811
5812 @deffn {Flash Driver} str9x
5813 Most members of the STR9 microcontroller family from ST Microelectronics
5814 include internal flash and use ARM966E cores.
5815 The str9 needs the flash controller to be configured using
5816 the @command{str9x flash_config} command prior to Flash programming.
5817
5818 @example
5819 flash bank $_FLASHNAME str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
5820 str9x flash_config 0 4 2 0 0x80000
5821 @end example
5822
5823 @deffn Command {str9x flash_config} num bbsr nbbsr bbadr nbbadr
5824 Configures the str9 flash controller.
5825 The @var{num} parameter is a value shown by @command{flash banks}.
5826
5827 @itemize @bullet
5828 @item @var{bbsr} - Boot Bank Size register
5829 @item @var{nbbsr} - Non Boot Bank Size register
5830 @item @var{bbadr} - Boot Bank Start Address register
5831 @item @var{nbbadr} - Boot Bank Start Address register
5832 @end itemize
5833 @end deffn
5834
5835 @end deffn
5836
5837 @deffn {Flash Driver} str9xpec
5838 @cindex str9xpec
5839
5840 Only use this driver for locking/unlocking the device or configuring the option bytes.
5841 Use the standard str9 driver for programming.
5842 Before using the flash commands the turbo mode must be enabled using the
5843 @command{str9xpec enable_turbo} command.
5844
5845 Here is some background info to help
5846 you better understand how this driver works. OpenOCD has two flash drivers for
5847 the str9:
5848 @enumerate
5849 @item
5850 Standard driver @option{str9x} programmed via the str9 core. Normally used for
5851 flash programming as it is faster than the @option{str9xpec} driver.
5852 @item
5853 Direct programming @option{str9xpec} using the flash controller. This is an
5854 ISC compilant (IEEE 1532) tap connected in series with the str9 core. The str9
5855 core does not need to be running to program using this flash driver. Typical use
5856 for this driver is locking/unlocking the target and programming the option bytes.
5857 @end enumerate
5858
5859 Before we run any commands using the @option{str9xpec} driver we must first disable
5860 the str9 core. This example assumes the @option{str9xpec} driver has been
5861 configured for flash bank 0.
5862 @example
5863 # assert srst, we do not want core running
5864 # while accessing str9xpec flash driver
5865 jtag_reset 0 1
5866 # turn off target polling
5867 poll off
5868 # disable str9 core
5869 str9xpec enable_turbo 0
5870 # read option bytes
5871 str9xpec options_read 0
5872 # re-enable str9 core
5873 str9xpec disable_turbo 0
5874 poll on
5875 reset halt
5876 @end example
5877 The above example will read the str9 option bytes.
5878 When performing a unlock remember that you will not be able to halt the str9 - it
5879 has been locked. Halting the core is not required for the @option{str9xpec} driver
5880 as mentioned above, just issue the commands above manually or from a telnet prompt.
5881
5882 Several str9xpec-specific commands are defined:
5883
5884 @deffn Command {str9xpec disable_turbo} num
5885 Restore the str9 into JTAG chain.
5886 @end deffn
5887
5888 @deffn Command {str9xpec enable_turbo} num
5889 Enable turbo mode, will simply remove the str9 from the chain and talk
5890 directly to the embedded flash controller.
5891 @end deffn
5892
5893 @deffn Command {str9xpec lock} num
5894 Lock str9 device. The str9 will only respond to an unlock command that will
5895 erase the device.
5896 @end deffn
5897
5898 @deffn Command {str9xpec part_id} num
5899 Prints the part identifier for bank @var{num}.
5900 @end deffn
5901
5902 @deffn Command {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
5903 Configure str9 boot bank.
5904 @end deffn
5905
5906 @deffn Command {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
5907 Configure str9 lvd source.
5908 @end deffn
5909
5910 @deffn Command {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
5911 Configure str9 lvd threshold.
5912 @end deffn
5913
5914 @deffn Command {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
5915 Configure str9 lvd reset warning source.
5916 @end deffn
5917
5918 @deffn Command {str9xpec options_read} num
5919 Read str9 option bytes.
5920 @end deffn
5921
5922 @deffn Command {str9xpec options_write} num
5923 Write str9 option bytes.
5924 @end deffn
5925
5926 @deffn Command {str9xpec unlock} num
5927 unlock str9 device.
5928 @end deffn
5929
5930 @end deffn
5931
5932 @deffn {Flash Driver} tms470
5933 Most members of the TMS470 microcontroller family from Texas Instruments
5934 include internal flash and use ARM7TDMI cores.
5935 This driver doesn't require the chip and bus width to be specified.
5936
5937 Some tms470-specific commands are defined:
5938
5939 @deffn Command {tms470 flash_keyset} key0 key1 key2 key3
5940 Saves programming keys in a register, to enable flash erase and write commands.
5941 @end deffn
5942
5943 @deffn Command {tms470 osc_mhz} clock_mhz
5944 Reports the clock speed, which is used to calculate timings.
5945 @end deffn
5946
5947 @deffn Command {tms470 plldis} (0|1)
5948 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
5949 the flash clock.
5950 @end deffn
5951 @end deffn
5952
5953 @deffn {Flash Driver} xmc4xxx
5954 All members of the XMC4xxx microcontroller family from Infineon.
5955 This driver does not require the chip and bus width to be specified.
5956
5957 Some xmc4xxx-specific commands are defined:
5958
5959 @deffn Command {xmc4xxx flash_password} bank_id passwd1 passwd2
5960 Saves flash protection passwords which are used to lock the user flash
5961 @end deffn
5962
5963 @deffn Command {xmc4xxx flash_unprotect} bank_id user_level[0-1]
5964 Removes Flash write protection from the selected user bank
5965 @end deffn
5966
5967 @end deffn
5968
5969 @section NAND Flash Commands
5970 @cindex NAND
5971
5972 Compared to NOR or SPI flash, NAND devices are inexpensive
5973 and high density. Today's NAND chips, and multi-chip modules,
5974 commonly hold multiple GigaBytes of data.
5975
5976 NAND chips consist of a number of ``erase blocks'' of a given
5977 size (such as 128 KBytes), each of which is divided into a
5978 number of pages (of perhaps 512 or 2048 bytes each). Each
5979 page of a NAND flash has an ``out of band'' (OOB) area to hold
5980 Error Correcting Code (ECC) and other metadata, usually 16 bytes
5981 of OOB for every 512 bytes of page data.
5982
5983 One key characteristic of NAND flash is that its error rate
5984 is higher than that of NOR flash. In normal operation, that
5985 ECC is used to correct and detect errors. However, NAND
5986 blocks can also wear out and become unusable; those blocks
5987 are then marked "bad". NAND chips are even shipped from the
5988 manufacturer with a few bad blocks. The highest density chips
5989 use a technology (MLC) that wears out more quickly, so ECC
5990 support is increasingly important as a way to detect blocks
5991 that have begun to fail, and help to preserve data integrity
5992 with techniques such as wear leveling.
5993
5994 Software is used to manage the ECC. Some controllers don't
5995 support ECC directly; in those cases, software ECC is used.
5996 Other controllers speed up the ECC calculations with hardware.
5997 Single-bit error correction hardware is routine. Controllers
5998 geared for newer MLC chips may correct 4 or more errors for
5999 every 512 bytes of data.
6000
6001 You will need to make sure that any data you write using
6002 OpenOCD includes the apppropriate kind of ECC. For example,
6003 that may mean passing the @code{oob_softecc} flag when
6004 writing NAND data, or ensuring that the correct hardware
6005 ECC mode is used.
6006
6007 The basic steps for using NAND devices include:
6008 @enumerate
6009 @item Declare via the command @command{nand device}
6010 @* Do this in a board-specific configuration file,
6011 passing parameters as needed by the controller.
6012 @item Configure each device using @command{nand probe}.
6013 @* Do this only after the associated target is set up,
6014 such as in its reset-init script or in procures defined
6015 to access that device.
6016 @item Operate on the flash via @command{nand subcommand}
6017 @* Often commands to manipulate the flash are typed by a human, or run
6018 via a script in some automated way. Common task include writing a
6019 boot loader, operating system, or other data needed to initialize or
6020 de-brick a board.
6021 @end enumerate
6022
6023 @b{NOTE:} At the time this text was written, the largest NAND
6024 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
6025 This is because the variables used to hold offsets and lengths
6026 are only 32 bits wide.
6027 (Larger chips may work in some cases, unless an offset or length
6028 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
6029 Some larger devices will work, since they are actually multi-chip
6030 modules with two smaller chips and individual chipselect lines.
6031
6032 @anchor{nandconfiguration}
6033 @subsection NAND Configuration Commands
6034 @cindex NAND configuration
6035
6036 NAND chips must be declared in configuration scripts,
6037 plus some additional configuration that's done after
6038 OpenOCD has initialized.
6039
6040 @deffn {Config Command} {nand device} name driver target [configparams...]
6041 Declares a NAND device, which can be read and written to
6042 after it has been configured through @command{nand probe}.
6043 In OpenOCD, devices are single chips; this is unlike some
6044 operating systems, which may manage multiple chips as if
6045 they were a single (larger) device.
6046 In some cases, configuring a device will activate extra
6047 commands; see the controller-specific documentation.
6048
6049 @b{NOTE:} This command is not available after OpenOCD
6050 initialization has completed. Use it in board specific
6051 configuration files, not interactively.
6052
6053 @itemize @bullet
6054 @item @var{name} ... may be used to reference the NAND bank
6055 in most other NAND commands. A number is also available.
6056 @item @var{driver} ... identifies the NAND controller driver
6057 associated with the NAND device being declared.
6058 @xref{nanddriverlist,,NAND Driver List}.
6059 @item @var{target} ... names the target used when issuing
6060 commands to the NAND controller.
6061 @comment Actually, it's currently a controller-specific parameter...
6062 @item @var{configparams} ... controllers may support, or require,
6063 additional parameters. See the controller-specific documentation
6064 for more information.
6065 @end itemize
6066 @end deffn
6067
6068 @deffn Command {nand list}
6069 Prints a summary of each device declared
6070 using @command{nand device}, numbered from zero.
6071 Note that un-probed devices show no details.
6072 @example
6073 > nand list
6074 #0: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
6075 blocksize: 131072, blocks: 8192
6076 #1: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
6077 blocksize: 131072, blocks: 8192
6078 >
6079 @end example
6080 @end deffn
6081
6082 @deffn Command {nand probe} num
6083 Probes the specified device to determine key characteristics
6084 like its page and block sizes, and how many blocks it has.
6085 The @var{num} parameter is the value shown by @command{nand list}.
6086 You must (successfully) probe a device before you can use
6087 it with most other NAND commands.
6088 @end deffn
6089
6090 @subsection Erasing, Reading, Writing to NAND Flash
6091
6092 @deffn Command {nand dump} num filename offset length [oob_option]
6093 @cindex NAND reading
6094 Reads binary data from the NAND device and writes it to the file,
6095 starting at the specified offset.
6096 The @var{num} parameter is the value shown by @command{nand list}.
6097
6098 Use a complete path name for @var{filename}, so you don't depend
6099 on the directory used to start the OpenOCD server.
6100
6101 The @var{offset} and @var{length} must be exact multiples of the
6102 device's page size. They describe a data region; the OOB data
6103 associated with each such page may also be accessed.
6104
6105 @b{NOTE:} At the time this text was written, no error correction
6106 was done on the data that's read, unless raw access was disabled
6107 and the underlying NAND controller driver had a @code{read_page}
6108 method which handled that error correction.
6109
6110 By default, only page data is saved to the specified file.
6111 Use an @var{oob_option} parameter to save OOB data:
6112 @itemize @bullet
6113 @item no oob_* parameter
6114 @*Output file holds only page data; OOB is discarded.
6115 @item @code{oob_raw}
6116 @*Output file interleaves page data and OOB data;
6117 the file will be longer than "length" by the size of the
6118 spare areas associated with each data page.
6119 Note that this kind of "raw" access is different from
6120 what's implied by @command{nand raw_access}, which just
6121 controls whether a hardware-aware access method is used.
6122 @item @code{oob_only}
6123 @*Output file has only raw OOB data, and will
6124 be smaller than "length" since it will contain only the
6125 spare areas associated with each data page.
6126 @end itemize
6127 @end deffn
6128
6129 @deffn Command {nand erase} num [offset length]
6130 @cindex NAND erasing
6131 @cindex NAND programming
6132 Erases blocks on the specified NAND device, starting at the
6133 specified @var{offset} and continuing for @var{length} bytes.
6134 Both of those values must be exact multiples of the device's
6135 block size, and the region they specify must fit entirely in the chip.
6136 If those parameters are not specified,
6137 the whole NAND chip will be erased.
6138 The @var{num} parameter is the value shown by @command{nand list}.
6139
6140 @b{NOTE:} This command will try to erase bad blocks, when told
6141 to do so, which will probably invalidate the manufacturer's bad
6142 block marker.
6143 For the remainder of the current server session, @command{nand info}
6144 will still report that the block ``is'' bad.
6145 @end deffn
6146
6147 @deffn Command {nand write} num filename offset [option...]
6148 @cindex NAND writing
6149 @cindex NAND programming
6150 Writes binary data from the file into the specified NAND device,
6151 starting at the specified offset. Those pages should already
6152 have been erased; you can't change zero bits to one bits.
6153 The @var{num} parameter is the value shown by @command{nand list}.
6154
6155 Use a complete path name for @var{filename}, so you don't depend
6156 on the directory used to start the OpenOCD server.
6157
6158 The @var{offset} must be an exact multiple of the device's page size.
6159 All data in the file will be written, assuming it doesn't run
6160 past the end of the device.
6161 Only full pages are written, and any extra space in the last
6162 page will be filled with 0xff bytes. (That includes OOB data,
6163 if that's being written.)
6164
6165 @b{NOTE:} At the time this text was written, bad blocks are
6166 ignored. That is, this routine will not skip bad blocks,
6167 but will instead try to write them. This can cause problems.
6168
6169 Provide at most one @var{option} parameter. With some
6170 NAND drivers, the meanings of these parameters may change
6171 if @command{nand raw_access} was used to disable hardware ECC.
6172 @itemize @bullet
6173 @item no oob_* parameter
6174 @*File has only page data, which is written.
6175 If raw acccess is in use, the OOB area will not be written.
6176 Otherwise, if the underlying NAND controller driver has
6177 a @code{write_page} routine, that routine may write the OOB
6178 with hardware-computed ECC data.
6179 @item @code{oob_only}
6180 @*File has only raw OOB data, which is written to the OOB area.
6181 Each page's data area stays untouched. @i{This can be a dangerous
6182 option}, since it can invalidate the ECC data.
6183 You may need to force raw access to use this mode.
6184 @item @code{oob_raw}
6185 @*File interleaves data and OOB data, both of which are written
6186 If raw access is enabled, the data is written first, then the
6187 un-altered OOB.
6188 Otherwise, if the underlying NAND controller driver has
6189 a @code{write_page} routine, that routine may modify the OOB
6190 before it's written, to include hardware-computed ECC data.
6191 @item @code{oob_softecc}
6192 @*File has only page data, which is written.
6193 The OOB area is filled with 0xff, except for a standard 1-bit
6194 software ECC code stored in conventional locations.
6195 You might need to force raw access to use this mode, to prevent
6196 the underlying driver from applying hardware ECC.
6197 @item @code{oob_softecc_kw}
6198 @*File has only page data, which is written.
6199 The OOB area is filled with 0xff, except for a 4-bit software ECC
6200 specific to the boot ROM in Marvell Kirkwood SoCs.
6201 You might need to force raw access to use this mode, to prevent
6202 the underlying driver from applying hardware ECC.
6203 @end itemize
6204 @end deffn
6205
6206 @deffn Command {nand verify} num filename offset [option...]
6207 @cindex NAND verification
6208 @cindex NAND programming
6209 Verify the binary data in the file has been programmed to the
6210 specified NAND device, starting at the specified offset.
6211 The @var{num} parameter is the value shown by @command{nand list}.
6212
6213 Use a complete path name for @var{filename}, so you don't depend
6214 on the directory used to start the OpenOCD server.
6215
6216 The @var{offset} must be an exact multiple of the device's page size.
6217 All data in the file will be read and compared to the contents of the
6218 flash, assuming it doesn't run past the end of the device.
6219 As with @command{nand write}, only full pages are verified, so any extra
6220 space in the last page will be filled with 0xff bytes.
6221
6222 The same @var{options} accepted by @command{nand write},
6223 and the file will be processed similarly to produce the buffers that
6224 can be compared against the contents produced from @command{nand dump}.
6225
6226 @b{NOTE:} This will not work when the underlying NAND controller
6227 driver's @code{write_page} routine must update the OOB with a
6228 hardward-computed ECC before the data is written. This limitation may
6229 be removed in a future release.
6230 @end deffn
6231
6232 @subsection Other NAND commands
6233 @cindex NAND other commands
6234
6235 @deffn Command {nand check_bad_blocks} num [offset length]
6236 Checks for manufacturer bad block markers on the specified NAND
6237 device. If no parameters are provided, checks the whole
6238 device; otherwise, starts at the specified @var{offset} and
6239 continues for @var{length} bytes.
6240 Both of those values must be exact multiples of the device's
6241 block size, and the region they specify must fit entirely in the chip.
6242 The @var{num} parameter is the value shown by @command{nand list}.
6243
6244 @b{NOTE:} Before using this command you should force raw access
6245 with @command{nand raw_access enable} to ensure that the underlying
6246 driver will not try to apply hardware ECC.
6247 @end deffn
6248
6249 @deffn Command {nand info} num
6250 The @var{num} parameter is the value shown by @command{nand list}.
6251 This prints the one-line summary from "nand list", plus for
6252 devices which have been probed this also prints any known
6253 status for each block.
6254 @end deffn
6255
6256 @deffn Command {nand raw_access} num (@option{enable}|@option{disable})
6257 Sets or clears an flag affecting how page I/O is done.
6258 The @var{num} parameter is the value shown by @command{nand list}.
6259
6260 This flag is cleared (disabled) by default, but changing that
6261 value won't affect all NAND devices. The key factor is whether
6262 the underlying driver provides @code{read_page} or @code{write_page}
6263 methods. If it doesn't provide those methods, the setting of
6264 this flag is irrelevant; all access is effectively ``raw''.
6265
6266 When those methods exist, they are normally used when reading
6267 data (@command{nand dump} or reading bad block markers) or
6268 writing it (@command{nand write}). However, enabling
6269 raw access (setting the flag) prevents use of those methods,
6270 bypassing hardware ECC logic.
6271 @i{This can be a dangerous option}, since writing blocks
6272 with the wrong ECC data can cause them to be marked as bad.
6273 @end deffn
6274
6275 @anchor{nanddriverlist}
6276 @subsection NAND Driver List
6277 As noted above, the @command{nand device} command allows
6278 driver-specific options and behaviors.
6279 Some controllers also activate controller-specific commands.
6280
6281 @deffn {NAND Driver} at91sam9
6282 This driver handles the NAND controllers found on AT91SAM9 family chips from
6283 Atmel. It takes two extra parameters: address of the NAND chip;
6284 address of the ECC controller.
6285 @example
6286 nand device $NANDFLASH at91sam9 $CHIPNAME 0x40000000 0xfffffe800
6287 @end example
6288 AT91SAM9 chips support single-bit ECC hardware. The @code{write_page} and
6289 @code{read_page} methods are used to utilize the ECC hardware unless they are
6290 disabled by using the @command{nand raw_access} command. There are four
6291 additional commands that are needed to fully configure the AT91SAM9 NAND
6292 controller. Two are optional; most boards use the same wiring for ALE/CLE:
6293 @deffn Command {at91sam9 cle} num addr_line
6294 Configure the address line used for latching commands. The @var{num}
6295 parameter is the value shown by @command{nand list}.
6296 @end deffn
6297 @deffn Command {at91sam9 ale} num addr_line
6298 Configure the address line used for latching addresses. The @var{num}
6299 parameter is the value shown by @command{nand list}.
6300 @end deffn
6301
6302 For the next two commands, it is assumed that the pins have already been
6303 properly configured for input or output.
6304 @deffn Command {at91sam9 rdy_busy} num pio_base_addr pin
6305 Configure the RDY/nBUSY input from the NAND device. The @var{num}
6306 parameter is the value shown by @command{nand list}. @var{pio_base_addr}
6307 is the base address of the PIO controller and @var{pin} is the pin number.
6308 @end deffn
6309 @deffn Command {at91sam9 ce} num pio_base_addr pin
6310 Configure the chip enable input to the NAND device. The @var{num}
6311 parameter is the value shown by @command{nand list}. @var{pio_base_addr}
6312 is the base address of the PIO controller and @var{pin} is the pin number.
6313 @end deffn
6314 @end deffn
6315
6316 @deffn {NAND Driver} davinci
6317 This driver handles the NAND controllers found on DaVinci family
6318 chips from Texas Instruments.
6319 It takes three extra parameters:
6320 address of the NAND chip;
6321 hardware ECC mode to use (@option{hwecc1},
6322 @option{hwecc4}, @option{hwecc4_infix});
6323 address of the AEMIF controller on this processor.
6324 @example
6325 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
6326 @end example
6327 All DaVinci processors support the single-bit ECC hardware,
6328 and newer ones also support the four-bit ECC hardware.
6329 The @code{write_page} and @code{read_page} methods are used
6330 to implement those ECC modes, unless they are disabled using
6331 the @command{nand raw_access} command.
6332 @end deffn
6333
6334 @deffn {NAND Driver} lpc3180
6335 These controllers require an extra @command{nand device}
6336 parameter: the clock rate used by the controller.
6337 @deffn Command {lpc3180 select} num [mlc|slc]
6338 Configures use of the MLC or SLC controller mode.
6339 MLC implies use of hardware ECC.
6340 The @var{num} parameter is the value shown by @command{nand list}.
6341 @end deffn
6342
6343 At this writing, this driver includes @code{write_page}
6344 and @code{read_page} methods. Using @command{nand raw_access}
6345 to disable those methods will prevent use of hardware ECC
6346 in the MLC controller mode, but won't change SLC behavior.
6347 @end deffn
6348 @comment current lpc3180 code won't issue 5-byte address cycles
6349
6350 @deffn {NAND Driver} mx3
6351 This driver handles the NAND controller in i.MX31. The mxc driver
6352 should work for this chip aswell.
6353 @end deffn
6354
6355 @deffn {NAND Driver} mxc
6356 This driver handles the NAND controller found in Freescale i.MX
6357 chips. It has support for v1 (i.MX27 and i.MX31) and v2 (i.MX35).
6358 The driver takes 3 extra arguments, chip (@option{mx27},
6359 @option{mx31}, @option{mx35}), ecc (@option{noecc}, @option{hwecc})
6360 and optionally if bad block information should be swapped between
6361 main area and spare area (@option{biswap}), defaults to off.
6362 @example
6363 nand device mx35.nand mxc imx35.cpu mx35 hwecc biswap
6364 @end example
6365 @deffn Command {mxc biswap} bank_num [enable|disable]
6366 Turns on/off bad block information swaping from main area,
6367 without parameter query status.
6368 @end deffn
6369 @end deffn
6370
6371 @deffn {NAND Driver} orion
6372 These controllers require an extra @command{nand device}
6373 parameter: the address of the controller.
6374 @example
6375 nand device orion 0xd8000000
6376 @end example
6377 These controllers don't define any specialized commands.
6378 At this writing, their drivers don't include @code{write_page}
6379 or @code{read_page} methods, so @command{nand raw_access} won't
6380 change any behavior.
6381 @end deffn
6382
6383 @deffn {NAND Driver} s3c2410
6384 @deffnx {NAND Driver} s3c2412
6385 @deffnx {NAND Driver} s3c2440
6386 @deffnx {NAND Driver} s3c2443
6387 @deffnx {NAND Driver} s3c6400
6388 These S3C family controllers don't have any special
6389 @command{nand device} options, and don't define any
6390 specialized commands.
6391 At this writing, their drivers don't include @code{write_page}
6392 or @code{read_page} methods, so @command{nand raw_access} won't
6393 change any behavior.
6394 @end deffn
6395
6396 @section mFlash
6397
6398 @subsection mFlash Configuration
6399 @cindex mFlash Configuration
6400
6401 @deffn {Config Command} {mflash bank} soc base RST_pin target
6402 Configures a mflash for @var{soc} host bank at
6403 address @var{base}.
6404 The pin number format depends on the host GPIO naming convention.
6405 Currently, the mflash driver supports s3c2440 and pxa270.
6406
6407 Example for s3c2440 mflash where @var{RST pin} is GPIO B1:
6408
6409 @example
6410 mflash bank $_FLASHNAME s3c2440 0x10000000 1b 0
6411 @end example
6412
6413 Example for pxa270 mflash where @var{RST pin} is GPIO 43:
6414
6415 @example
6416 mflash bank $_FLASHNAME pxa270 0x08000000 43 0
6417 @end example
6418 @end deffn
6419
6420 @subsection mFlash commands
6421 @cindex mFlash commands
6422
6423 @deffn Command {mflash config pll} frequency
6424 Configure mflash PLL.
6425 The @var{frequency} is the mflash input frequency, in Hz.
6426 Issuing this command will erase mflash's whole internal nand and write new pll.
6427 After this command, mflash needs power-on-reset for normal operation.
6428 If pll was newly configured, storage and boot(optional) info also need to be update.
6429 @end deffn
6430
6431 @deffn Command {mflash config boot}
6432 Configure bootable option.
6433 If bootable option is set, mflash offer the first 8 sectors
6434 (4kB) for boot.
6435 @end deffn
6436
6437 @deffn Command {mflash config storage}
6438 Configure storage information.
6439 For the normal storage operation, this information must be
6440 written.
6441 @end deffn
6442
6443 @deffn Command {mflash dump} num filename offset size
6444 Dump @var{size} bytes, starting at @var{offset} bytes from the
6445 beginning of the bank @var{num}, to the file named @var{filename}.
6446 @end deffn
6447
6448 @deffn Command {mflash probe}
6449 Probe mflash.
6450 @end deffn
6451
6452 @deffn Command {mflash write} num filename offset
6453 Write the binary file @var{filename} to mflash bank @var{num}, starting at
6454 @var{offset} bytes from the beginning of the bank.
6455 @end deffn
6456
6457 @node Flash Programming
6458 @chapter Flash Programming
6459
6460 OpenOCD implements numerous ways to program the target flash, whether internal or external.
6461 Programming can be acheived by either using GDB @ref{programmingusinggdb,,Programming using GDB},
6462 or using the cmds given in @ref{flashprogrammingcommands,,Flash Programming Commands}.
6463
6464 @*To simplify using the flash cmds directly a jimtcl script is available that handles the programming and verify stage.
6465 OpenOCD will program/verify/reset the target and optionally shutdown.
6466
6467 The script is executed as follows and by default the following actions will be peformed.
6468 @enumerate
6469 @item 'init' is executed.
6470 @item 'reset init' is called to reset and halt the target, any 'reset init' scripts are executed.
6471 @item @code{flash write_image} is called to erase and write any flash using the filename given.
6472 @item @code{verify_image} is called if @option{verify} parameter is given.
6473 @item @code{reset run} is called if @option{reset} parameter is given.
6474 @item OpenOCD is shutdown if @option{exit} parameter is given.
6475 @end enumerate
6476
6477 An example of usage is given below. @xref{program}.
6478
6479 @example
6480 # program and verify using elf/hex/s19. verify and reset
6481 # are optional parameters
6482 openocd -f board/stm32f3discovery.cfg \
6483 -c "program filename.elf verify reset exit"
6484
6485 # binary files need the flash address passing
6486 openocd -f board/stm32f3discovery.cfg \
6487 -c "program filename.bin exit 0x08000000"
6488 @end example
6489
6490 @node PLD/FPGA Commands
6491 @chapter PLD/FPGA Commands
6492 @cindex PLD
6493 @cindex FPGA
6494
6495 Programmable Logic Devices (PLDs) and the more flexible
6496 Field Programmable Gate Arrays (FPGAs) are both types of programmable hardware.
6497 OpenOCD can support programming them.
6498 Although PLDs are generally restrictive (cells are less functional, and
6499 there are no special purpose cells for memory or computational tasks),
6500 they share the same OpenOCD infrastructure.
6501 Accordingly, both are called PLDs here.
6502
6503 @section PLD/FPGA Configuration and Commands
6504
6505 As it does for JTAG TAPs, debug targets, and flash chips (both NOR and NAND),
6506 OpenOCD maintains a list of PLDs available for use in various commands.
6507 Also, each such PLD requires a driver.
6508
6509 They are referenced by the number shown by the @command{pld devices} command,
6510 and new PLDs are defined by @command{pld device driver_name}.
6511
6512 @deffn {Config Command} {pld device} driver_name tap_name [driver_options]
6513 Defines a new PLD device, supported by driver @var{driver_name},
6514 using the TAP named @var{tap_name}.
6515 The driver may make use of any @var{driver_options} to configure its
6516 behavior.
6517 @end deffn
6518
6519 @deffn {Command} {pld devices}
6520 Lists the PLDs and their numbers.
6521 @end deffn
6522
6523 @deffn {Command} {pld load} num filename
6524 Loads the file @file{filename} into the PLD identified by @var{num}.
6525 The file format must be inferred by the driver.
6526 @end deffn
6527
6528 @section PLD/FPGA Drivers, Options, and Commands
6529
6530 Drivers may support PLD-specific options to the @command{pld device}
6531 definition command, and may also define commands usable only with
6532 that particular type of PLD.
6533
6534 @deffn {FPGA Driver} virtex2 [no_jstart]
6535 Virtex-II is a family of FPGAs sold by Xilinx.
6536 It supports the IEEE 1532 standard for In-System Configuration (ISC).
6537
6538 If @var{no_jstart} is non-zero, the JSTART instruction is not used after
6539 loading the bitstream. While required for Series2, Series3, and Series6, it
6540 breaks bitstream loading on Series7.
6541
6542 @deffn {Command} {virtex2 read_stat} num
6543 Reads and displays the Virtex-II status register (STAT)
6544 for FPGA @var{num}.
6545 @end deffn
6546 @end deffn
6547
6548 @node General Commands
6549 @chapter General Commands
6550 @cindex commands
6551
6552 The commands documented in this chapter here are common commands that
6553 you, as a human, may want to type and see the output of. Configuration type
6554 commands are documented elsewhere.
6555
6556 Intent:
6557 @itemize @bullet
6558 @item @b{Source Of Commands}
6559 @* OpenOCD commands can occur in a configuration script (discussed
6560 elsewhere) or typed manually by a human or supplied programatically,
6561 or via one of several TCP/IP Ports.
6562
6563 @item @b{From the human}
6564 @* A human should interact with the telnet interface (default port: 4444)
6565 or via GDB (default port 3333).
6566
6567 To issue commands from within a GDB session, use the @option{monitor}
6568 command, e.g. use @option{monitor poll} to issue the @option{poll}
6569 command. All output is relayed through the GDB session.
6570
6571 @item @b{Machine Interface}
6572 The Tcl interface's intent is to be a machine interface. The default Tcl
6573 port is 5555.
6574 @end itemize
6575
6576
6577 @section Daemon Commands
6578
6579 @deffn {Command} exit
6580 Exits the current telnet session.
6581 @end deffn
6582
6583 @deffn {Command} help [string]
6584 With no parameters, prints help text for all commands.
6585 Otherwise, prints each helptext containing @var{string}.
6586 Not every command provides helptext.
6587
6588 Configuration commands, and commands valid at any time, are
6589 explicitly noted in parenthesis.
6590 In most cases, no such restriction is listed; this indicates commands
6591 which are only available after the configuration stage has completed.
6592 @end deffn
6593
6594 @deffn Command sleep msec [@option{busy}]
6595 Wait for at least @var{msec} milliseconds before resuming.
6596 If @option{busy} is passed, busy-wait instead of sleeping.
6597 (This option is strongly discouraged.)
6598 Useful in connection with script files
6599 (@command{script} command and @command{target_name} configuration).
6600 @end deffn
6601
6602 @deffn Command shutdown [@option{error}]
6603 Close the OpenOCD daemon, disconnecting all clients (GDB, telnet,
6604 other). If option @option{error} is used, OpenOCD will return a
6605 non-zero exit code to the parent process.
6606 @end deffn
6607
6608 @anchor{debuglevel}
6609 @deffn Command debug_level [n]
6610 @cindex message level
6611 Display debug level.
6612 If @var{n} (from 0..3) is provided, then set it to that level.
6613 This affects the kind of messages sent to the server log.
6614 Level 0 is error messages only;
6615 level 1 adds warnings;
6616 level 2 adds informational messages;
6617 and level 3 adds debugging messages.
6618 The default is level 2, but that can be overridden on
6619 the command line along with the location of that log
6620 file (which is normally the server's standard output).
6621 @xref{Running}.
6622 @end deffn
6623
6624 @deffn Command echo [-n] message
6625 Logs a message at "user" priority.
6626 Output @var{message} to stdout.
6627 Option "-n" suppresses trailing newline.
6628 @example
6629 echo "Downloading kernel -- please wait"
6630 @end example
6631 @end deffn
6632
6633 @deffn Command log_output [filename]
6634 Redirect logging to @var{filename};
6635 the initial log output channel is stderr.
6636 @end deffn
6637
6638 @deffn Command add_script_search_dir [directory]
6639 Add @var{directory} to the file/script search path.
6640 @end deffn
6641
6642 @anchor{targetstatehandling}
6643 @section Target State handling
6644 @cindex reset
6645 @cindex halt
6646 @cindex target initialization
6647
6648 In this section ``target'' refers to a CPU configured as
6649 shown earlier (@pxref{CPU Configuration}).
6650 These commands, like many, implicitly refer to
6651 a current target which is used to perform the
6652 various operations. The current target may be changed
6653 by using @command{targets} command with the name of the
6654 target which should become current.
6655
6656 @deffn Command reg [(number|name) [(value|'force')]]
6657 Access a single register by @var{number} or by its @var{name}.
6658 The target must generally be halted before access to CPU core
6659 registers is allowed. Depending on the hardware, some other
6660 registers may be accessible while the target is running.
6661
6662 @emph{With no arguments}:
6663 list all available registers for the current target,
6664 showing number, name, size, value, and cache status.
6665 For valid entries, a value is shown; valid entries
6666 which are also dirty (and will be written back later)
6667 are flagged as such.
6668
6669 @emph{With number/name}: display that register's value.
6670 Use @var{force} argument to read directly from the target,
6671 bypassing any internal cache.
6672
6673 @emph{With both number/name and value}: set register's value.
6674 Writes may be held in a writeback cache internal to OpenOCD,
6675 so that setting the value marks the register as dirty instead
6676 of immediately flushing that value. Resuming CPU execution
6677 (including by single stepping) or otherwise activating the
6678 relevant module will flush such values.
6679
6680 Cores may have surprisingly many registers in their
6681 Debug and trace infrastructure:
6682
6683 @example
6684 > reg
6685 ===== ARM registers
6686 (0) r0 (/32): 0x0000D3C2 (dirty)
6687 (1) r1 (/32): 0xFD61F31C
6688 (2) r2 (/32)
6689 ...
6690 (164) ETM_contextid_comparator_mask (/32)
6691 >
6692 @end example
6693 @end deffn
6694
6695 @deffn Command halt [ms]
6696 @deffnx Command wait_halt [ms]
6697 The @command{halt} command first sends a halt request to the target,
6698 which @command{wait_halt} doesn't.
6699 Otherwise these behave the same: wait up to @var{ms} milliseconds,
6700 or 5 seconds if there is no parameter, for the target to halt
6701 (and enter debug mode).
6702 Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
6703
6704 @quotation Warning
6705 On ARM cores, software using the @emph{wait for interrupt} operation
6706 often blocks the JTAG access needed by a @command{halt} command.
6707 This is because that operation also puts the core into a low
6708 power mode by gating the core clock;
6709 but the core clock is needed to detect JTAG clock transitions.
6710
6711 One partial workaround uses adaptive clocking: when the core is
6712 interrupted the operation completes, then JTAG clocks are accepted
6713 at least until the interrupt handler completes.
6714 However, this workaround is often unusable since the processor, board,
6715 and JTAG adapter must all support adaptive JTAG clocking.
6716 Also, it can't work until an interrupt is issued.
6717
6718 A more complete workaround is to not use that operation while you
6719 work with a JTAG debugger.
6720 Tasking environments generaly have idle loops where the body is the
6721 @emph{wait for interrupt} operation.
6722 (On older cores, it is a coprocessor action;
6723 newer cores have a @option{wfi} instruction.)
6724 Such loops can just remove that operation, at the cost of higher
6725 power consumption (because the CPU is needlessly clocked).
6726 @end quotation
6727
6728 @end deffn
6729
6730 @deffn Command resume [address]
6731 Resume the target at its current code position,
6732 or the optional @var{address} if it is provided.
6733 OpenOCD will wait 5 seconds for the target to resume.
6734 @end deffn
6735
6736 @deffn Command step [address]
6737 Single-step the target at its current code position,
6738 or the optional @var{address} if it is provided.
6739 @end deffn
6740
6741 @anchor{resetcommand}
6742 @deffn Command reset
6743 @deffnx Command {reset run}
6744 @deffnx Command {reset halt}
6745 @deffnx Command {reset init}
6746 Perform as hard a reset as possible, using SRST if possible.
6747 @emph{All defined targets will be reset, and target
6748 events will fire during the reset sequence.}
6749
6750 The optional parameter specifies what should
6751 happen after the reset.
6752 If there is no parameter, a @command{reset run} is executed.
6753 The other options will not work on all systems.
6754 @xref{Reset Configuration}.
6755
6756 @itemize @minus
6757 @item @b{run} Let the target run
6758 @item @b{halt} Immediately halt the target
6759 @item @b{init} Immediately halt the target, and execute the reset-init script
6760 @end itemize
6761 @end deffn
6762
6763 @deffn Command soft_reset_halt
6764 Requesting target halt and executing a soft reset. This is often used
6765 when a target cannot be reset and halted. The target, after reset is
6766 released begins to execute code. OpenOCD attempts to stop the CPU and
6767 then sets the program counter back to the reset vector. Unfortunately
6768 the code that was executed may have left the hardware in an unknown
6769 state.
6770 @end deffn
6771
6772 @section I/O Utilities
6773
6774 These commands are available when
6775 OpenOCD is built with @option{--enable-ioutil}.
6776 They are mainly useful on embedded targets,
6777 notably the ZY1000.
6778 Hosts with operating systems have complementary tools.
6779
6780 @emph{Note:} there are several more such commands.
6781
6782 @deffn Command append_file filename [string]*
6783 Appends the @var{string} parameters to
6784 the text file @file{filename}.
6785 Each string except the last one is followed by one space.
6786 The last string is followed by a newline.
6787 @end deffn
6788
6789 @deffn Command cat filename
6790 Reads and displays the text file @file{filename}.
6791 @end deffn
6792
6793 @deffn Command cp src_filename dest_filename
6794 Copies contents from the file @file{src_filename}
6795 into @file{dest_filename}.
6796 @end deffn
6797
6798 @deffn Command ip
6799 @emph{No description provided.}
6800 @end deffn
6801
6802 @deffn Command ls
6803 @emph{No description provided.}
6804 @end deffn
6805
6806 @deffn Command mac
6807 @emph{No description provided.}
6808 @end deffn
6809
6810 @deffn Command meminfo
6811 Display available RAM memory on OpenOCD host.
6812 Used in OpenOCD regression testing scripts.
6813 @end deffn
6814
6815 @deffn Command peek
6816 @emph{No description provided.}
6817 @end deffn
6818
6819 @deffn Command poke
6820 @emph{No description provided.}
6821 @end deffn
6822
6823 @deffn Command rm filename
6824 @c "rm" has both normal and Jim-level versions??
6825 Unlinks the file @file{filename}.
6826 @end deffn
6827
6828 @deffn Command trunc filename
6829 Removes all data in the file @file{filename}.
6830 @end deffn
6831
6832 @anchor{memoryaccess}
6833 @section Memory access commands
6834 @cindex memory access
6835
6836 These commands allow accesses of a specific size to the memory
6837 system. Often these are used to configure the current target in some
6838 special way. For example - one may need to write certain values to the
6839 SDRAM controller to enable SDRAM.
6840
6841 @enumerate
6842 @item Use the @command{targets} (plural) command
6843 to change the current target.
6844 @item In system level scripts these commands are deprecated.
6845 Please use their TARGET object siblings to avoid making assumptions
6846 about what TAP is the current target, or about MMU configuration.
6847 @end enumerate
6848
6849 @deffn Command mdw [phys] addr [count]
6850 @deffnx Command mdh [phys] addr [count]
6851 @deffnx Command mdb [phys] addr [count]
6852 Display contents of address @var{addr}, as
6853 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
6854 or 8-bit bytes (@command{mdb}).
6855 When the current target has an MMU which is present and active,
6856 @var{addr} is interpreted as a virtual address.
6857 Otherwise, or if the optional @var{phys} flag is specified,
6858 @var{addr} is interpreted as a physical address.
6859 If @var{count} is specified, displays that many units.
6860 (If you want to manipulate the data instead of displaying it,
6861 see the @code{mem2array} primitives.)
6862 @end deffn
6863
6864 @deffn Command mww [phys] addr word
6865 @deffnx Command mwh [phys] addr halfword
6866 @deffnx Command mwb [phys] addr byte
6867 Writes the specified @var{word} (32 bits),
6868 @var{halfword} (16 bits), or @var{byte} (8-bit) value,
6869 at the specified address @var{addr}.
6870 When the current target has an MMU which is present and active,
6871 @var{addr} is interpreted as a virtual address.
6872 Otherwise, or if the optional @var{phys} flag is specified,
6873 @var{addr} is interpreted as a physical address.
6874 @end deffn
6875
6876 @anchor{imageaccess}
6877 @section Image loading commands
6878 @cindex image loading
6879 @cindex image dumping
6880
6881 @deffn Command {dump_image} filename address size
6882 Dump @var{size} bytes of target memory starting at @var{address} to the
6883 binary file named @var{filename}.
6884 @end deffn
6885
6886 @deffn Command {fast_load}
6887 Loads an image stored in memory by @command{fast_load_image} to the
6888 current target. Must be preceeded by fast_load_image.
6889 @end deffn
6890
6891 @deffn Command {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}|@option{s19}]
6892 Normally you should be using @command{load_image} or GDB load. However, for
6893 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
6894 host), storing the image in memory and uploading the image to the target
6895 can be a way to upload e.g. multiple debug sessions when the binary does not change.
6896 Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
6897 memory, i.e. does not affect target. This approach is also useful when profiling
6898 target programming performance as I/O and target programming can easily be profiled
6899 separately.
6900 @end deffn
6901
6902 @deffn Command {load_image} filename address [[@option{bin}|@option{ihex}|@option{elf}|@option{s19}] @option{min_addr} @option{max_length}]
6903 Load image from file @var{filename} to target memory offset by @var{address} from its load address.
6904 The file format may optionally be specified
6905 (@option{bin}, @option{ihex}, @option{elf}, or @option{s19}).
6906 In addition the following arguments may be specifed:
6907 @var{min_addr} - ignore data below @var{min_addr} (this is w.r.t. to the target's load address + @var{address})
6908 @var{max_length} - maximum number of bytes to load.
6909 @example
6910 proc load_image_bin @{fname foffset address length @} @{
6911 # Load data from fname filename at foffset offset to
6912 # target at address. Load at most length bytes.
6913 load_image $fname [expr $address - $foffset] bin \
6914 $address $length
6915 @}
6916 @end example
6917 @end deffn
6918
6919 @deffn Command {test_image} filename [address [@option{bin}|@option{ihex}|@option{elf}]]
6920 Displays image section sizes and addresses
6921 as if @var{filename} were loaded into target memory
6922 starting at @var{address} (defaults to zero).
6923 The file format may optionally be specified
6924 (@option{bin}, @option{ihex}, or @option{elf})
6925 @end deffn
6926
6927 @deffn Command {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
6928 Verify @var{filename} against target memory starting at @var{address}.
6929 The file format may optionally be specified
6930 (@option{bin}, @option{ihex}, or @option{elf})
6931 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
6932 @end deffn
6933
6934
6935 @section Breakpoint and Watchpoint commands
6936 @cindex breakpoint
6937 @cindex watchpoint
6938
6939 CPUs often make debug modules accessible through JTAG, with
6940 hardware support for a handful of code breakpoints and data
6941 watchpoints.
6942 In addition, CPUs almost always support software breakpoints.
6943
6944 @deffn Command {bp} [address len [@option{hw}]]
6945 With no parameters, lists all active breakpoints.
6946 Else sets a breakpoint on code execution starting
6947 at @var{address} for @var{length} bytes.
6948 This is a software breakpoint, unless @option{hw} is specified
6949 in which case it will be a hardware breakpoint.
6950
6951 (@xref{arm9vectorcatch,,arm9 vector_catch}, or @pxref{xscalevectorcatch,,xscale vector_catch},
6952 for similar mechanisms that do not consume hardware breakpoints.)
6953 @end deffn
6954
6955 @deffn Command {rbp} address
6956 Remove the breakpoint at @var{address}.
6957 @end deffn
6958
6959 @deffn Command {rwp} address
6960 Remove data watchpoint on @var{address}
6961 @end deffn
6962
6963 @deffn Command {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]]
6964 With no parameters, lists all active watchpoints.
6965 Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
6966 The watch point is an "access" watchpoint unless
6967 the @option{r} or @option{w} parameter is provided,
6968 defining it as respectively a read or write watchpoint.
6969 If a @var{value} is provided, that value is used when determining if
6970 the watchpoint should trigger. The value may be first be masked
6971 using @var{mask} to mark ``don't care'' fields.
6972 @end deffn
6973
6974 @section Misc Commands
6975
6976 @cindex profiling
6977 @deffn Command {profile} seconds filename [start end]
6978 Profiling samples the CPU's program counter as quickly as possible,
6979 which is useful for non-intrusive stochastic profiling.
6980 Saves up to 10000 samples in @file{filename} using ``gmon.out''
6981 format. Optional @option{start} and @option{end} parameters allow to
6982 limit the address range.
6983 @end deffn
6984
6985 @deffn Command {version}
6986 Displays a string identifying the version of this OpenOCD server.
6987 @end deffn
6988
6989 @deffn Command {virt2phys} virtual_address
6990 Requests the current target to map the specified @var{virtual_address}
6991 to its corresponding physical address, and displays the result.
6992 @end deffn
6993
6994 @node Architecture and Core Commands
6995 @chapter Architecture and Core Commands
6996 @cindex Architecture Specific Commands
6997 @cindex Core Specific Commands
6998
6999 Most CPUs have specialized JTAG operations to support debugging.
7000 OpenOCD packages most such operations in its standard command framework.
7001 Some of those operations don't fit well in that framework, so they are
7002 exposed here as architecture or implementation (core) specific commands.
7003
7004 @anchor{armhardwaretracing}
7005 @section ARM Hardware Tracing
7006 @cindex tracing
7007 @cindex ETM
7008 @cindex ETB
7009
7010 CPUs based on ARM cores may include standard tracing interfaces,
7011 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
7012 address and data bus trace records to a ``Trace Port''.
7013
7014 @itemize
7015 @item
7016 Development-oriented boards will sometimes provide a high speed
7017 trace connector for collecting that data, when the particular CPU
7018 supports such an interface.
7019 (The standard connector is a 38-pin Mictor, with both JTAG
7020 and trace port support.)
7021 Those trace connectors are supported by higher end JTAG adapters
7022 and some logic analyzer modules; frequently those modules can
7023 buffer several megabytes of trace data.
7024 Configuring an ETM coupled to such an external trace port belongs
7025 in the board-specific configuration file.
7026 @item
7027 If the CPU doesn't provide an external interface, it probably
7028 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
7029 dedicated SRAM. 4KBytes is one common ETB size.
7030 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
7031 (target) configuration file, since it works the same on all boards.
7032 @end itemize
7033
7034 ETM support in OpenOCD doesn't seem to be widely used yet.
7035
7036 @quotation Issues
7037 ETM support may be buggy, and at least some @command{etm config}
7038 parameters should be detected by asking the ETM for them.
7039
7040 ETM trigger events could also implement a kind of complex
7041 hardware breakpoint, much more powerful than the simple
7042 watchpoint hardware exported by EmbeddedICE modules.
7043 @emph{Such breakpoints can be triggered even when using the
7044 dummy trace port driver}.
7045
7046 It seems like a GDB hookup should be possible,
7047 as well as tracing only during specific states
7048 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
7049
7050 There should be GUI tools to manipulate saved trace data and help
7051 analyse it in conjunction with the source code.
7052 It's unclear how much of a common interface is shared
7053 with the current XScale trace support, or should be
7054 shared with eventual Nexus-style trace module support.
7055
7056 At this writing (November 2009) only ARM7, ARM9, and ARM11 support
7057 for ETM modules is available. The code should be able to
7058 work with some newer cores; but not all of them support
7059 this original style of JTAG access.
7060 @end quotation
7061
7062 @subsection ETM Configuration
7063 ETM setup is coupled with the trace port driver configuration.
7064
7065 @deffn {Config Command} {etm config} target width mode clocking driver
7066 Declares the ETM associated with @var{target}, and associates it
7067 with a given trace port @var{driver}. @xref{traceportdrivers,,Trace Port Drivers}.
7068
7069 Several of the parameters must reflect the trace port capabilities,
7070 which are a function of silicon capabilties (exposed later
7071 using @command{etm info}) and of what hardware is connected to
7072 that port (such as an external pod, or ETB).
7073 The @var{width} must be either 4, 8, or 16,
7074 except with ETMv3.0 and newer modules which may also
7075 support 1, 2, 24, 32, 48, and 64 bit widths.
7076 (With those versions, @command{etm info} also shows whether
7077 the selected port width and mode are supported.)
7078
7079 The @var{mode} must be @option{normal}, @option{multiplexed},
7080 or @option{demultiplexed}.
7081 The @var{clocking} must be @option{half} or @option{full}.
7082
7083 @quotation Warning
7084 With ETMv3.0 and newer, the bits set with the @var{mode} and
7085 @var{clocking} parameters both control the mode.
7086 This modified mode does not map to the values supported by
7087 previous ETM modules, so this syntax is subject to change.
7088 @end quotation
7089
7090 @quotation Note
7091 You can see the ETM registers using the @command{reg} command.
7092 Not all possible registers are present in every ETM.
7093 Most of the registers are write-only, and are used to configure
7094 what CPU activities are traced.
7095 @end quotation
7096 @end deffn
7097
7098 @deffn Command {etm info}
7099 Displays information about the current target's ETM.
7100 This includes resource counts from the @code{ETM_CONFIG} register,
7101 as well as silicon capabilities (except on rather old modules).
7102 from the @code{ETM_SYS_CONFIG} register.
7103 @end deffn
7104
7105 @deffn Command {etm status}
7106 Displays status of the current target's ETM and trace port driver:
7107 is the ETM idle, or is it collecting data?
7108 Did trace data overflow?
7109 Was it triggered?
7110 @end deffn
7111
7112 @deffn Command {etm tracemode} [type context_id_bits cycle_accurate branch_output]
7113 Displays what data that ETM will collect.
7114 If arguments are provided, first configures that data.
7115 When the configuration changes, tracing is stopped
7116 and any buffered trace data is invalidated.
7117
7118 @itemize
7119 @item @var{type} ... describing how data accesses are traced,
7120 when they pass any ViewData filtering that that was set up.
7121 The value is one of
7122 @option{none} (save nothing),
7123 @option{data} (save data),
7124 @option{address} (save addresses),
7125 @option{all} (save data and addresses)
7126 @item @var{context_id_bits} ... 0, 8, 16, or 32
7127 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
7128 cycle-accurate instruction tracing.
7129 Before ETMv3, enabling this causes much extra data to be recorded.
7130 @item @var{branch_output} ... @option{enable} or @option{disable}.
7131 Disable this unless you need to try reconstructing the instruction
7132 trace stream without an image of the code.
7133 @end itemize
7134 @end deffn
7135
7136 @deffn Command {etm trigger_debug} (@option{enable}|@option{disable})
7137 Displays whether ETM triggering debug entry (like a breakpoint) is
7138 enabled or disabled, after optionally modifying that configuration.
7139 The default behaviour is @option{disable}.
7140 Any change takes effect after the next @command{etm start}.
7141
7142 By using script commands to configure ETM registers, you can make the
7143 processor enter debug state automatically when certain conditions,
7144 more complex than supported by the breakpoint hardware, happen.
7145 @end deffn
7146
7147 @subsection ETM Trace Operation
7148
7149 After setting up the ETM, you can use it to collect data.
7150 That data can be exported to files for later analysis.
7151 It can also be parsed with OpenOCD, for basic sanity checking.
7152
7153 To configure what is being traced, you will need to write
7154 various trace registers using @command{reg ETM_*} commands.
7155 For the definitions of these registers, read ARM publication
7156 @emph{IHI 0014, ``Embedded Trace Macrocell, Architecture Specification''}.
7157 Be aware that most of the relevant registers are write-only,
7158 and that ETM resources are limited. There are only a handful
7159 of address comparators, data comparators, counters, and so on.
7160
7161 Examples of scenarios you might arrange to trace include:
7162
7163 @itemize
7164 @item Code flow within a function, @emph{excluding} subroutines
7165 it calls. Use address range comparators to enable tracing
7166 for instruction access within that function's body.
7167 @item Code flow within a function, @emph{including} subroutines
7168 it calls. Use the sequencer and address comparators to activate
7169 tracing on an ``entered function'' state, then deactivate it by
7170 exiting that state when the function's exit code is invoked.
7171 @item Code flow starting at the fifth invocation of a function,
7172 combining one of the above models with a counter.
7173 @item CPU data accesses to the registers for a particular device,
7174 using address range comparators and the ViewData logic.
7175 @item Such data accesses only during IRQ handling, combining the above
7176 model with sequencer triggers which on entry and exit to the IRQ handler.
7177 @item @emph{... more}
7178 @end itemize
7179
7180 At this writing, September 2009, there are no Tcl utility
7181 procedures to help set up any common tracing scenarios.
7182
7183 @deffn Command {etm analyze}
7184 Reads trace data into memory, if it wasn't already present.
7185 Decodes and prints the data that was collected.
7186 @end deffn
7187
7188 @deffn Command {etm dump} filename
7189 Stores the captured trace data in @file{filename}.
7190 @end deffn
7191
7192 @deffn Command {etm image} filename [base_address] [type]
7193 Opens an image file.
7194 @end deffn
7195
7196 @deffn Command {etm load} filename
7197 Loads captured trace data from @file{filename}.
7198 @end deffn
7199
7200 @deffn Command {etm start}
7201 Starts trace data collection.
7202 @end deffn
7203
7204 @deffn Command {etm stop}
7205 Stops trace data collection.
7206 @end deffn
7207
7208 @anchor{traceportdrivers}
7209 @subsection Trace Port Drivers
7210
7211 To use an ETM trace port it must be associated with a driver.
7212
7213 @deffn {Trace Port Driver} dummy
7214 Use the @option{dummy} driver if you are configuring an ETM that's
7215 not connected to anything (on-chip ETB or off-chip trace connector).
7216 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
7217 any trace data collection.}
7218 @deffn {Config Command} {etm_dummy config} target
7219 Associates the ETM for @var{target} with a dummy driver.
7220 @end deffn
7221 @end deffn
7222
7223 @deffn {Trace Port Driver} etb
7224 Use the @option{etb} driver if you are configuring an ETM
7225 to use on-chip ETB memory.
7226 @deffn {Config Command} {etb config} target etb_tap
7227 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
7228 You can see the ETB registers using the @command{reg} command.
7229 @end deffn
7230 @deffn Command {etb trigger_percent} [percent]
7231 This displays, or optionally changes, ETB behavior after the
7232 ETM's configured @emph{trigger} event fires.
7233 It controls how much more trace data is saved after the (single)
7234 trace trigger becomes active.
7235
7236 @itemize
7237 @item The default corresponds to @emph{trace around} usage,
7238 recording 50 percent data before the event and the rest
7239 afterwards.
7240 @item The minimum value of @var{percent} is 2 percent,
7241 recording almost exclusively data before the trigger.
7242 Such extreme @emph{trace before} usage can help figure out
7243 what caused that event to happen.
7244 @item The maximum value of @var{percent} is 100 percent,
7245 recording data almost exclusively after the event.
7246 This extreme @emph{trace after} usage might help sort out
7247 how the event caused trouble.
7248 @end itemize
7249 @c REVISIT allow "break" too -- enter debug mode.
7250 @end deffn
7251
7252 @end deffn
7253
7254 @deffn {Trace Port Driver} oocd_trace
7255 This driver isn't available unless OpenOCD was explicitly configured
7256 with the @option{--enable-oocd_trace} option. You probably don't want
7257 to configure it unless you've built the appropriate prototype hardware;
7258 it's @emph{proof-of-concept} software.
7259
7260 Use the @option{oocd_trace} driver if you are configuring an ETM that's
7261 connected to an off-chip trace connector.
7262
7263 @deffn {Config Command} {oocd_trace config} target tty
7264 Associates the ETM for @var{target} with a trace driver which
7265 collects data through the serial port @var{tty}.
7266 @end deffn
7267
7268 @deffn Command {oocd_trace resync}
7269 Re-synchronizes with the capture clock.
7270 @end deffn
7271
7272 @deffn Command {oocd_trace status}
7273 Reports whether the capture clock is locked or not.
7274 @end deffn
7275 @end deffn
7276
7277
7278 @section Generic ARM
7279 @cindex ARM
7280
7281 These commands should be available on all ARM processors.
7282 They are available in addition to other core-specific
7283 commands that may be available.
7284
7285 @deffn Command {arm core_state} [@option{arm}|@option{thumb}]
7286 Displays the core_state, optionally changing it to process
7287 either @option{arm} or @option{thumb} instructions.
7288 The target may later be resumed in the currently set core_state.
7289 (Processors may also support the Jazelle state, but
7290 that is not currently supported in OpenOCD.)
7291 @end deffn
7292
7293 @deffn Command {arm disassemble} address [count [@option{thumb}]]
7294 @cindex disassemble
7295 Disassembles @var{count} instructions starting at @var{address}.
7296 If @var{count} is not specified, a single instruction is disassembled.
7297 If @option{thumb} is specified, or the low bit of the address is set,
7298 Thumb2 (mixed 16/32-bit) instructions are used;
7299 else ARM (32-bit) instructions are used.
7300 (Processors may also support the Jazelle state, but
7301 those instructions are not currently understood by OpenOCD.)
7302
7303 Note that all Thumb instructions are Thumb2 instructions,
7304 so older processors (without Thumb2 support) will still
7305 see correct disassembly of Thumb code.
7306 Also, ThumbEE opcodes are the same as Thumb2,
7307 with a handful of exceptions.
7308 ThumbEE disassembly currently has no explicit support.
7309 @end deffn
7310
7311 @deffn Command {arm mcr} pX op1 CRn CRm op2 value
7312 Write @var{value} to a coprocessor @var{pX} register
7313 passing parameters @var{CRn},
7314 @var{CRm}, opcodes @var{opc1} and @var{opc2},
7315 and using the MCR instruction.
7316 (Parameter sequence matches the ARM instruction, but omits
7317 an ARM register.)
7318 @end deffn
7319
7320 @deffn Command {arm mrc} pX coproc op1 CRn CRm op2
7321 Read a coprocessor @var{pX} register passing parameters @var{CRn},
7322 @var{CRm}, opcodes @var{opc1} and @var{opc2},
7323 and the MRC instruction.
7324 Returns the result so it can be manipulated by Jim scripts.
7325 (Parameter sequence matches the ARM instruction, but omits
7326 an ARM register.)
7327 @end deffn
7328
7329 @deffn Command {arm reg}
7330 Display a table of all banked core registers, fetching the current value from every
7331 core mode if necessary.
7332 @end deffn
7333
7334 @deffn Command {arm semihosting} [@option{enable}|@option{disable}]
7335 @cindex ARM semihosting
7336 Display status of semihosting, after optionally changing that status.
7337
7338 Semihosting allows for code executing on an ARM target to use the
7339 I/O facilities on the host computer i.e. the system where OpenOCD
7340 is running. The target application must be linked against a library
7341 implementing the ARM semihosting convention that forwards operation
7342 requests by using a special SVC instruction that is trapped at the
7343 Supervisor Call vector by OpenOCD.
7344 @end deffn
7345
7346 @section ARMv4 and ARMv5 Architecture
7347 @cindex ARMv4
7348 @cindex ARMv5
7349
7350 The ARMv4 and ARMv5 architectures are widely used in embedded systems,
7351 and introduced core parts of the instruction set in use today.
7352 That includes the Thumb instruction set, introduced in the ARMv4T
7353 variant.
7354
7355 @subsection ARM7 and ARM9 specific commands
7356 @cindex ARM7
7357 @cindex ARM9
7358
7359 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
7360 ARM9TDMI, ARM920T or ARM926EJ-S.
7361 They are available in addition to the ARM commands,
7362 and any other core-specific commands that may be available.
7363
7364 @deffn Command {arm7_9 dbgrq} [@option{enable}|@option{disable}]
7365 Displays the value of the flag controlling use of the
7366 the EmbeddedIce DBGRQ signal to force entry into debug mode,
7367 instead of breakpoints.
7368 If a boolean parameter is provided, first assigns that flag.
7369
7370 This should be
7371 safe for all but ARM7TDMI-S cores (like NXP LPC).
7372 This feature is enabled by default on most ARM9 cores,
7373 including ARM9TDMI, ARM920T, and ARM926EJ-S.
7374 @end deffn
7375
7376 @deffn Command {arm7_9 dcc_downloads} [@option{enable}|@option{disable}]
7377 @cindex DCC
7378 Displays the value of the flag controlling use of the debug communications
7379 channel (DCC) to write larger (>128 byte) amounts of memory.
7380 If a boolean parameter is provided, first assigns that flag.
7381
7382 DCC downloads offer a huge speed increase, but might be
7383 unsafe, especially with targets running at very low speeds. This command was introduced
7384 with OpenOCD rev. 60, and requires a few bytes of working area.
7385 @end deffn
7386
7387 @deffn Command {arm7_9 fast_memory_access} [@option{enable}|@option{disable}]
7388 Displays the value of the flag controlling use of memory writes and reads
7389 that don't check completion of the operation.
7390 If a boolean parameter is provided, first assigns that flag.
7391
7392 This provides a huge speed increase, especially with USB JTAG
7393 cables (FT2232), but might be unsafe if used with targets running at very low
7394 speeds, like the 32kHz startup clock of an AT91RM9200.
7395 @end deffn
7396
7397 @subsection ARM720T specific commands
7398 @cindex ARM720T
7399
7400 These commands are available to ARM720T based CPUs,
7401 which are implementations of the ARMv4T architecture
7402 based on the ARM7TDMI-S integer core.
7403 They are available in addition to the ARM and ARM7/ARM9 commands.
7404
7405 @deffn Command {arm720t cp15} opcode [value]
7406 @emph{DEPRECATED -- avoid using this.
7407 Use the @command{arm mrc} or @command{arm mcr} commands instead.}
7408
7409 Display cp15 register returned by the ARM instruction @var{opcode};
7410 else if a @var{value} is provided, that value is written to that register.
7411 The @var{opcode} should be the value of either an MRC or MCR instruction.
7412 @end deffn
7413
7414 @subsection ARM9 specific commands
7415 @cindex ARM9
7416
7417 ARM9-family cores are built around ARM9TDMI or ARM9E (including ARM9EJS)
7418 integer processors.
7419 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
7420
7421 @c 9-june-2009: tried this on arm920t, it didn't work.
7422 @c no-params always lists nothing caught, and that's how it acts.
7423 @c 23-oct-2009: doesn't work _consistently_ ... as if the ICE
7424 @c versions have different rules about when they commit writes.
7425
7426 @anchor{arm9vectorcatch}
7427 @deffn Command {arm9 vector_catch} [@option{all}|@option{none}|list]
7428 @cindex vector_catch
7429 Vector Catch hardware provides a sort of dedicated breakpoint
7430 for hardware events such as reset, interrupt, and abort.
7431 You can use this to conserve normal breakpoint resources,
7432 so long as you're not concerned with code that branches directly
7433 to those hardware vectors.
7434
7435 This always finishes by listing the current configuration.
7436 If parameters are provided, it first reconfigures the
7437 vector catch hardware to intercept
7438 @option{all} of the hardware vectors,
7439 @option{none} of them,
7440 or a list with one or more of the following:
7441 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt}
7442 @option{irq} @option{fiq}.
7443 @end deffn
7444
7445 @subsection ARM920T specific commands
7446 @cindex ARM920T
7447
7448 These commands are available to ARM920T based CPUs,
7449 which are implementations of the ARMv4T architecture
7450 built using the ARM9TDMI integer core.
7451 They are available in addition to the ARM, ARM7/ARM9,
7452 and ARM9 commands.
7453
7454 @deffn Command {arm920t cache_info}
7455 Print information about the caches found. This allows to see whether your target
7456 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
7457 @end deffn
7458
7459 @deffn Command {arm920t cp15} regnum [value]
7460 Display cp15 register @var{regnum};
7461 else if a @var{value} is provided, that value is written to that register.
7462 This uses "physical access" and the register number is as
7463 shown in bits 38..33 of table 9-9 in the ARM920T TRM.
7464 (Not all registers can be written.)
7465 @end deffn
7466
7467 @deffn Command {arm920t cp15i} opcode [value [address]]
7468 @emph{DEPRECATED -- avoid using this.
7469 Use the @command{arm mrc} or @command{arm mcr} commands instead.}
7470
7471 Interpreted access using ARM instruction @var{opcode}, which should
7472 be the value of either an MRC or MCR instruction
7473 (as shown tables 9-11, 9-12, and 9-13 in the ARM920T TRM).
7474 If no @var{value} is provided, the result is displayed.
7475 Else if that value is written using the specified @var{address},
7476 or using zero if no other address is provided.
7477 @end deffn
7478
7479 @deffn Command {arm920t read_cache} filename
7480 Dump the content of ICache and DCache to a file named @file{filename}.
7481 @end deffn
7482
7483 @deffn Command {arm920t read_mmu} filename
7484 Dump the content of the ITLB and DTLB to a file named @file{filename}.
7485 @end deffn
7486
7487 @subsection ARM926ej-s specific commands
7488 @cindex ARM926ej-s
7489
7490 These commands are available to ARM926ej-s based CPUs,
7491 which are implementations of the ARMv5TEJ architecture
7492 based on the ARM9EJ-S integer core.
7493 They are available in addition to the ARM, ARM7/ARM9,
7494 and ARM9 commands.
7495
7496 The Feroceon cores also support these commands, although
7497 they are not built from ARM926ej-s designs.
7498
7499 @deffn Command {arm926ejs cache_info}
7500 Print information about the caches found.
7501 @end deffn
7502
7503 @subsection ARM966E specific commands
7504 @cindex ARM966E
7505
7506 These commands are available to ARM966 based CPUs,
7507 which are implementations of the ARMv5TE architecture.
7508 They are available in addition to the ARM, ARM7/ARM9,
7509 and ARM9 commands.
7510
7511 @deffn Command {arm966e cp15} regnum [value]
7512 Display cp15 register @var{regnum};
7513 else if a @var{value} is provided, that value is written to that register.
7514 The six bit @var{regnum} values are bits 37..32 from table 7-2 of the
7515 ARM966E-S TRM.
7516 There is no current control over bits 31..30 from that table,
7517 as required for BIST support.
7518 @end deffn
7519
7520 @subsection XScale specific commands
7521 @cindex XScale
7522
7523 Some notes about the debug implementation on the XScale CPUs:
7524
7525 The XScale CPU provides a special debug-only mini-instruction cache
7526 (mini-IC) in which exception vectors and target-resident debug handler
7527 code are placed by OpenOCD. In order to get access to the CPU, OpenOCD
7528 must point vector 0 (the reset vector) to the entry of the debug
7529 handler. However, this means that the complete first cacheline in the
7530 mini-IC is marked valid, which makes the CPU fetch all exception
7531 handlers from the mini-IC, ignoring the code in RAM.
7532
7533 To address this situation, OpenOCD provides the @code{xscale
7534 vector_table} command, which allows the user to explicity write
7535 individual entries to either the high or low vector table stored in
7536 the mini-IC.
7537
7538 It is recommended to place a pc-relative indirect branch in the vector
7539 table, and put the branch destination somewhere in memory. Doing so
7540 makes sure the code in the vector table stays constant regardless of
7541 code layout in memory:
7542 @example
7543 _vectors:
7544 ldr pc,[pc,#0x100-8]
7545 ldr pc,[pc,#0x100-8]
7546 ldr pc,[pc,#0x100-8]
7547 ldr pc,[pc,#0x100-8]
7548 ldr pc,[pc,#0x100-8]
7549 ldr pc,[pc,#0x100-8]
7550 ldr pc,[pc,#0x100-8]
7551 ldr pc,[pc,#0x100-8]
7552 .org 0x100
7553 .long real_reset_vector
7554 .long real_ui_handler
7555 .long real_swi_handler
7556 .long real_pf_abort
7557 .long real_data_abort
7558 .long 0 /* unused */
7559 .long real_irq_handler
7560 .long real_fiq_handler
7561 @end example
7562
7563 Alternatively, you may choose to keep some or all of the mini-IC
7564 vector table entries synced with those written to memory by your
7565 system software. The mini-IC can not be modified while the processor
7566 is executing, but for each vector table entry not previously defined
7567 using the @code{xscale vector_table} command, OpenOCD will copy the
7568 value from memory to the mini-IC every time execution resumes from a
7569 halt. This is done for both high and low vector tables (although the
7570 table not in use may not be mapped to valid memory, and in this case
7571 that copy operation will silently fail). This means that you will
7572 need to briefly halt execution at some strategic point during system
7573 start-up; e.g., after the software has initialized the vector table,
7574 but before exceptions are enabled. A breakpoint can be used to
7575 accomplish this once the appropriate location in the start-up code has
7576 been identified. A watchpoint over the vector table region is helpful
7577 in finding the location if you're not sure. Note that the same
7578 situation exists any time the vector table is modified by the system
7579 software.
7580
7581 The debug handler must be placed somewhere in the address space using
7582 the @code{xscale debug_handler} command. The allowed locations for the
7583 debug handler are either (0x800 - 0x1fef800) or (0xfe000800 -
7584 0xfffff800). The default value is 0xfe000800.
7585
7586 XScale has resources to support two hardware breakpoints and two
7587 watchpoints. However, the following restrictions on watchpoint
7588 functionality apply: (1) the value and mask arguments to the @code{wp}
7589 command are not supported, (2) the watchpoint length must be a
7590 power of two and not less than four, and can not be greater than the
7591 watchpoint address, and (3) a watchpoint with a length greater than
7592 four consumes all the watchpoint hardware resources. This means that
7593 at any one time, you can have enabled either two watchpoints with a
7594 length of four, or one watchpoint with a length greater than four.
7595
7596 These commands are available to XScale based CPUs,
7597 which are implementations of the ARMv5TE architecture.
7598
7599 @deffn Command {xscale analyze_trace}
7600 Displays the contents of the trace buffer.
7601 @end deffn
7602
7603 @deffn Command {xscale cache_clean_address} address
7604 Changes the address used when cleaning the data cache.
7605 @end deffn
7606
7607 @deffn Command {xscale cache_info}
7608 Displays information about the CPU caches.
7609 @end deffn
7610
7611 @deffn Command {xscale cp15} regnum [value]
7612 Display cp15 register @var{regnum};
7613 else if a @var{value} is provided, that value is written to that register.
7614 @end deffn
7615
7616 @deffn Command {xscale debug_handler} target address
7617 Changes the address used for the specified target's debug handler.
7618 @end deffn
7619
7620 @deffn Command {xscale dcache} [@option{enable}|@option{disable}]
7621 Enables or disable the CPU's data cache.
7622 @end deffn
7623
7624 @deffn Command {xscale dump_trace} filename
7625 Dumps the raw contents of the trace buffer to @file{filename}.
7626 @end deffn
7627
7628 @deffn Command {xscale icache} [@option{enable}|@option{disable}]
7629 Enables or disable the CPU's instruction cache.
7630 @end deffn
7631
7632 @deffn Command {xscale mmu} [@option{enable}|@option{disable}]
7633 Enables or disable the CPU's memory management unit.
7634 @end deffn
7635
7636 @deffn Command {xscale trace_buffer} [@option{enable}|@option{disable} [@option{fill} [n] | @option{wrap}]]
7637 Displays the trace buffer status, after optionally
7638 enabling or disabling the trace buffer
7639 and modifying how it is emptied.
7640 @end deffn
7641
7642 @deffn Command {xscale trace_image} filename [offset [type]]
7643 Opens a trace image from @file{filename}, optionally rebasing
7644 its segment addresses by @var{offset}.
7645 The image @var{type} may be one of
7646 @option{bin} (binary), @option{ihex} (Intel hex),
7647 @option{elf} (ELF file), @option{s19} (Motorola s19),
7648 @option{mem}, or @option{builder}.
7649 @end deffn
7650
7651 @anchor{xscalevectorcatch}
7652 @deffn Command {xscale vector_catch} [mask]
7653 @cindex vector_catch
7654 Display a bitmask showing the hardware vectors to catch.
7655 If the optional parameter is provided, first set the bitmask to that value.
7656
7657 The mask bits correspond with bit 16..23 in the DCSR:
7658 @example
7659 0x01 Trap Reset
7660 0x02 Trap Undefined Instructions
7661 0x04 Trap Software Interrupt
7662 0x08 Trap Prefetch Abort
7663 0x10 Trap Data Abort
7664 0x20 reserved
7665 0x40 Trap IRQ
7666 0x80 Trap FIQ
7667 @end example
7668 @end deffn
7669
7670 @deffn Command {xscale vector_table} [(@option{low}|@option{high}) index value]
7671 @cindex vector_table
7672
7673 Set an entry in the mini-IC vector table. There are two tables: one for
7674 low vectors (at 0x00000000), and one for high vectors (0xFFFF0000), each
7675 holding the 8 exception vectors. @var{index} can be 1-7, because vector 0
7676 points to the debug handler entry and can not be overwritten.
7677 @var{value} holds the 32-bit opcode that is placed in the mini-IC.
7678
7679 Without arguments, the current settings are displayed.
7680
7681 @end deffn
7682
7683 @section ARMv6 Architecture
7684 @cindex ARMv6
7685
7686 @subsection ARM11 specific commands
7687 @cindex ARM11
7688
7689 @deffn Command {arm11 memwrite burst} [@option{enable}|@option{disable}]
7690 Displays the value of the memwrite burst-enable flag,
7691 which is enabled by default.
7692 If a boolean parameter is provided, first assigns that flag.
7693 Burst writes are only used for memory writes larger than 1 word.
7694 They improve performance by assuming that the CPU has read each data
7695 word over JTAG and completed its write before the next word arrives,
7696 instead of polling for a status flag to verify that completion.
7697 This is usually safe, because JTAG runs much slower than the CPU.
7698 @end deffn
7699
7700 @deffn Command {arm11 memwrite error_fatal} [@option{enable}|@option{disable}]
7701 Displays the value of the memwrite error_fatal flag,
7702 which is enabled by default.
7703 If a boolean parameter is provided, first assigns that flag.
7704 When set, certain memory write errors cause earlier transfer termination.
7705 @end deffn
7706
7707 @deffn Command {arm11 step_irq_enable} [@option{enable}|@option{disable}]
7708 Displays the value of the flag controlling whether
7709 IRQs are enabled during single stepping;
7710 they are disabled by default.
7711 If a boolean parameter is provided, first assigns that.
7712 @end deffn
7713
7714 @deffn Command {arm11 vcr} [value]
7715 @cindex vector_catch
7716 Displays the value of the @emph{Vector Catch Register (VCR)},
7717 coprocessor 14 register 7.
7718 If @var{value} is defined, first assigns that.
7719
7720 Vector Catch hardware provides dedicated breakpoints
7721 for certain hardware events.
7722 The specific bit values are core-specific (as in fact is using
7723 coprocessor 14 register 7 itself) but all current ARM11
7724 cores @emph{except the ARM1176} use the same six bits.
7725 @end deffn
7726
7727 @section ARMv7 Architecture
7728 @cindex ARMv7
7729
7730 @subsection ARMv7 Debug Access Port (DAP) specific commands
7731 @cindex Debug Access Port
7732 @cindex DAP
7733 These commands are specific to ARM architecture v7 Debug Access Port (DAP),
7734 included on Cortex-M and Cortex-A systems.
7735 They are available in addition to other core-specific commands that may be available.
7736
7737 @deffn Command {dap apid} [num]
7738 Displays ID register from AP @var{num},
7739 defaulting to the currently selected AP.
7740 @end deffn
7741
7742 @deffn Command {dap apsel} [num]
7743 Select AP @var{num}, defaulting to 0.
7744 @end deffn
7745
7746 @deffn Command {dap baseaddr} [num]
7747 Displays debug base address from MEM-AP @var{num},
7748 defaulting to the currently selected AP.
7749 @end deffn
7750
7751 @deffn Command {dap info} [num]
7752 Displays the ROM table for MEM-AP @var{num},
7753 defaulting to the currently selected AP.
7754 @end deffn
7755
7756 @deffn Command {dap memaccess} [value]
7757 Displays the number of extra tck cycles in the JTAG idle to use for MEM-AP
7758 memory bus access [0-255], giving additional time to respond to reads.
7759 If @var{value} is defined, first assigns that.
7760 @end deffn
7761
7762 @deffn Command {dap apcsw} [0 / 1]
7763 fix CSW_SPROT from register AP_REG_CSW on selected dap.
7764 Defaulting to 0.
7765 @end deffn
7766
7767 @deffn Command {dap ti_be_32_quirks} [@option{enable}]
7768 Set/get quirks mode for TI TMS450/TMS570 processors
7769 Disabled by default
7770 @end deffn
7771
7772
7773 @subsection ARMv7-A specific commands
7774 @cindex Cortex-A
7775
7776 @deffn Command {cortex_a cache_info}
7777 display information about target caches
7778 @end deffn
7779
7780 @deffn Command {cortex_a dacrfixup [@option{on}|@option{off}]}
7781 Work around issues with software breakpoints when the program text is
7782 mapped read-only by the operating system. This option sets the CP15 DACR
7783 to "all-manager" to bypass MMU permission checks on memory access.
7784 Defaults to 'off'.
7785 @end deffn
7786
7787 @deffn Command {cortex_a dbginit}
7788 Initialize core debug
7789 Enables debug by unlocking the Software Lock and clearing sticky powerdown indications
7790 @end deffn
7791
7792 @deffn Command {cortex_a smp_off}
7793 Disable SMP mode
7794 @end deffn
7795
7796 @deffn Command {cortex_a smp_on}
7797 Enable SMP mode
7798 @end deffn
7799
7800 @deffn Command {cortex_a smp_gdb} [core_id]
7801 Display/set the current core displayed in GDB
7802 @end deffn
7803
7804 @deffn Command {cortex_a maskisr} [@option{on}|@option{off}]
7805 Selects whether interrupts will be processed when single stepping
7806 @end deffn
7807
7808 @deffn Command {cache_config l2x} [base way]
7809 configure l2x cache
7810 @end deffn
7811
7812
7813 @subsection ARMv7-R specific commands
7814 @cindex Cortex-R
7815
7816 @deffn Command {cortex_r dbginit}
7817 Initialize core debug
7818 Enables debug by unlocking the Software Lock and clearing sticky powerdown indications
7819 @end deffn
7820
7821 @deffn Command {cortex_r maskisr} [@option{on}|@option{off}]
7822 Selects whether interrupts will be processed when single stepping
7823 @end deffn
7824
7825
7826 @subsection ARMv7-M specific commands
7827 @cindex tracing
7828 @cindex SWO
7829 @cindex SWV
7830 @cindex TPIU
7831 @cindex ITM
7832 @cindex ETM
7833
7834 @deffn Command {tpiu config} (@option{disable} | ((@option{external} | @option{internal (@var{filename} | -)}) @
7835 (@option{sync @var{port_width}} | ((@option{manchester} | @option{uart}) @var{formatter_enable})) @
7836 @var{TRACECLKIN_freq} [@var{trace_freq}]))
7837
7838 ARMv7-M architecture provides several modules to generate debugging
7839 information internally (ITM, DWT and ETM). Their output is directed
7840 through TPIU to be captured externally either on an SWO pin (this
7841 configuration is called SWV) or on a synchronous parallel trace port.
7842
7843 This command configures the TPIU module of the target and, if internal
7844 capture mode is selected, starts to capture trace output by using the
7845 debugger adapter features.
7846
7847 Some targets require additional actions to be performed in the
7848 @b{trace-config} handler for trace port to be activated.
7849
7850 Command options:
7851 @itemize @minus
7852 @item @option{disable} disable TPIU handling;
7853 @item @option{external} configure TPIU to let user capture trace
7854 output externally (with an additional UART or logic analyzer hardware);
7855 @item @option{internal @var{filename}} configure TPIU and debug adapter to
7856 gather trace data and append it to @var{filename} (which can be
7857 either a regular file or a named pipe);
7858 @item @option{internal -} configure TPIU and debug adapter to
7859 gather trace data, but not write to any file. Useful in conjunction with the @command{tcl_trace} command;
7860 @item @option{sync @var{port_width}} use synchronous parallel trace output
7861 mode, and set port width to @var{port_width};
7862 @item @option{manchester} use asynchronous SWO mode with Manchester
7863 coding;
7864 @item @option{uart} use asynchronous SWO mode with NRZ (same as
7865 regular UART 8N1) coding;
7866 @item @var{formatter_enable} is @option{on} or @option{off} to enable
7867 or disable TPIU formatter which needs to be used when both ITM and ETM
7868 data is to be output via SWO;
7869 @item @var{TRACECLKIN_freq} this should be specified to match target's
7870 current TRACECLKIN frequency (usually the same as HCLK);
7871 @item @var{trace_freq} trace port frequency. Can be omitted in
7872 internal mode to let the adapter driver select the maximum supported
7873 rate automatically.
7874 @end itemize
7875
7876 Example usage:
7877 @enumerate
7878 @item STM32L152 board is programmed with an application that configures
7879 PLL to provide core clock with 24MHz frequency; to use ITM output it's
7880 enough to:
7881 @example
7882 #include <libopencm3/cm3/itm.h>
7883 ...
7884 ITM_STIM8(0) = c;
7885 ...
7886 @end example
7887 (the most obvious way is to use the first stimulus port for printf,
7888 for that this ITM_STIM8 assignment can be used inside _write(); to make it
7889 blocking to avoid data loss, add @code{while (!(ITM_STIM8(0) &
7890 ITM_STIM_FIFOREADY));});
7891 @item An FT2232H UART is connected to the SWO pin of the board;
7892 @item Commands to configure UART for 12MHz baud rate:
7893 @example
7894 $ setserial /dev/ttyUSB1 spd_cust divisor 5
7895 $ stty -F /dev/ttyUSB1 38400
7896 @end example
7897 (FT2232H's base frequency is 60MHz, spd_cust allows to alias 38400
7898 baud with our custom divisor to get 12MHz)
7899 @item @code{itmdump -f /dev/ttyUSB1 -d1}
7900 @item OpenOCD invocation line:
7901 @example
7902 openocd -f interface/stlink-v2-1.cfg \
7903 -c "transport select hla_swd" \
7904 -f target/stm32l1.cfg \
7905 -c "tpiu config external uart off 24000000 12000000"
7906 @end example
7907 @end enumerate
7908 @end deffn
7909
7910 @deffn Command {itm port} @var{port} (@option{0}|@option{1}|@option{on}|@option{off})
7911 Enable or disable trace output for ITM stimulus @var{port} (counting
7912 from 0). Port 0 is enabled on target creation automatically.
7913 @end deffn
7914
7915 @deffn Command {itm ports} (@option{0}|@option{1}|@option{on}|@option{off})
7916 Enable or disable trace output for all ITM stimulus ports.
7917 @end deffn
7918
7919 @subsection Cortex-M specific commands
7920 @cindex Cortex-M
7921
7922 @deffn Command {cortex_m maskisr} (@option{auto}|@option{on}|@option{off})
7923 Control masking (disabling) interrupts during target step/resume.
7924
7925 The @option{auto} option handles interrupts during stepping a way they get
7926 served but don't disturb the program flow. The step command first allows
7927 pending interrupt handlers to execute, then disables interrupts and steps over
7928 the next instruction where the core was halted. After the step interrupts
7929 are enabled again. If the interrupt handlers don't complete within 500ms,
7930 the step command leaves with the core running.
7931
7932 Note that a free breakpoint is required for the @option{auto} option. If no
7933 breakpoint is available at the time of the step, then the step is taken
7934 with interrupts enabled, i.e. the same way the @option{off} option does.
7935
7936 Default is @option{auto}.
7937 @end deffn
7938
7939 @deffn Command {cortex_m vector_catch} [@option{all}|@option{none}|list]
7940 @cindex vector_catch
7941 Vector Catch hardware provides dedicated breakpoints
7942 for certain hardware events.
7943
7944 Parameters request interception of
7945 @option{all} of these hardware event vectors,
7946 @option{none} of them,
7947 or one or more of the following:
7948 @option{hard_err} for a HardFault exception;
7949 @option{mm_err} for a MemManage exception;
7950 @option{bus_err} for a BusFault exception;
7951 @option{irq_err},
7952 @option{state_err},
7953 @option{chk_err}, or
7954 @option{nocp_err} for various UsageFault exceptions; or
7955 @option{reset}.
7956 If NVIC setup code does not enable them,
7957 MemManage, BusFault, and UsageFault exceptions
7958 are mapped to HardFault.
7959 UsageFault checks for
7960 divide-by-zero and unaligned access
7961 must also be explicitly enabled.
7962
7963 This finishes by listing the current vector catch configuration.
7964 @end deffn
7965
7966 @deffn Command {cortex_m reset_config} (@option{srst}|@option{sysresetreq}|@option{vectreset})
7967 Control reset handling. The default @option{srst} is to use srst if fitted,
7968 otherwise fallback to @option{vectreset}.
7969 @itemize @minus
7970 @item @option{srst} use hardware srst if fitted otherwise fallback to @option{vectreset}.
7971 @item @option{sysresetreq} use NVIC SYSRESETREQ to reset system.
7972 @item @option{vectreset} use NVIC VECTRESET to reset system.
7973 @end itemize
7974 Using @option{vectreset} is a safe option for all current Cortex-M cores.
7975 This however has the disadvantage of only resetting the core, all peripherals
7976 are uneffected. A solution would be to use a @code{reset-init} event handler to manually reset
7977 the peripherals.
7978 @xref{targetevents,,Target Events}.
7979 @end deffn
7980
7981 @section Intel Architecture
7982
7983 Intel Quark X10xx is the first product in the Quark family of SoCs. It is an IA-32
7984 (Pentium x86 ISA) compatible SoC. The core CPU in the X10xx is codenamed Lakemont.
7985 Lakemont version 1 (LMT1) is used in X10xx. The CPU TAP (Lakemont TAP) is used for
7986 software debug and the CLTAP is used for SoC level operations.
7987 Useful docs are here: https://communities.intel.com/community/makers/documentation
7988 @itemize
7989 @item Intel Quark SoC X1000 OpenOCD/GDB/Eclipse App Note (web search for doc num 330015)
7990 @item Intel Quark SoC X1000 Debug Operations User Guide (web search for doc num 329866)
7991 @item Intel Quark SoC X1000 Datasheet (web search for doc num 329676)
7992 @end itemize
7993
7994 @subsection x86 32-bit specific commands
7995 The three main address spaces for x86 are memory, I/O and configuration space.
7996 These commands allow a user to read and write to the 64Kbyte I/O address space.
7997
7998 @deffn Command {x86_32 idw} address
7999 Display the contents of a 32-bit I/O port from address range 0x0000 - 0xffff.
8000 @end deffn
8001
8002 @deffn Command {x86_32 idh} address
8003 Display the contents of a 16-bit I/O port from address range 0x0000 - 0xffff.
8004 @end deffn
8005
8006 @deffn Command {x86_32 idb} address
8007 Display the contents of a 8-bit I/O port from address range 0x0000 - 0xffff.
8008 @end deffn
8009
8010 @deffn Command {x86_32 iww} address
8011 Write the contents of a 32-bit I/O port to address range 0x0000 - 0xffff.
8012 @end deffn
8013
8014 @deffn Command {x86_32 iwh} address
8015 Write the contents of a 16-bit I/O port to address range 0x0000 - 0xffff.
8016 @end deffn
8017
8018 @deffn Command {x86_32 iwb} address
8019 Write the contents of a 8-bit I/O port to address range 0x0000 - 0xffff.
8020 @end deffn
8021
8022 @section OpenRISC Architecture
8023
8024 The OpenRISC CPU is a soft core. It is used in a programmable SoC which can be
8025 configured with any of the TAP / Debug Unit available.
8026
8027 @subsection TAP and Debug Unit selection commands
8028 @deffn Command {tap_select} (@option{vjtag}|@option{mohor}|@option{xilinx_bscan})
8029 Select between the Altera Virtual JTAG , Xilinx Virtual JTAG and Mohor TAP.
8030 @end deffn
8031 @deffn Command {du_select} (@option{adv}|@option{mohor}) [option]
8032 Select between the Advanced Debug Interface and the classic one.
8033
8034 An option can be passed as a second argument to the debug unit.
8035
8036 When using the Advanced Debug Interface, option = 1 means the RTL core is
8037 configured with ADBG_USE_HISPEED = 1. This configuration skips status checking
8038 between bytes while doing read or write bursts.
8039 @end deffn
8040
8041 @subsection Registers commands
8042 @deffn Command {addreg} [name] [address] [feature] [reg_group]
8043 Add a new register in the cpu register list. This register will be
8044 included in the generated target descriptor file.
8045
8046 @strong{[feature]} must be "org.gnu.gdb.or1k.group[0..10]".
8047
8048 @strong{[reg_group]} can be anything. The default register list defines "system",
8049 "dmmu", "immu", "dcache", "icache", "mac", "debug", "perf", "power", "pic"
8050 and "timer" groups.
8051
8052 @emph{example:}
8053 @example
8054 addreg rtest 0x1234 org.gnu.gdb.or1k.group0 system
8055 @end example
8056
8057
8058 @end deffn
8059 @deffn Command {readgroup} (@option{group})
8060 Display all registers in @emph{group}.
8061
8062 @emph{group} can be "system",
8063 "dmmu", "immu", "dcache", "icache", "mac", "debug", "perf", "power", "pic",
8064 "timer" or any new group created with addreg command.
8065 @end deffn
8066
8067 @anchor{softwaredebugmessagesandtracing}
8068 @section Software Debug Messages and Tracing
8069 @cindex Linux-ARM DCC support
8070 @cindex tracing
8071 @cindex libdcc
8072 @cindex DCC
8073 OpenOCD can process certain requests from target software, when
8074 the target uses appropriate libraries.
8075 The most powerful mechanism is semihosting, but there is also
8076 a lighter weight mechanism using only the DCC channel.
8077
8078 Currently @command{target_request debugmsgs}
8079 is supported only for @option{arm7_9} and @option{cortex_m} cores.
8080 These messages are received as part of target polling, so
8081 you need to have @command{poll on} active to receive them.
8082 They are intrusive in that they will affect program execution
8083 times. If that is a problem, @pxref{armhardwaretracing,,ARM Hardware Tracing}.
8084
8085 See @file{libdcc} in the contrib dir for more details.
8086 In addition to sending strings, characters, and
8087 arrays of various size integers from the target,
8088 @file{libdcc} also exports a software trace point mechanism.
8089 The target being debugged may
8090 issue trace messages which include a 24-bit @dfn{trace point} number.
8091 Trace point support includes two distinct mechanisms,
8092 each supported by a command:
8093
8094 @itemize
8095 @item @emph{History} ... A circular buffer of trace points
8096 can be set up, and then displayed at any time.
8097 This tracks where code has been, which can be invaluable in
8098 finding out how some fault was triggered.
8099
8100 The buffer may overflow, since it collects records continuously.
8101 It may be useful to use some of the 24 bits to represent a
8102 particular event, and other bits to hold data.
8103
8104 @item @emph{Counting} ... An array of counters can be set up,
8105 and then displayed at any time.
8106 This can help establish code coverage and identify hot spots.
8107
8108 The array of counters is directly indexed by the trace point
8109 number, so trace points with higher numbers are not counted.
8110 @end itemize
8111
8112 Linux-ARM kernels have a ``Kernel low-level debugging
8113 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
8114 depends on CONFIG_DEBUG_LL) which uses this mechanism to
8115 deliver messages before a serial console can be activated.
8116 This is not the same format used by @file{libdcc}.
8117 Other software, such as the U-Boot boot loader, sometimes
8118 does the same thing.
8119
8120 @deffn Command {target_request debugmsgs} [@option{enable}|@option{disable}|@option{charmsg}]
8121 Displays current handling of target DCC message requests.
8122 These messages may be sent to the debugger while the target is running.
8123 The optional @option{enable} and @option{charmsg} parameters
8124 both enable the messages, while @option{disable} disables them.
8125
8126 With @option{charmsg} the DCC words each contain one character,
8127 as used by Linux with CONFIG_DEBUG_ICEDCC;
8128 otherwise the libdcc format is used.
8129 @end deffn
8130
8131 @deffn Command {trace history} [@option{clear}|count]
8132 With no parameter, displays all the trace points that have triggered
8133 in the order they triggered.
8134 With the parameter @option{clear}, erases all current trace history records.
8135 With a @var{count} parameter, allocates space for that many
8136 history records.
8137 @end deffn
8138
8139 @deffn Command {trace point} [@option{clear}|identifier]
8140 With no parameter, displays all trace point identifiers and how many times
8141 they have been triggered.
8142 With the parameter @option{clear}, erases all current trace point counters.
8143 With a numeric @var{identifier} parameter, creates a new a trace point counter
8144 and associates it with that identifier.
8145
8146 @emph{Important:} The identifier and the trace point number
8147 are not related except by this command.
8148 These trace point numbers always start at zero (from server startup,
8149 or after @command{trace point clear}) and count up from there.
8150 @end deffn
8151
8152
8153 @node JTAG Commands
8154 @chapter JTAG Commands
8155 @cindex JTAG Commands
8156 Most general purpose JTAG commands have been presented earlier.
8157 (@xref{jtagspeed,,JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Declaration}.)
8158 Lower level JTAG commands, as presented here,
8159 may be needed to work with targets which require special
8160 attention during operations such as reset or initialization.
8161
8162 To use these commands you will need to understand some
8163 of the basics of JTAG, including:
8164
8165 @itemize @bullet
8166 @item A JTAG scan chain consists of a sequence of individual TAP
8167 devices such as a CPUs.
8168 @item Control operations involve moving each TAP through the same
8169 standard state machine (in parallel)
8170 using their shared TMS and clock signals.
8171 @item Data transfer involves shifting data through the chain of
8172 instruction or data registers of each TAP, writing new register values
8173 while the reading previous ones.
8174 @item Data register sizes are a function of the instruction active in
8175 a given TAP, while instruction register sizes are fixed for each TAP.
8176 All TAPs support a BYPASS instruction with a single bit data register.
8177 @item The way OpenOCD differentiates between TAP devices is by
8178 shifting different instructions into (and out of) their instruction
8179 registers.
8180 @end itemize
8181
8182 @section Low Level JTAG Commands
8183
8184 These commands are used by developers who need to access
8185 JTAG instruction or data registers, possibly controlling
8186 the order of TAP state transitions.
8187 If you're not debugging OpenOCD internals, or bringing up a
8188 new JTAG adapter or a new type of TAP device (like a CPU or
8189 JTAG router), you probably won't need to use these commands.
8190 In a debug session that doesn't use JTAG for its transport protocol,
8191 these commands are not available.
8192
8193 @deffn Command {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
8194 Loads the data register of @var{tap} with a series of bit fields
8195 that specify the entire register.
8196 Each field is @var{numbits} bits long with
8197 a numeric @var{value} (hexadecimal encouraged).
8198 The return value holds the original value of each
8199 of those fields.
8200
8201 For example, a 38 bit number might be specified as one
8202 field of 32 bits then one of 6 bits.
8203 @emph{For portability, never pass fields which are more
8204 than 32 bits long. Many OpenOCD implementations do not
8205 support 64-bit (or larger) integer values.}
8206
8207 All TAPs other than @var{tap} must be in BYPASS mode.
8208 The single bit in their data registers does not matter.
8209
8210 When @var{tap_state} is specified, the JTAG state machine is left
8211 in that state.
8212 For example @sc{drpause} might be specified, so that more
8213 instructions can be issued before re-entering the @sc{run/idle} state.
8214 If the end state is not specified, the @sc{run/idle} state is entered.
8215
8216 @quotation Warning
8217 OpenOCD does not record information about data register lengths,
8218 so @emph{it is important that you get the bit field lengths right}.
8219 Remember that different JTAG instructions refer to different
8220 data registers, which may have different lengths.
8221 Moreover, those lengths may not be fixed;
8222 the SCAN_N instruction can change the length of
8223 the register accessed by the INTEST instruction
8224 (by connecting a different scan chain).
8225 @end quotation
8226 @end deffn
8227
8228 @deffn Command {flush_count}
8229 Returns the number of times the JTAG queue has been flushed.
8230 This may be used for performance tuning.
8231
8232 For example, flushing a queue over USB involves a
8233 minimum latency, often several milliseconds, which does
8234 not change with the amount of data which is written.
8235 You may be able to identify performance problems by finding
8236 tasks which waste bandwidth by flushing small transfers too often,
8237 instead of batching them into larger operations.
8238 @end deffn
8239
8240 @deffn Command {irscan} [tap instruction]+ [@option{-endstate} tap_state]
8241 For each @var{tap} listed, loads the instruction register
8242 with its associated numeric @var{instruction}.
8243 (The number of bits in that instruction may be displayed
8244 using the @command{scan_chain} command.)
8245 For other TAPs, a BYPASS instruction is loaded.
8246
8247 When @var{tap_state} is specified, the JTAG state machine is left
8248 in that state.
8249 For example @sc{irpause} might be specified, so the data register
8250 can be loaded before re-entering the @sc{run/idle} state.
8251 If the end state is not specified, the @sc{run/idle} state is entered.
8252
8253 @quotation Note
8254 OpenOCD currently supports only a single field for instruction
8255 register values, unlike data register values.
8256 For TAPs where the instruction register length is more than 32 bits,
8257 portable scripts currently must issue only BYPASS instructions.
8258 @end quotation
8259 @end deffn
8260
8261 @deffn Command {jtag_reset} trst srst
8262 Set values of reset signals.
8263 The @var{trst} and @var{srst} parameter values may be
8264 @option{0}, indicating that reset is inactive (pulled or driven high),
8265 or @option{1}, indicating it is active (pulled or driven low).
8266 The @command{reset_config} command should already have been used
8267 to configure how the board and JTAG adapter treat these two
8268 signals, and to say if either signal is even present.
8269 @xref{Reset Configuration}.
8270
8271 Note that TRST is specially handled.
8272 It actually signifies JTAG's @sc{reset} state.
8273 So if the board doesn't support the optional TRST signal,
8274 or it doesn't support it along with the specified SRST value,
8275 JTAG reset is triggered with TMS and TCK signals
8276 instead of the TRST signal.
8277 And no matter how that JTAG reset is triggered, once
8278 the scan chain enters @sc{reset} with TRST inactive,
8279 TAP @code{post-reset} events are delivered to all TAPs
8280 with handlers for that event.
8281 @end deffn
8282
8283 @deffn Command {pathmove} start_state [next_state ...]
8284 Start by moving to @var{start_state}, which
8285 must be one of the @emph{stable} states.
8286 Unless it is the only state given, this will often be the
8287 current state, so that no TCK transitions are needed.
8288 Then, in a series of single state transitions
8289 (conforming to the JTAG state machine) shift to
8290 each @var{next_state} in sequence, one per TCK cycle.
8291 The final state must also be stable.
8292 @end deffn
8293
8294 @deffn Command {runtest} @var{num_cycles}
8295 Move to the @sc{run/idle} state, and execute at least
8296 @var{num_cycles} of the JTAG clock (TCK).
8297 Instructions often need some time
8298 to execute before they take effect.
8299 @end deffn
8300
8301 @c tms_sequence (short|long)
8302 @c ... temporary, debug-only, other than USBprog bug workaround...
8303
8304 @deffn Command {verify_ircapture} (@option{enable}|@option{disable})
8305 Verify values captured during @sc{ircapture} and returned
8306 during IR scans. Default is enabled, but this can be
8307 overridden by @command{verify_jtag}.
8308 This flag is ignored when validating JTAG chain configuration.
8309 @end deffn
8310
8311 @deffn Command {verify_jtag} (@option{enable}|@option{disable})
8312 Enables verification of DR and IR scans, to help detect
8313 programming errors. For IR scans, @command{verify_ircapture}
8314 must also be enabled.
8315 Default is enabled.
8316 @end deffn
8317
8318 @section TAP state names
8319 @cindex TAP state names
8320
8321 The @var{tap_state} names used by OpenOCD in the @command{drscan},
8322 @command{irscan}, and @command{pathmove} commands are the same
8323 as those used in SVF boundary scan documents, except that
8324 SVF uses @sc{idle} instead of @sc{run/idle}.
8325
8326 @itemize @bullet
8327 @item @b{RESET} ... @emph{stable} (with TMS high);
8328 acts as if TRST were pulsed
8329 @item @b{RUN/IDLE} ... @emph{stable}; don't assume this always means IDLE
8330 @item @b{DRSELECT}
8331 @item @b{DRCAPTURE}
8332 @item @b{DRSHIFT} ... @emph{stable}; TDI/TDO shifting
8333 through the data register
8334 @item @b{DREXIT1}
8335 @item @b{DRPAUSE} ... @emph{stable}; data register ready
8336 for update or more shifting
8337 @item @b{DREXIT2}
8338 @item @b{DRUPDATE}
8339 @item @b{IRSELECT}
8340 @item @b{IRCAPTURE}
8341 @item @b{IRSHIFT} ... @emph{stable}; TDI/TDO shifting
8342 through the instruction register
8343 @item @b{IREXIT1}
8344 @item @b{IRPAUSE} ... @emph{stable}; instruction register ready
8345 for update or more shifting
8346 @item @b{IREXIT2}
8347 @item @b{IRUPDATE}
8348 @end itemize
8349
8350 Note that only six of those states are fully ``stable'' in the
8351 face of TMS fixed (low except for @sc{reset})
8352 and a free-running JTAG clock. For all the
8353 others, the next TCK transition changes to a new state.
8354
8355 @itemize @bullet
8356 @item From @sc{drshift} and @sc{irshift}, clock transitions will
8357 produce side effects by changing register contents. The values
8358 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
8359 may not be as expected.
8360 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
8361 choices after @command{drscan} or @command{irscan} commands,
8362 since they are free of JTAG side effects.
8363 @item @sc{run/idle} may have side effects that appear at non-JTAG
8364 levels, such as advancing the ARM9E-S instruction pipeline.
8365 Consult the documentation for the TAP(s) you are working with.
8366 @end itemize
8367
8368 @node Boundary Scan Commands
8369 @chapter Boundary Scan Commands
8370
8371 One of the original purposes of JTAG was to support
8372 boundary scan based hardware testing.
8373 Although its primary focus is to support On-Chip Debugging,
8374 OpenOCD also includes some boundary scan commands.
8375
8376 @section SVF: Serial Vector Format
8377 @cindex Serial Vector Format
8378 @cindex SVF
8379
8380 The Serial Vector Format, better known as @dfn{SVF}, is a
8381 way to represent JTAG test patterns in text files.
8382 In a debug session using JTAG for its transport protocol,
8383 OpenOCD supports running such test files.
8384
8385 @deffn Command {svf} filename [@option{quiet}]
8386 This issues a JTAG reset (Test-Logic-Reset) and then
8387 runs the SVF script from @file{filename}.
8388 Unless the @option{quiet} option is specified,
8389 each command is logged before it is executed.
8390 @end deffn
8391
8392 @section XSVF: Xilinx Serial Vector Format
8393 @cindex Xilinx Serial Vector Format
8394 @cindex XSVF
8395
8396 The Xilinx Serial Vector Format, better known as @dfn{XSVF}, is a
8397 binary representation of SVF which is optimized for use with
8398 Xilinx devices.
8399 In a debug session using JTAG for its transport protocol,
8400 OpenOCD supports running such test files.
8401
8402 @quotation Important
8403 Not all XSVF commands are supported.
8404 @end quotation
8405
8406 @deffn Command {xsvf} (tapname|@option{plain}) filename [@option{virt2}] [@option{quiet}]
8407 This issues a JTAG reset (Test-Logic-Reset) and then
8408 runs the XSVF script from @file{filename}.
8409 When a @var{tapname} is specified, the commands are directed at
8410 that TAP.
8411 When @option{virt2} is specified, the @sc{xruntest} command counts
8412 are interpreted as TCK cycles instead of microseconds.
8413 Unless the @option{quiet} option is specified,
8414 messages are logged for comments and some retries.
8415 @end deffn
8416
8417 The OpenOCD sources also include two utility scripts
8418 for working with XSVF; they are not currently installed
8419 after building the software.
8420 You may find them useful:
8421
8422 @itemize
8423 @item @emph{svf2xsvf} ... converts SVF files into the extended XSVF
8424 syntax understood by the @command{xsvf} command; see notes below.
8425 @item @emph{xsvfdump} ... converts XSVF files into a text output format;
8426 understands the OpenOCD extensions.
8427 @end itemize
8428
8429 The input format accepts a handful of non-standard extensions.
8430 These include three opcodes corresponding to SVF extensions
8431 from Lattice Semiconductor (LCOUNT, LDELAY, LDSR), and
8432 two opcodes supporting a more accurate translation of SVF
8433 (XTRST, XWAITSTATE).
8434 If @emph{xsvfdump} shows a file is using those opcodes, it
8435 probably will not be usable with other XSVF tools.
8436
8437
8438 @node Utility Commands
8439 @chapter Utility Commands
8440 @cindex Utility Commands
8441
8442 @section RAM testing
8443 @cindex RAM testing
8444
8445 There is often a need to stress-test random access memory (RAM) for
8446 errors. OpenOCD comes with a Tcl implementation of well-known memory
8447 testing procedures allowing the detection of all sorts of issues with
8448 electrical wiring, defective chips, PCB layout and other common
8449 hardware problems.
8450
8451 To use them, you usually need to initialise your RAM controller first;
8452 consult your SoC's documentation to get the recommended list of
8453 register operations and translate them to the corresponding
8454 @command{mww}/@command{mwb} commands.
8455
8456 Load the memory testing functions with
8457
8458 @example
8459 source [find tools/memtest.tcl]
8460 @end example
8461
8462 to get access to the following facilities:
8463
8464 @deffn Command {memTestDataBus} address
8465 Test the data bus wiring in a memory region by performing a walking
8466 1's test at a fixed address within that region.
8467 @end deffn
8468
8469 @deffn Command {memTestAddressBus} baseaddress size
8470 Perform a walking 1's test on the relevant bits of the address and
8471 check for aliasing. This test will find single-bit address failures
8472 such as stuck-high, stuck-low, and shorted pins.
8473 @end deffn
8474
8475 @deffn Command {memTestDevice} baseaddress size
8476 Test the integrity of a physical memory device by performing an
8477 increment/decrement test over the entire region. In the process every
8478 storage bit in the device is tested as zero and as one.
8479 @end deffn
8480
8481 @deffn Command {runAllMemTests} baseaddress size
8482 Run all of the above tests over a specified memory region.
8483 @end deffn
8484
8485 @section Firmware recovery helpers
8486 @cindex Firmware recovery
8487
8488 OpenOCD includes an easy-to-use script to facilitate mass-market
8489 devices recovery with JTAG.
8490
8491 For quickstart instructions run:
8492 @example
8493 openocd -f tools/firmware-recovery.tcl -c firmware_help
8494 @end example
8495
8496 @node TFTP
8497 @chapter TFTP
8498 @cindex TFTP
8499 If OpenOCD runs on an embedded host (as ZY1000 does), then TFTP can
8500 be used to access files on PCs (either the developer's PC or some other PC).
8501
8502 The way this works on the ZY1000 is to prefix a filename by
8503 "/tftp/ip/" and append the TFTP path on the TFTP
8504 server (tftpd). For example,
8505
8506 @example
8507 load_image /tftp/10.0.0.96/c:\temp\abc.elf
8508 @end example
8509
8510 will load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
8511 if the file was hosted on the embedded host.
8512
8513 In order to achieve decent performance, you must choose a TFTP server
8514 that supports a packet size bigger than the default packet size (512 bytes). There
8515 are numerous TFTP servers out there (free and commercial) and you will have to do
8516 a bit of googling to find something that fits your requirements.
8517
8518 @node GDB and OpenOCD
8519 @chapter GDB and OpenOCD
8520 @cindex GDB
8521 OpenOCD complies with the remote gdbserver protocol and, as such, can be used
8522 to debug remote targets.
8523 Setting up GDB to work with OpenOCD can involve several components:
8524
8525 @itemize
8526 @item The OpenOCD server support for GDB may need to be configured.
8527 @xref{gdbconfiguration,,GDB Configuration}.
8528 @item GDB's support for OpenOCD may need configuration,
8529 as shown in this chapter.
8530 @item If you have a GUI environment like Eclipse,
8531 that also will probably need to be configured.
8532 @end itemize
8533
8534 Of course, the version of GDB you use will need to be one which has
8535 been built to know about the target CPU you're using. It's probably
8536 part of the tool chain you're using. For example, if you are doing
8537 cross-development for ARM on an x86 PC, instead of using the native
8538 x86 @command{gdb} command you might use @command{arm-none-eabi-gdb}
8539 if that's the tool chain used to compile your code.
8540
8541 @section Connecting to GDB
8542 @cindex Connecting to GDB
8543 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
8544 instance GDB 6.3 has a known bug that produces bogus memory access
8545 errors, which has since been fixed; see
8546 @url{http://osdir.com/ml/gdb.bugs.discuss/2004-12/msg00018.html}
8547
8548 OpenOCD can communicate with GDB in two ways:
8549
8550 @enumerate
8551 @item
8552 A socket (TCP/IP) connection is typically started as follows:
8553 @example
8554 target remote localhost:3333
8555 @end example
8556 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
8557
8558 It is also possible to use the GDB extended remote protocol as follows:
8559 @example
8560 target extended-remote localhost:3333
8561 @end example
8562 @item
8563 A pipe connection is typically started as follows:
8564 @example
8565 target remote | openocd -c "gdb_port pipe; log_output openocd.log"
8566 @end example
8567 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
8568 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
8569 session. log_output sends the log output to a file to ensure that the pipe is
8570 not saturated when using higher debug level outputs.
8571 @end enumerate
8572
8573 To list the available OpenOCD commands type @command{monitor help} on the
8574 GDB command line.
8575
8576 @section Sample GDB session startup
8577
8578 With the remote protocol, GDB sessions start a little differently
8579 than they do when you're debugging locally.
8580 Here's an example showing how to start a debug session with a
8581 small ARM program.
8582 In this case the program was linked to be loaded into SRAM on a Cortex-M3.
8583 Most programs would be written into flash (address 0) and run from there.
8584
8585 @example
8586 $ arm-none-eabi-gdb example.elf
8587 (gdb) target remote localhost:3333
8588 Remote debugging using localhost:3333
8589 ...
8590 (gdb) monitor reset halt
8591 ...
8592 (gdb) load
8593 Loading section .vectors, size 0x100 lma 0x20000000
8594 Loading section .text, size 0x5a0 lma 0x20000100
8595 Loading section .data, size 0x18 lma 0x200006a0
8596 Start address 0x2000061c, load size 1720
8597 Transfer rate: 22 KB/sec, 573 bytes/write.
8598 (gdb) continue
8599 Continuing.
8600 ...
8601 @end example
8602
8603 You could then interrupt the GDB session to make the program break,
8604 type @command{where} to show the stack, @command{list} to show the
8605 code around the program counter, @command{step} through code,
8606 set breakpoints or watchpoints, and so on.
8607
8608 @section Configuring GDB for OpenOCD
8609
8610 OpenOCD supports the gdb @option{qSupported} packet, this enables information
8611 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
8612 packet size and the device's memory map.
8613 You do not need to configure the packet size by hand,
8614 and the relevant parts of the memory map should be automatically
8615 set up when you declare (NOR) flash banks.
8616
8617 However, there are other things which GDB can't currently query.
8618 You may need to set those up by hand.
8619 As OpenOCD starts up, you will often see a line reporting
8620 something like:
8621
8622 @example
8623 Info : lm3s.cpu: hardware has 6 breakpoints, 4 watchpoints
8624 @end example
8625
8626 You can pass that information to GDB with these commands:
8627
8628 @example
8629 set remote hardware-breakpoint-limit 6
8630 set remote hardware-watchpoint-limit 4
8631 @end example
8632
8633 With that particular hardware (Cortex-M3) the hardware breakpoints
8634 only work for code running from flash memory. Most other ARM systems
8635 do not have such restrictions.
8636
8637 Another example of useful GDB configuration came from a user who
8638 found that single stepping his Cortex-M3 didn't work well with IRQs
8639 and an RTOS until he told GDB to disable the IRQs while stepping:
8640
8641 @example
8642 define hook-step
8643 mon cortex_m maskisr on
8644 end
8645 define hookpost-step
8646 mon cortex_m maskisr off
8647 end
8648 @end example
8649
8650 Rather than typing such commands interactively, you may prefer to
8651 save them in a file and have GDB execute them as it starts, perhaps
8652 using a @file{.gdbinit} in your project directory or starting GDB
8653 using @command{gdb -x filename}.
8654
8655 @section Programming using GDB
8656 @cindex Programming using GDB
8657 @anchor{programmingusinggdb}
8658
8659 By default the target memory map is sent to GDB. This can be disabled by
8660 the following OpenOCD configuration option:
8661 @example
8662 gdb_memory_map disable
8663 @end example
8664 For this to function correctly a valid flash configuration must also be set
8665 in OpenOCD. For faster performance you should also configure a valid
8666 working area.
8667
8668 Informing GDB of the memory map of the target will enable GDB to protect any
8669 flash areas of the target and use hardware breakpoints by default. This means
8670 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
8671 using a memory map. @xref{gdbbreakpointoverride,,gdb_breakpoint_override}.
8672
8673 To view the configured memory map in GDB, use the GDB command @option{info mem}.
8674 All other unassigned addresses within GDB are treated as RAM.
8675
8676 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
8677 This can be changed to the old behaviour by using the following GDB command
8678 @example
8679 set mem inaccessible-by-default off
8680 @end example
8681
8682 If @command{gdb_flash_program enable} is also used, GDB will be able to
8683 program any flash memory using the vFlash interface.
8684
8685 GDB will look at the target memory map when a load command is given, if any
8686 areas to be programmed lie within the target flash area the vFlash packets
8687 will be used.
8688
8689 If the target needs configuring before GDB programming, an event
8690 script can be executed:
8691 @example
8692 $_TARGETNAME configure -event EVENTNAME BODY
8693 @end example
8694
8695 To verify any flash programming the GDB command @option{compare-sections}
8696 can be used.
8697 @anchor{usingopenocdsmpwithgdb}
8698 @section Using OpenOCD SMP with GDB
8699 @cindex SMP
8700 For SMP support following GDB serial protocol packet have been defined :
8701 @itemize @bullet
8702 @item j - smp status request
8703 @item J - smp set request
8704 @end itemize
8705
8706 OpenOCD implements :
8707 @itemize @bullet
8708 @item @option{jc} packet for reading core id displayed by
8709 GDB connection. Reply is @option{XXXXXXXX} (8 hex digits giving core id) or
8710 @option{E01} for target not smp.
8711 @item @option{JcXXXXXXXX} (8 hex digits) packet for setting core id displayed at next GDB continue
8712 (core id -1 is reserved for returning to normal resume mode). Reply @option{E01}
8713 for target not smp or @option{OK} on success.
8714 @end itemize
8715
8716 Handling of this packet within GDB can be done :
8717 @itemize @bullet
8718 @item by the creation of an internal variable (i.e @option{_core}) by mean
8719 of function allocate_computed_value allowing following GDB command.
8720 @example
8721 set $_core 1
8722 #Jc01 packet is sent
8723 print $_core
8724 #jc packet is sent and result is affected in $
8725 @end example
8726
8727 @item by the usage of GDB maintenance command as described in following example (2 cpus in SMP with
8728 core id 0 and 1 @pxref{definecputargetsworkinginsmp,,Define CPU targets working in SMP}).
8729
8730 @example
8731 # toggle0 : force display of coreid 0
8732 define toggle0
8733 maint packet Jc0
8734 continue
8735 main packet Jc-1
8736 end
8737 # toggle1 : force display of coreid 1
8738 define toggle1
8739 maint packet Jc1
8740 continue
8741 main packet Jc-1
8742 end
8743 @end example
8744 @end itemize
8745
8746 @section RTOS Support
8747 @cindex RTOS Support
8748 @anchor{gdbrtossupport}
8749
8750 OpenOCD includes RTOS support, this will however need enabling as it defaults to disabled.
8751 It can be enabled by passing @option{-rtos} arg to the target @xref{rtostype,,RTOS Type}.
8752
8753 @* An example setup is below:
8754
8755 @example
8756 $_TARGETNAME configure -rtos auto
8757 @end example
8758
8759 This will attempt to auto detect the RTOS within your application.
8760
8761 Currently supported rtos's include:
8762 @itemize @bullet
8763 @item @option{eCos}
8764 @item @option{ThreadX}
8765 @item @option{FreeRTOS}
8766 @item @option{linux}
8767 @item @option{ChibiOS}
8768 @item @option{embKernel}
8769 @item @option{mqx}
8770 @end itemize
8771
8772 @quotation Note
8773 Before an RTOS can be detected, it must export certain symbols; otherwise, it cannot
8774 be used by OpenOCD. Below is a list of the required symbols for each supported RTOS.
8775 @end quotation
8776
8777 @table @code
8778 @item eCos symbols
8779 Cyg_Thread::thread_list, Cyg_Scheduler_Base::current_thread.
8780 @item ThreadX symbols
8781 _tx_thread_current_ptr, _tx_thread_created_ptr, _tx_thread_created_count.
8782 @item FreeRTOS symbols
8783 @c The following is taken from recent texinfo to provide compatibility
8784 @c with ancient versions that do not support @raggedright
8785 @tex
8786 \begingroup
8787 \rightskip0pt plus2em \spaceskip.3333em \xspaceskip.5em\relax
8788 pxCurrentTCB, pxReadyTasksLists, xDelayedTaskList1, xDelayedTaskList2,
8789 pxDelayedTaskList, pxOverflowDelayedTaskList, xPendingReadyList,
8790 uxCurrentNumberOfTasks, uxTopUsedPriority.
8791 \par
8792 \endgroup
8793 @end tex
8794 @item linux symbols
8795 init_task.
8796 @item ChibiOS symbols
8797 rlist, ch_debug, chSysInit.
8798 @item embKernel symbols
8799 Rtos::sCurrentTask, Rtos::sListReady, Rtos::sListSleep,
8800 Rtos::sListSuspended, Rtos::sMaxPriorities, Rtos::sCurrentTaskCount.
8801 @item mqx symbols
8802 _mqx_kernel_data, MQX_init_struct.
8803 @end table
8804
8805 For most RTOS supported the above symbols will be exported by default. However for
8806 some, eg. FreeRTOS, extra steps must be taken.
8807
8808 These RTOSes may require additional OpenOCD-specific file to be linked
8809 along with the project:
8810
8811 @table @code
8812 @item FreeRTOS
8813 contrib/rtos-helpers/FreeRTOS-openocd.c
8814 @end table
8815
8816 @node Tcl Scripting API
8817 @chapter Tcl Scripting API
8818 @cindex Tcl Scripting API
8819 @cindex Tcl scripts
8820 @section API rules
8821
8822 Tcl commands are stateless; e.g. the @command{telnet} command has
8823 a concept of currently active target, the Tcl API proc's take this sort
8824 of state information as an argument to each proc.
8825
8826 There are three main types of return values: single value, name value
8827 pair list and lists.
8828
8829 Name value pair. The proc 'foo' below returns a name/value pair
8830 list.
8831
8832 @example
8833 > set foo(me) Duane
8834 > set foo(you) Oyvind
8835 > set foo(mouse) Micky
8836 > set foo(duck) Donald
8837 @end example
8838
8839 If one does this:
8840
8841 @example
8842 > set foo
8843 @end example
8844
8845 The result is:
8846
8847 @example
8848 me Duane you Oyvind mouse Micky duck Donald
8849 @end example
8850
8851 Thus, to get the names of the associative array is easy:
8852
8853 @verbatim
8854 foreach { name value } [set foo] {
8855 puts "Name: $name, Value: $value"
8856 }
8857 @end verbatim
8858
8859 Lists returned should be relatively small. Otherwise, a range
8860 should be passed in to the proc in question.
8861
8862 @section Internal low-level Commands
8863
8864 By "low-level," we mean commands that a human would typically not
8865 invoke directly.
8866
8867 Some low-level commands need to be prefixed with "ocd_"; e.g.
8868 @command{ocd_flash_banks}
8869 is the low-level API upon which @command{flash banks} is implemented.
8870
8871 @itemize @bullet
8872 @item @b{mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
8873
8874 Read memory and return as a Tcl array for script processing
8875 @item @b{array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
8876
8877 Convert a Tcl array to memory locations and write the values
8878 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
8879
8880 Return information about the flash banks
8881
8882 @item @b{capture} <@var{command}>
8883
8884 Run <@var{command}> and return full log output that was produced during
8885 its execution. Example:
8886
8887 @example
8888 > capture "reset init"
8889 @end example
8890
8891 @end itemize
8892
8893 OpenOCD commands can consist of two words, e.g. "flash banks". The
8894 @file{startup.tcl} "unknown" proc will translate this into a Tcl proc
8895 called "flash_banks".
8896
8897 @section OpenOCD specific Global Variables
8898
8899 Real Tcl has ::tcl_platform(), and platform::identify, and many other
8900 variables. JimTCL, as implemented in OpenOCD creates $ocd_HOSTOS which
8901 holds one of the following values:
8902
8903 @itemize @bullet
8904 @item @b{cygwin} Running under Cygwin
8905 @item @b{darwin} Darwin (Mac-OS) is the underlying operating sytem.
8906 @item @b{freebsd} Running under FreeBSD
8907 @item @b{openbsd} Running under OpenBSD
8908 @item @b{netbsd} Running under NetBSD
8909 @item @b{linux} Linux is the underlying operating sytem
8910 @item @b{mingw32} Running under MingW32
8911 @item @b{winxx} Built using Microsoft Visual Studio
8912 @item @b{ecos} Running under eCos
8913 @item @b{other} Unknown, none of the above.
8914 @end itemize
8915
8916 Note: 'winxx' was choosen because today (March-2009) no distinction is made between Win32 and Win64.
8917
8918 @quotation Note
8919 We should add support for a variable like Tcl variable
8920 @code{tcl_platform(platform)}, it should be called
8921 @code{jim_platform} (because it
8922 is jim, not real tcl).
8923 @end quotation
8924
8925 @section Tcl RPC server
8926 @cindex RPC
8927
8928 OpenOCD provides a simple RPC server that allows to run arbitrary Tcl
8929 commands and receive the results.
8930
8931 To access it, your application needs to connect to a configured TCP port
8932 (see @command{tcl_port}). Then it can pass any string to the
8933 interpreter terminating it with @code{0x1a} and wait for the return
8934 value (it will be terminated with @code{0x1a} as well). This can be
8935 repeated as many times as desired without reopening the connection.
8936
8937 Remember that most of the OpenOCD commands need to be prefixed with
8938 @code{ocd_} to get the results back. Sometimes you might also need the
8939 @command{capture} command.
8940
8941 See @file{contrib/rpc_examples/} for specific client implementations.
8942
8943 @section Tcl RPC server notifications
8944 @cindex RPC Notifications
8945
8946 Notifications are sent asynchronously to other commands being executed over
8947 the RPC server, so the port must be polled continuously.
8948
8949 Target event, state and reset notifications are emitted as Tcl associative arrays
8950 in the following format.
8951
8952 @verbatim
8953 type target_event event [event-name]
8954 type target_state state [state-name]
8955 type target_reset mode [reset-mode]
8956 @end verbatim
8957
8958 @deffn {Command} tcl_notifications [on/off]
8959 Toggle output of target notifications to the current Tcl RPC server.
8960 Only available from the Tcl RPC server.
8961 Defaults to off.
8962
8963 @end deffn
8964
8965 @section Tcl RPC server trace output
8966 @cindex RPC trace output
8967
8968 Trace data is sent asynchronously to other commands being executed over
8969 the RPC server, so the port must be polled continuously.
8970
8971 Target trace data is emitted as a Tcl associative array in the following format.
8972
8973 @verbatim
8974 type target_trace data [trace-data-hex-encoded]
8975 @end verbatim
8976
8977 @deffn {Command} tcl_trace [on/off]
8978 Toggle output of target trace data to the current Tcl RPC server.
8979 Only available from the Tcl RPC server.
8980 Defaults to off.
8981
8982 See an example application here:
8983 @url{https://github.com/apmorton/OpenOcdTraceUtil} [OpenOcdTraceUtil]
8984
8985 @end deffn
8986
8987 @node FAQ
8988 @chapter FAQ
8989 @cindex faq
8990 @enumerate
8991 @anchor{faqrtck}
8992 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
8993 @cindex RTCK
8994 @cindex adaptive clocking
8995 @*
8996
8997 In digital circuit design it is often refered to as ``clock
8998 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
8999 operating at some speed, your CPU target is operating at another.
9000 The two clocks are not synchronised, they are ``asynchronous''
9001
9002 In order for the two to work together they must be synchronised
9003 well enough to work; JTAG can't go ten times faster than the CPU,
9004 for example. There are 2 basic options:
9005 @enumerate
9006 @item
9007 Use a special "adaptive clocking" circuit to change the JTAG
9008 clock rate to match what the CPU currently supports.
9009 @item
9010 The JTAG clock must be fixed at some speed that's enough slower than
9011 the CPU clock that all TMS and TDI transitions can be detected.
9012 @end enumerate
9013
9014 @b{Does this really matter?} For some chips and some situations, this
9015 is a non-issue, like a 500MHz ARM926 with a 5 MHz JTAG link;
9016 the CPU has no difficulty keeping up with JTAG.
9017 Startup sequences are often problematic though, as are other
9018 situations where the CPU clock rate changes (perhaps to save
9019 power).
9020
9021 For example, Atmel AT91SAM chips start operation from reset with
9022 a 32kHz system clock. Boot firmware may activate the main oscillator
9023 and PLL before switching to a faster clock (perhaps that 500 MHz
9024 ARM926 scenario).
9025 If you're using JTAG to debug that startup sequence, you must slow
9026 the JTAG clock to sometimes 1 to 4kHz. After startup completes,
9027 JTAG can use a faster clock.
9028
9029 Consider also debugging a 500MHz ARM926 hand held battery powered
9030 device that enters a low power ``deep sleep'' mode, at 32kHz CPU
9031 clock, between keystrokes unless it has work to do. When would
9032 that 5 MHz JTAG clock be usable?
9033
9034 @b{Solution #1 - A special circuit}
9035
9036 In order to make use of this,
9037 your CPU, board, and JTAG adapter must all support the RTCK
9038 feature. Not all of them support this; keep reading!
9039
9040 The RTCK ("Return TCK") signal in some ARM chips is used to help with
9041 this problem. ARM has a good description of the problem described at
9042 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
9043 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
9044 work? / how does adaptive clocking work?''.
9045
9046 The nice thing about adaptive clocking is that ``battery powered hand
9047 held device example'' - the adaptiveness works perfectly all the
9048 time. One can set a break point or halt the system in the deep power
9049 down code, slow step out until the system speeds up.
9050
9051 Note that adaptive clocking may also need to work at the board level,
9052 when a board-level scan chain has multiple chips.
9053 Parallel clock voting schemes are good way to implement this,
9054 both within and between chips, and can easily be implemented
9055 with a CPLD.
9056 It's not difficult to have logic fan a module's input TCK signal out
9057 to each TAP in the scan chain, and then wait until each TAP's RTCK comes
9058 back with the right polarity before changing the output RTCK signal.
9059 Texas Instruments makes some clock voting logic available
9060 for free (with no support) in VHDL form; see
9061 @url{http://tiexpressdsp.com/index.php/Adaptive_Clocking}
9062
9063 @b{Solution #2 - Always works - but may be slower}
9064
9065 Often this is a perfectly acceptable solution.
9066
9067 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
9068 the target clock speed. But what that ``magic division'' is varies
9069 depending on the chips on your board.
9070 @b{ARM rule of thumb} Most ARM based systems require an 6:1 division;
9071 ARM11 cores use an 8:1 division.
9072 @b{Xilinx rule of thumb} is 1/12 the clock speed.
9073
9074 Note: most full speed FT2232 based JTAG adapters are limited to a
9075 maximum of 6MHz. The ones using USB high speed chips (FT2232H)
9076 often support faster clock rates (and adaptive clocking).
9077
9078 You can still debug the 'low power' situations - you just need to
9079 either use a fixed and very slow JTAG clock rate ... or else
9080 manually adjust the clock speed at every step. (Adjusting is painful
9081 and tedious, and is not always practical.)
9082
9083 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
9084 have a special debug mode in your application that does a ``high power
9085 sleep''. If you are careful - 98% of your problems can be debugged
9086 this way.
9087
9088 Note that on ARM you may need to avoid using the @emph{wait for interrupt}
9089 operation in your idle loops even if you don't otherwise change the CPU
9090 clock rate.
9091 That operation gates the CPU clock, and thus the JTAG clock; which
9092 prevents JTAG access. One consequence is not being able to @command{halt}
9093 cores which are executing that @emph{wait for interrupt} operation.
9094
9095 To set the JTAG frequency use the command:
9096
9097 @example
9098 # Example: 1.234MHz
9099 adapter_khz 1234
9100 @end example
9101
9102
9103 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
9104
9105 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
9106 around Windows filenames.
9107
9108 @example
9109 > echo \a
9110
9111 > echo @{\a@}
9112 \a
9113 > echo "\a"
9114
9115 >
9116 @end example
9117
9118
9119 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
9120
9121 Make sure you have Cygwin installed, or at least a version of OpenOCD that
9122 claims to come with all the necessary DLLs. When using Cygwin, try launching
9123 OpenOCD from the Cygwin shell.
9124
9125 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a frontend like Insight or
9126 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
9127 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
9128
9129 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
9130 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
9131 software breakpoints consume one of the two available hardware breakpoints.
9132
9133 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
9134
9135 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
9136 clock at the time you're programming the flash. If you've specified the crystal's
9137 frequency, make sure the PLL is disabled. If you've specified the full core speed
9138 (e.g. 60MHz), make sure the PLL is enabled.
9139
9140 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
9141 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
9142 out while waiting for end of scan, rtck was disabled".
9143
9144 Make sure your PC's parallel port operates in EPP mode. You might have to try several
9145 settings in your PC BIOS (ECP, EPP, and different versions of those).
9146
9147 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
9148 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
9149 memory read caused data abort".
9150
9151 The errors are non-fatal, and are the result of GDB trying to trace stack frames
9152 beyond the last valid frame. It might be possible to prevent this by setting up
9153 a proper "initial" stack frame, if you happen to know what exactly has to
9154 be done, feel free to add this here.
9155
9156 @b{Simple:} In your startup code - push 8 registers of zeros onto the
9157 stack before calling main(). What GDB is doing is ``climbing'' the run
9158 time stack by reading various values on the stack using the standard
9159 call frame for the target. GDB keeps going - until one of 2 things
9160 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
9161 stackframes have been processed. By pushing zeros on the stack, GDB
9162 gracefully stops.
9163
9164 @b{Debugging Interrupt Service Routines} - In your ISR before you call
9165 your C code, do the same - artifically push some zeros onto the stack,
9166 remember to pop them off when the ISR is done.
9167
9168 @b{Also note:} If you have a multi-threaded operating system, they
9169 often do not @b{in the intrest of saving memory} waste these few
9170 bytes. Painful...
9171
9172
9173 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
9174 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
9175
9176 This warning doesn't indicate any serious problem, as long as you don't want to
9177 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
9178 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
9179 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
9180 independently. With this setup, it's not possible to halt the core right out of
9181 reset, everything else should work fine.
9182
9183 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
9184 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
9185 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
9186 quit with an error message. Is there a stability issue with OpenOCD?
9187
9188 No, this is not a stability issue concerning OpenOCD. Most users have solved
9189 this issue by simply using a self-powered USB hub, which they connect their
9190 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
9191 supply stable enough for the Amontec JTAGkey to be operated.
9192
9193 @b{Laptops running on battery have this problem too...}
9194
9195 @item @b{USB Power} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
9196 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
9197 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
9198 What does that mean and what might be the reason for this?
9199
9200 First of all, the reason might be the USB power supply. Try using a self-powered
9201 hub instead of a direct connection to your computer. Secondly, the error code 4
9202 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
9203 chip ran into some sort of error - this points us to a USB problem.
9204
9205 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
9206 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
9207 What does that mean and what might be the reason for this?
9208
9209 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
9210 has closed the connection to OpenOCD. This might be a GDB issue.
9211
9212 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
9213 are described, there is a parameter for specifying the clock frequency
9214 for LPC2000 internal flash devices (e.g. @option{flash bank $_FLASHNAME lpc2000
9215 0x0 0x40000 0 0 $_TARGETNAME lpc2000_v1 14746 calc_checksum}), which must be
9216 specified in kilohertz. However, I do have a quartz crystal of a
9217 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
9218 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
9219 clock frequency?
9220
9221 No. The clock frequency specified here must be given as an integral number.
9222 However, this clock frequency is used by the In-Application-Programming (IAP)
9223 routines of the LPC2000 family only, which seems to be very tolerant concerning
9224 the given clock frequency, so a slight difference between the specified clock
9225 frequency and the actual clock frequency will not cause any trouble.
9226
9227 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
9228
9229 Well, yes and no. Commands can be given in arbitrary order, yet the
9230 devices listed for the JTAG scan chain must be given in the right
9231 order (jtag newdevice), with the device closest to the TDO-Pin being
9232 listed first. In general, whenever objects of the same type exist
9233 which require an index number, then these objects must be given in the
9234 right order (jtag newtap, targets and flash banks - a target
9235 references a jtag newtap and a flash bank references a target).
9236
9237 You can use the ``scan_chain'' command to verify and display the tap order.
9238
9239 Also, some commands can't execute until after @command{init} has been
9240 processed. Such commands include @command{nand probe} and everything
9241 else that needs to write to controller registers, perhaps for setting
9242 up DRAM and loading it with code.
9243
9244 @anchor{faqtaporder}
9245 @item @b{JTAG TAP Order} Do I have to declare the TAPS in some
9246 particular order?
9247
9248 Yes; whenever you have more than one, you must declare them in
9249 the same order used by the hardware.
9250
9251 Many newer devices have multiple JTAG TAPs. For example: ST
9252 Microsystems STM32 chips have two TAPs, a ``boundary scan TAP'' and
9253 ``Cortex-M3'' TAP. Example: The STM32 reference manual, Document ID:
9254 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
9255 connected to the boundary scan TAP, which then connects to the
9256 Cortex-M3 TAP, which then connects to the TDO pin.
9257
9258 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
9259 (2) The boundary scan TAP. If your board includes an additional JTAG
9260 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
9261 place it before or after the STM32 chip in the chain. For example:
9262
9263 @itemize @bullet
9264 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
9265 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
9266 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
9267 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
9268 @item Xilinx TDO Pin -> OpenOCD TDO (input)
9269 @end itemize
9270
9271 The ``jtag device'' commands would thus be in the order shown below. Note:
9272
9273 @itemize @bullet
9274 @item jtag newtap Xilinx tap -irlen ...
9275 @item jtag newtap stm32 cpu -irlen ...
9276 @item jtag newtap stm32 bs -irlen ...
9277 @item # Create the debug target and say where it is
9278 @item target create stm32.cpu -chain-position stm32.cpu ...
9279 @end itemize
9280
9281
9282 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
9283 log file, I can see these error messages: Error: arm7_9_common.c:561
9284 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
9285
9286 TODO.
9287
9288 @end enumerate
9289
9290 @node Tcl Crash Course
9291 @chapter Tcl Crash Course
9292 @cindex Tcl
9293
9294 Not everyone knows Tcl - this is not intended to be a replacement for
9295 learning Tcl, the intent of this chapter is to give you some idea of
9296 how the Tcl scripts work.
9297
9298 This chapter is written with two audiences in mind. (1) OpenOCD users
9299 who need to understand a bit more of how Jim-Tcl works so they can do
9300 something useful, and (2) those that want to add a new command to
9301 OpenOCD.
9302
9303 @section Tcl Rule #1
9304 There is a famous joke, it goes like this:
9305 @enumerate
9306 @item Rule #1: The wife is always correct
9307 @item Rule #2: If you think otherwise, See Rule #1
9308 @end enumerate
9309
9310 The Tcl equal is this:
9311
9312 @enumerate
9313 @item Rule #1: Everything is a string
9314 @item Rule #2: If you think otherwise, See Rule #1
9315 @end enumerate
9316
9317 As in the famous joke, the consequences of Rule #1 are profound. Once
9318 you understand Rule #1, you will understand Tcl.
9319
9320 @section Tcl Rule #1b
9321 There is a second pair of rules.
9322 @enumerate
9323 @item Rule #1: Control flow does not exist. Only commands
9324 @* For example: the classic FOR loop or IF statement is not a control
9325 flow item, they are commands, there is no such thing as control flow
9326 in Tcl.
9327 @item Rule #2: If you think otherwise, See Rule #1
9328 @* Actually what happens is this: There are commands that by
9329 convention, act like control flow key words in other languages. One of
9330 those commands is the word ``for'', another command is ``if''.
9331 @end enumerate
9332
9333 @section Per Rule #1 - All Results are strings
9334 Every Tcl command results in a string. The word ``result'' is used
9335 deliberatly. No result is just an empty string. Remember: @i{Rule #1 -
9336 Everything is a string}
9337
9338 @section Tcl Quoting Operators
9339 In life of a Tcl script, there are two important periods of time, the
9340 difference is subtle.
9341 @enumerate
9342 @item Parse Time
9343 @item Evaluation Time
9344 @end enumerate
9345
9346 The two key items here are how ``quoted things'' work in Tcl. Tcl has
9347 three primary quoting constructs, the [square-brackets] the
9348 @{curly-braces@} and ``double-quotes''
9349
9350 By now you should know $VARIABLES always start with a $DOLLAR
9351 sign. BTW: To set a variable, you actually use the command ``set'', as
9352 in ``set VARNAME VALUE'' much like the ancient BASIC langauge ``let x
9353 = 1'' statement, but without the equal sign.
9354
9355 @itemize @bullet
9356 @item @b{[square-brackets]}
9357 @* @b{[square-brackets]} are command substitutions. It operates much
9358 like Unix Shell `back-ticks`. The result of a [square-bracket]
9359 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
9360 string}. These two statements are roughly identical:
9361 @example
9362 # bash example
9363 X=`date`
9364 echo "The Date is: $X"
9365 # Tcl example
9366 set X [date]
9367 puts "The Date is: $X"
9368 @end example
9369 @item @b{``double-quoted-things''}
9370 @* @b{``double-quoted-things''} are just simply quoted
9371 text. $VARIABLES and [square-brackets] are expanded in place - the
9372 result however is exactly 1 string. @i{Remember Rule #1 - Everything
9373 is a string}
9374 @example
9375 set x "Dinner"
9376 puts "It is now \"[date]\", $x is in 1 hour"
9377 @end example
9378 @item @b{@{Curly-Braces@}}
9379 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
9380 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
9381 'single-quote' operators in BASH shell scripts, with the added
9382 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
9383 nested 3 times@}@}@} NOTE: [date] is a bad example;
9384 at this writing, Jim/OpenOCD does not have a date command.
9385 @end itemize
9386
9387 @section Consequences of Rule 1/2/3/4
9388
9389 The consequences of Rule 1 are profound.
9390
9391 @subsection Tokenisation & Execution.
9392
9393 Of course, whitespace, blank lines and #comment lines are handled in
9394 the normal way.
9395
9396 As a script is parsed, each (multi) line in the script file is
9397 tokenised and according to the quoting rules. After tokenisation, that
9398 line is immedatly executed.
9399
9400 Multi line statements end with one or more ``still-open''
9401 @{curly-braces@} which - eventually - closes a few lines later.
9402
9403 @subsection Command Execution
9404
9405 Remember earlier: There are no ``control flow''
9406 statements in Tcl. Instead there are COMMANDS that simply act like
9407 control flow operators.
9408
9409 Commands are executed like this:
9410
9411 @enumerate
9412 @item Parse the next line into (argc) and (argv[]).
9413 @item Look up (argv[0]) in a table and call its function.
9414 @item Repeat until End Of File.
9415 @end enumerate
9416
9417 It sort of works like this:
9418 @example
9419 for(;;)@{
9420 ReadAndParse( &argc, &argv );
9421
9422 cmdPtr = LookupCommand( argv[0] );
9423
9424 (*cmdPtr->Execute)( argc, argv );
9425 @}
9426 @end example
9427
9428 When the command ``proc'' is parsed (which creates a procedure
9429 function) it gets 3 parameters on the command line. @b{1} the name of
9430 the proc (function), @b{2} the list of parameters, and @b{3} the body
9431 of the function. Not the choice of words: LIST and BODY. The PROC
9432 command stores these items in a table somewhere so it can be found by
9433 ``LookupCommand()''
9434
9435 @subsection The FOR command
9436
9437 The most interesting command to look at is the FOR command. In Tcl,
9438 the FOR command is normally implemented in C. Remember, FOR is a
9439 command just like any other command.
9440
9441 When the ascii text containing the FOR command is parsed, the parser
9442 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
9443 are:
9444
9445 @enumerate 0
9446 @item The ascii text 'for'
9447 @item The start text
9448 @item The test expression
9449 @item The next text
9450 @item The body text
9451 @end enumerate
9452
9453 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
9454 Remember @i{Rule #1 - Everything is a string.} The key point is this:
9455 Often many of those parameters are in @{curly-braces@} - thus the
9456 variables inside are not expanded or replaced until later.
9457
9458 Remember that every Tcl command looks like the classic ``main( argc,
9459 argv )'' function in C. In JimTCL - they actually look like this:
9460
9461 @example
9462 int
9463 MyCommand( Jim_Interp *interp,
9464 int *argc,
9465 Jim_Obj * const *argvs );
9466 @end example
9467
9468 Real Tcl is nearly identical. Although the newer versions have
9469 introduced a byte-code parser and intepreter, but at the core, it
9470 still operates in the same basic way.
9471
9472 @subsection FOR command implementation
9473
9474 To understand Tcl it is perhaps most helpful to see the FOR
9475 command. Remember, it is a COMMAND not a control flow structure.
9476
9477 In Tcl there are two underlying C helper functions.
9478
9479 Remember Rule #1 - You are a string.
9480
9481 The @b{first} helper parses and executes commands found in an ascii
9482 string. Commands can be seperated by semicolons, or newlines. While
9483 parsing, variables are expanded via the quoting rules.
9484
9485 The @b{second} helper evaluates an ascii string as a numerical
9486 expression and returns a value.
9487
9488 Here is an example of how the @b{FOR} command could be
9489 implemented. The pseudo code below does not show error handling.
9490 @example
9491 void Execute_AsciiString( void *interp, const char *string );
9492
9493 int Evaluate_AsciiExpression( void *interp, const char *string );
9494
9495 int
9496 MyForCommand( void *interp,
9497 int argc,
9498 char **argv )
9499 @{
9500 if( argc != 5 )@{
9501 SetResult( interp, "WRONG number of parameters");
9502 return ERROR;
9503 @}
9504
9505 // argv[0] = the ascii string just like C
9506
9507 // Execute the start statement.
9508 Execute_AsciiString( interp, argv[1] );
9509
9510 // Top of loop test
9511 for(;;)@{
9512 i = Evaluate_AsciiExpression(interp, argv[2]);
9513 if( i == 0 )
9514 break;
9515
9516 // Execute the body
9517 Execute_AsciiString( interp, argv[3] );
9518
9519 // Execute the LOOP part
9520 Execute_AsciiString( interp, argv[4] );
9521 @}
9522
9523 // Return no error
9524 SetResult( interp, "" );
9525 return SUCCESS;
9526 @}
9527 @end example
9528
9529 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
9530 in the same basic way.
9531
9532 @section OpenOCD Tcl Usage
9533
9534 @subsection source and find commands
9535 @b{Where:} In many configuration files
9536 @* Example: @b{ source [find FILENAME] }
9537 @*Remember the parsing rules
9538 @enumerate
9539 @item The @command{find} command is in square brackets,
9540 and is executed with the parameter FILENAME. It should find and return
9541 the full path to a file with that name; it uses an internal search path.
9542 The RESULT is a string, which is substituted into the command line in
9543 place of the bracketed @command{find} command.
9544 (Don't try to use a FILENAME which includes the "#" character.
9545 That character begins Tcl comments.)
9546 @item The @command{source} command is executed with the resulting filename;
9547 it reads a file and executes as a script.
9548 @end enumerate
9549 @subsection format command
9550 @b{Where:} Generally occurs in numerous places.
9551 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
9552 @b{sprintf()}.
9553 @b{Example}
9554 @example
9555 set x 6
9556 set y 7
9557 puts [format "The answer: %d" [expr $x * $y]]
9558 @end example
9559 @enumerate
9560 @item The SET command creates 2 variables, X and Y.
9561 @item The double [nested] EXPR command performs math
9562 @* The EXPR command produces numerical result as a string.
9563 @* Refer to Rule #1
9564 @item The format command is executed, producing a single string
9565 @* Refer to Rule #1.
9566 @item The PUTS command outputs the text.
9567 @end enumerate
9568 @subsection Body or Inlined Text
9569 @b{Where:} Various TARGET scripts.
9570 @example
9571 #1 Good
9572 proc someproc @{@} @{
9573 ... multiple lines of stuff ...
9574 @}
9575 $_TARGETNAME configure -event FOO someproc
9576 #2 Good - no variables
9577 $_TARGETNAME confgure -event foo "this ; that;"
9578 #3 Good Curly Braces
9579 $_TARGETNAME configure -event FOO @{
9580 puts "Time: [date]"
9581 @}
9582 #4 DANGER DANGER DANGER
9583 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
9584 @end example
9585 @enumerate
9586 @item The $_TARGETNAME is an OpenOCD variable convention.
9587 @*@b{$_TARGETNAME} represents the last target created, the value changes
9588 each time a new target is created. Remember the parsing rules. When
9589 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
9590 the name of the target which happens to be a TARGET (object)
9591 command.
9592 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
9593 @*There are 4 examples:
9594 @enumerate
9595 @item The TCLBODY is a simple string that happens to be a proc name
9596 @item The TCLBODY is several simple commands seperated by semicolons
9597 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
9598 @item The TCLBODY is a string with variables that get expanded.
9599 @end enumerate
9600
9601 In the end, when the target event FOO occurs the TCLBODY is
9602 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
9603 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
9604
9605 Remember the parsing rules. In case #3, @{curly-braces@} mean the
9606 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
9607 and the text is evaluated. In case #4, they are replaced before the
9608 ``Target Object Command'' is executed. This occurs at the same time
9609 $_TARGETNAME is replaced. In case #4 the date will never
9610 change. @{BTW: [date] is a bad example; at this writing,
9611 Jim/OpenOCD does not have a date command@}
9612 @end enumerate
9613 @subsection Global Variables
9614 @b{Where:} You might discover this when writing your own procs @* In
9615 simple terms: Inside a PROC, if you need to access a global variable
9616 you must say so. See also ``upvar''. Example:
9617 @example
9618 proc myproc @{ @} @{
9619 set y 0 #Local variable Y
9620 global x #Global variable X
9621 puts [format "X=%d, Y=%d" $x $y]
9622 @}
9623 @end example
9624 @section Other Tcl Hacks
9625 @b{Dynamic variable creation}
9626 @example
9627 # Dynamically create a bunch of variables.
9628 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
9629 # Create var name
9630 set vn [format "BIT%d" $x]
9631 # Make it a global
9632 global $vn
9633 # Set it.
9634 set $vn [expr (1 << $x)]
9635 @}
9636 @end example
9637 @b{Dynamic proc/command creation}
9638 @example
9639 # One "X" function - 5 uart functions.
9640 foreach who @{A B C D E@}
9641 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
9642 @}
9643 @end example
9644
9645 @include fdl.texi
9646
9647 @node OpenOCD Concept Index
9648 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
9649 @comment case issue with ``Index.html'' and ``index.html''
9650 @comment Occurs when creating ``--html --no-split'' output
9651 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
9652 @unnumbered OpenOCD Concept Index
9653
9654 @printindex cp
9655
9656 @node Command and Driver Index
9657 @unnumbered Command and Driver Index
9658 @printindex fn
9659
9660 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)