9918cee06d53dd420432ff52493951f8c7c9b457
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle OpenOCD User's Guide
5 @dircategory Development
6 @direntry
7 * OpenOCD: (openocd). OpenOCD User's Guide
8 @end direntry
9 @paragraphindent 0
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 This User's Guide documents
17 release @value{VERSION},
18 dated @value{UPDATED},
19 of the Open On-Chip Debugger (OpenOCD).
20
21 @itemize @bullet
22 @item Copyright @copyright{} 2008 The OpenOCD Project
23 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
24 @item Copyright @copyright{} 2008-2010 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
25 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
26 @item Copyright @copyright{} 2009-2010 David Brownell
27 @end itemize
28
29 @quotation
30 Permission is granted to copy, distribute and/or modify this document
31 under the terms of the GNU Free Documentation License, Version 1.2 or
32 any later version published by the Free Software Foundation; with no
33 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
34 Texts. A copy of the license is included in the section entitled ``GNU
35 Free Documentation License''.
36 @end quotation
37 @end copying
38
39 @titlepage
40 @titlefont{@emph{Open On-Chip Debugger:}}
41 @sp 1
42 @title OpenOCD User's Guide
43 @subtitle for release @value{VERSION}
44 @subtitle @value{UPDATED}
45
46 @page
47 @vskip 0pt plus 1filll
48 @insertcopying
49 @end titlepage
50
51 @summarycontents
52 @contents
53
54 @ifnottex
55 @node Top
56 @top OpenOCD User's Guide
57
58 @insertcopying
59 @end ifnottex
60
61 @menu
62 * About:: About OpenOCD
63 * Developers:: OpenOCD Developer Resources
64 * Debug Adapter Hardware:: Debug Adapter Hardware
65 * About Jim-Tcl:: About Jim-Tcl
66 * Running:: Running OpenOCD
67 * OpenOCD Project Setup:: OpenOCD Project Setup
68 * Config File Guidelines:: Config File Guidelines
69 * Server Configuration:: Server Configuration
70 * Debug Adapter Configuration:: Debug Adapter Configuration
71 * Reset Configuration:: Reset Configuration
72 * TAP Declaration:: TAP Declaration
73 * CPU Configuration:: CPU Configuration
74 * Flash Commands:: Flash Commands
75 * Flash Programming:: Flash Programming
76 * PLD/FPGA Commands:: PLD/FPGA Commands
77 * General Commands:: General Commands
78 * Architecture and Core Commands:: Architecture and Core Commands
79 * JTAG Commands:: JTAG Commands
80 * Boundary Scan Commands:: Boundary Scan Commands
81 * Utility Commands:: Utility Commands
82 * TFTP:: TFTP
83 * GDB and OpenOCD:: Using GDB and OpenOCD
84 * Tcl Scripting API:: Tcl Scripting API
85 * FAQ:: Frequently Asked Questions
86 * Tcl Crash Course:: Tcl Crash Course
87 * License:: GNU Free Documentation License
88
89 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
90 @comment case issue with ``Index.html'' and ``index.html''
91 @comment Occurs when creating ``--html --no-split'' output
92 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
93 * OpenOCD Concept Index:: Concept Index
94 * Command and Driver Index:: Command and Driver Index
95 @end menu
96
97 @node About
98 @unnumbered About
99 @cindex about
100
101 OpenOCD was created by Dominic Rath as part of a 2005 diploma thesis written
102 at the University of Applied Sciences Augsburg (@uref{http://www.hs-augsburg.de}).
103 Since that time, the project has grown into an active open-source project,
104 supported by a diverse community of software and hardware developers from
105 around the world.
106
107 @section What is OpenOCD?
108 @cindex TAP
109 @cindex JTAG
110
111 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
112 in-system programming and boundary-scan testing for embedded target
113 devices.
114
115 It does so with the assistance of a @dfn{debug adapter}, which is
116 a small hardware module which helps provide the right kind of
117 electrical signaling to the target being debugged. These are
118 required since the debug host (on which OpenOCD runs) won't
119 usually have native support for such signaling, or the connector
120 needed to hook up to the target.
121
122 Such debug adapters support one or more @dfn{transport} protocols,
123 each of which involves different electrical signaling (and uses
124 different messaging protocols on top of that signaling). There
125 are many types of debug adapter, and little uniformity in what
126 they are called. (There are also product naming differences.)
127
128 These adapters are sometimes packaged as discrete dongles, which
129 may generically be called @dfn{hardware interface dongles}.
130 Some development boards also integrate them directly, which may
131 let the development board connect directly to the debug
132 host over USB (and sometimes also to power it over USB).
133
134 For example, a @dfn{JTAG Adapter} supports JTAG
135 signaling, and is used to communicate
136 with JTAG (IEEE 1149.1) compliant TAPs on your target board.
137 A @dfn{TAP} is a ``Test Access Port'', a module which processes
138 special instructions and data. TAPs are daisy-chained within and
139 between chips and boards. JTAG supports debugging and boundary
140 scan operations.
141
142 There are also @dfn{SWD Adapters} that support Serial Wire Debug (SWD)
143 signaling to communicate with some newer ARM cores, as well as debug
144 adapters which support both JTAG and SWD transports. SWD supports only
145 debugging, whereas JTAG also supports boundary scan operations.
146
147 For some chips, there are also @dfn{Programming Adapters} supporting
148 special transports used only to write code to flash memory, without
149 support for on-chip debugging or boundary scan.
150 (At this writing, OpenOCD does not support such non-debug adapters.)
151
152
153 @b{Dongles:} OpenOCD currently supports many types of hardware dongles:
154 USB-based, parallel port-based, and other standalone boxes that run
155 OpenOCD internally. @xref{Debug Adapter Hardware}.
156
157 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
158 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x), Cortex-M3
159 (Stellaris LM3, STMicroelectronics STM32 and Energy Micro EFM32) and
160 Intel Quark (x10xx) based cores to be debugged via the GDB protocol.
161
162 @b{Flash Programming:} Flash writing is supported for external
163 CFI-compatible NOR flashes (Intel and AMD/Spansion command set) and several
164 internal flashes (LPC1700, LPC1800, LPC2000, LPC4300, AT91SAM7, AT91SAM3U,
165 STR7x, STR9x, LM3, STM32x and EFM32). Preliminary support for various NAND flash
166 controllers (LPC3180, Orion, S3C24xx, more) is included.
167
168 @section OpenOCD Web Site
169
170 The OpenOCD web site provides the latest public news from the community:
171
172 @uref{http://openocd.org/}
173
174 @section Latest User's Guide:
175
176 The user's guide you are now reading may not be the latest one
177 available. A version for more recent code may be available.
178 Its HTML form is published regularly at:
179
180 @uref{http://openocd.org/doc/html/index.html}
181
182 PDF form is likewise published at:
183
184 @uref{http://openocd.org/doc/pdf/openocd.pdf}
185
186 @section OpenOCD User's Forum
187
188 There is an OpenOCD forum (phpBB) hosted by SparkFun,
189 which might be helpful to you. Note that if you want
190 anything to come to the attention of developers, you
191 should post it to the OpenOCD Developer Mailing List
192 instead of this forum.
193
194 @uref{http://forum.sparkfun.com/viewforum.php?f=18}
195
196 @section OpenOCD User's Mailing List
197
198 The OpenOCD User Mailing List provides the primary means of
199 communication between users:
200
201 @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-user}
202
203 @section OpenOCD IRC
204
205 Support can also be found on irc:
206 @uref{irc://irc.freenode.net/openocd}
207
208 @node Developers
209 @chapter OpenOCD Developer Resources
210 @cindex developers
211
212 If you are interested in improving the state of OpenOCD's debugging and
213 testing support, new contributions will be welcome. Motivated developers
214 can produce new target, flash or interface drivers, improve the
215 documentation, as well as more conventional bug fixes and enhancements.
216
217 The resources in this chapter are available for developers wishing to explore
218 or expand the OpenOCD source code.
219
220 @section OpenOCD Git Repository
221
222 During the 0.3.x release cycle, OpenOCD switched from Subversion to
223 a Git repository hosted at SourceForge. The repository URL is:
224
225 @uref{git://git.code.sf.net/p/openocd/code}
226
227 or via http
228
229 @uref{http://git.code.sf.net/p/openocd/code}
230
231 You may prefer to use a mirror and the HTTP protocol:
232
233 @uref{http://repo.or.cz/r/openocd.git}
234
235 With standard Git tools, use @command{git clone} to initialize
236 a local repository, and @command{git pull} to update it.
237 There are also gitweb pages letting you browse the repository
238 with a web browser, or download arbitrary snapshots without
239 needing a Git client:
240
241 @uref{http://repo.or.cz/w/openocd.git}
242
243 The @file{README} file contains the instructions for building the project
244 from the repository or a snapshot.
245
246 Developers that want to contribute patches to the OpenOCD system are
247 @b{strongly} encouraged to work against mainline.
248 Patches created against older versions may require additional
249 work from their submitter in order to be updated for newer releases.
250
251 @section Doxygen Developer Manual
252
253 During the 0.2.x release cycle, the OpenOCD project began
254 providing a Doxygen reference manual. This document contains more
255 technical information about the software internals, development
256 processes, and similar documentation:
257
258 @uref{http://openocd.org/doc/doxygen/html/index.html}
259
260 This document is a work-in-progress, but contributions would be welcome
261 to fill in the gaps. All of the source files are provided in-tree,
262 listed in the Doxyfile configuration at the top of the source tree.
263
264 @section Gerrit Review System
265
266 All changes in the OpenOCD Git repository go through the web-based Gerrit
267 Code Review System:
268
269 @uref{http://openocd.zylin.com/}
270
271 After a one-time registration and repository setup, anyone can push commits
272 from their local Git repository directly into Gerrit.
273 All users and developers are encouraged to review, test, discuss and vote
274 for changes in Gerrit. The feedback provides the basis for a maintainer to
275 eventually submit the change to the main Git repository.
276
277 The @file{HACKING} file, also available as the Patch Guide in the Doxygen
278 Developer Manual, contains basic information about how to connect a
279 repository to Gerrit, prepare and push patches. Patch authors are expected to
280 maintain their changes while they're in Gerrit, respond to feedback and if
281 necessary rework and push improved versions of the change.
282
283 @section OpenOCD Developer Mailing List
284
285 The OpenOCD Developer Mailing List provides the primary means of
286 communication between developers:
287
288 @uref{https://lists.sourceforge.net/mailman/listinfo/openocd-devel}
289
290 @section OpenOCD Bug Tracker
291
292 The OpenOCD Bug Tracker is hosted on SourceForge:
293
294 @uref{http://bugs.openocd.org/}
295
296
297 @node Debug Adapter Hardware
298 @chapter Debug Adapter Hardware
299 @cindex dongles
300 @cindex FTDI
301 @cindex wiggler
302 @cindex zy1000
303 @cindex printer port
304 @cindex USB Adapter
305 @cindex RTCK
306
307 Defined: @b{dongle}: A small device that plugs into a computer and serves as
308 an adapter .... [snip]
309
310 In the OpenOCD case, this generally refers to @b{a small adapter} that
311 attaches to your computer via USB or the parallel port. One
312 exception is the Ultimate Solutions ZY1000, packaged as a small box you
313 attach via an ethernet cable. The ZY1000 has the advantage that it does not
314 require any drivers to be installed on the developer PC. It also has
315 a built in web interface. It supports RTCK/RCLK or adaptive clocking
316 and has a built-in relay to power cycle targets remotely.
317
318
319 @section Choosing a Dongle
320
321 There are several things you should keep in mind when choosing a dongle.
322
323 @enumerate
324 @item @b{Transport} Does it support the kind of communication that you need?
325 OpenOCD focusses mostly on JTAG. Your version may also support
326 other ways to communicate with target devices.
327 @item @b{Voltage} What voltage is your target - 1.8, 2.8, 3.3, or 5V?
328 Does your dongle support it? You might need a level converter.
329 @item @b{Pinout} What pinout does your target board use?
330 Does your dongle support it? You may be able to use jumper
331 wires, or an "octopus" connector, to convert pinouts.
332 @item @b{Connection} Does your computer have the USB, parallel, or
333 Ethernet port needed?
334 @item @b{RTCK} Do you expect to use it with ARM chips and boards with
335 RTCK support (also known as ``adaptive clocking'')?
336 @end enumerate
337
338 @section Stand-alone JTAG Probe
339
340 The ZY1000 from Ultimate Solutions is technically not a dongle but a
341 stand-alone JTAG probe that, unlike most dongles, doesn't require any drivers
342 running on the developer's host computer.
343 Once installed on a network using DHCP or a static IP assignment, users can
344 access the ZY1000 probe locally or remotely from any host with access to the
345 IP address assigned to the probe.
346 The ZY1000 provides an intuitive web interface with direct access to the
347 OpenOCD debugger.
348 Users may also run a GDBSERVER directly on the ZY1000 to take full advantage
349 of GCC & GDB to debug any distribution of embedded Linux or NetBSD running on
350 the target.
351 The ZY1000 supports RTCK & RCLK or adaptive clocking and has a built-in relay
352 to power cycle the target remotely.
353
354 For more information, visit:
355
356 @b{ZY1000} See: @url{http://www.ultsol.com/index.php/component/content/article/8/210-zylin-zy1000-main}
357
358 @section USB FT2232 Based
359
360 There are many USB JTAG dongles on the market, many of them based
361 on a chip from ``Future Technology Devices International'' (FTDI)
362 known as the FTDI FT2232; this is a USB full speed (12 Mbps) chip.
363 See: @url{http://www.ftdichip.com} for more information.
364 In summer 2009, USB high speed (480 Mbps) versions of these FTDI
365 chips started to become available in JTAG adapters. Around 2012, a new
366 variant appeared - FT232H - this is a single-channel version of FT2232H.
367 (Adapters using those high speed FT2232H or FT232H chips may support adaptive
368 clocking.)
369
370 The FT2232 chips are flexible enough to support some other
371 transport options, such as SWD or the SPI variants used to
372 program some chips. They have two communications channels,
373 and one can be used for a UART adapter at the same time the
374 other one is used to provide a debug adapter.
375
376 Also, some development boards integrate an FT2232 chip to serve as
377 a built-in low-cost debug adapter and USB-to-serial solution.
378
379 @itemize @bullet
380 @item @b{usbjtag}
381 @* Link @url{http://elk.informatik.fh-augsburg.de/hhweb/doc/openocd/usbjtag/usbjtag.html}
382 @item @b{jtagkey}
383 @* See: @url{http://www.amontec.com/jtagkey.shtml}
384 @item @b{jtagkey2}
385 @* See: @url{http://www.amontec.com/jtagkey2.shtml}
386 @item @b{oocdlink}
387 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
388 @item @b{signalyzer}
389 @* See: @url{http://www.signalyzer.com}
390 @item @b{Stellaris Eval Boards}
391 @* See: @url{http://www.ti.com} - The Stellaris eval boards
392 bundle FT2232-based JTAG and SWD support, which can be used to debug
393 the Stellaris chips. Using separate JTAG adapters is optional.
394 These boards can also be used in a "pass through" mode as JTAG adapters
395 to other target boards, disabling the Stellaris chip.
396 @item @b{TI/Luminary ICDI}
397 @* See: @url{http://www.ti.com} - TI/Luminary In-Circuit Debug
398 Interface (ICDI) Boards are included in Stellaris LM3S9B9x
399 Evaluation Kits. Like the non-detachable FT2232 support on the other
400 Stellaris eval boards, they can be used to debug other target boards.
401 @item @b{olimex-jtag}
402 @* See: @url{http://www.olimex.com}
403 @item @b{Flyswatter/Flyswatter2}
404 @* See: @url{http://www.tincantools.com}
405 @item @b{turtelizer2}
406 @* See:
407 @uref{http://www.ethernut.de/en/hardware/turtelizer/index.html, Turtelizer 2}, or
408 @url{http://www.ethernut.de}
409 @item @b{comstick}
410 @* Link: @url{http://www.hitex.com/index.php?id=383}
411 @item @b{stm32stick}
412 @* Link @url{http://www.hitex.com/stm32-stick}
413 @item @b{axm0432_jtag}
414 @* Axiom AXM-0432 Link @url{http://www.axman.com} - NOTE: This JTAG does not appear
415 to be available anymore as of April 2012.
416 @item @b{cortino}
417 @* Link @url{http://www.hitex.com/index.php?id=cortino}
418 @item @b{dlp-usb1232h}
419 @* Link @url{http://www.dlpdesign.com/usb/usb1232h.shtml}
420 @item @b{digilent-hs1}
421 @* Link @url{http://www.digilentinc.com/Products/Detail.cfm?Prod=JTAG-HS1}
422 @item @b{opendous}
423 @* Link @url{http://code.google.com/p/opendous/wiki/JTAG} FT2232H-based
424 (OpenHardware).
425 @item @b{JTAG-lock-pick Tiny 2}
426 @* Link @url{http://www.distortec.com/jtag-lock-pick-tiny-2} FT232H-based
427
428 @item @b{GW16042}
429 @* Link: @url{http://shop.gateworks.com/index.php?route=product/product&path=70_80&product_id=64}
430 FT2232H-based
431
432 @end itemize
433 @section USB-JTAG / Altera USB-Blaster compatibles
434
435 These devices also show up as FTDI devices, but are not
436 protocol-compatible with the FT2232 devices. They are, however,
437 protocol-compatible among themselves. USB-JTAG devices typically consist
438 of a FT245 followed by a CPLD that understands a particular protocol,
439 or emulates this protocol using some other hardware.
440
441 They may appear under different USB VID/PID depending on the particular
442 product. The driver can be configured to search for any VID/PID pair
443 (see the section on driver commands).
444
445 @itemize
446 @item @b{USB-JTAG} Kolja Waschk's USB Blaster-compatible adapter
447 @* Link: @url{http://ixo-jtag.sourceforge.net/}
448 @item @b{Altera USB-Blaster}
449 @* Link: @url{http://www.altera.com/literature/ug/ug_usb_blstr.pdf}
450 @end itemize
451
452 @section USB J-Link based
453 There are several OEM versions of the SEGGER @b{J-Link} adapter. It is
454 an example of a microcontroller based JTAG adapter, it uses an
455 AT91SAM764 internally.
456
457 @itemize @bullet
458 @item @b{SEGGER J-Link}
459 @* Link: @url{http://www.segger.com/jlink.html}
460 @item @b{Atmel SAM-ICE} (Only works with Atmel chips!)
461 @* Link: @url{http://www.atmel.com/tools/atmelsam-ice.aspx}
462 @item @b{IAR J-Link}
463 @end itemize
464
465 @section USB RLINK based
466 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer,
467 permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for
468 SWD and not JTAG, thus not supported.
469
470 @itemize @bullet
471 @item @b{Raisonance RLink}
472 @* Link: @url{http://www.mcu-raisonance.com/~rlink-debugger-programmer__@/microcontrollers__tool~tool__T018:4cn9ziz4bnx6.html}
473 @item @b{STM32 Primer}
474 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
475 @item @b{STM32 Primer2}
476 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
477 @end itemize
478
479 @section USB ST-LINK based
480 STMicroelectronics has an adapter called @b{ST-LINK}.
481 They only work with STMicroelectronics chips, notably STM32 and STM8.
482
483 @itemize @bullet
484 @item @b{ST-LINK}
485 @* This is available standalone and as part of some kits, eg. STM32VLDISCOVERY.
486 @* Link: @url{http://www.st.com/internet/evalboard/product/219866.jsp}
487 @item @b{ST-LINK/V2}
488 @* This is available standalone and as part of some kits, eg. STM32F4DISCOVERY.
489 @* Link: @url{http://www.st.com/internet/evalboard/product/251168.jsp}
490 @item @b{STLINK-V3}
491 @* This is available standalone and as part of some kits.
492 @* Link: @url{http://www.st.com/stlink-v3}
493 @end itemize
494
495 For info the original ST-LINK enumerates using the mass storage usb class; however,
496 its implementation is completely broken. The result is this causes issues under Linux.
497 The simplest solution is to get Linux to ignore the ST-LINK using one of the following methods:
498 @itemize @bullet
499 @item modprobe -r usb-storage && modprobe usb-storage quirks=483:3744:i
500 @item add "options usb-storage quirks=483:3744:i" to /etc/modprobe.conf
501 @end itemize
502
503 @section USB TI/Stellaris ICDI based
504 Texas Instruments has an adapter called @b{ICDI}.
505 It is not to be confused with the FTDI based adapters that were originally fitted to their
506 evaluation boards. This is the adapter fitted to the Stellaris LaunchPad.
507
508 @section USB CMSIS-DAP based
509 ARM has released a interface standard called CMSIS-DAP that simplifies connecting
510 debuggers to ARM Cortex based targets @url{http://www.keil.com/support/man/docs/dapdebug/dapdebug_introduction.htm}.
511
512 @section USB Other
513 @itemize @bullet
514 @item @b{USBprog}
515 @* Link: @url{http://shop.embedded-projects.net/} - which uses an Atmel MEGA32 and a UBN9604
516
517 @item @b{USB - Presto}
518 @* Link: @url{http://tools.asix.net/prg_presto.htm}
519
520 @item @b{Versaloon-Link}
521 @* Link: @url{http://www.versaloon.com}
522
523 @item @b{ARM-JTAG-EW}
524 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
525
526 @item @b{Buspirate}
527 @* Link: @url{http://dangerousprototypes.com/bus-pirate-manual/}
528
529 @item @b{opendous}
530 @* Link: @url{http://code.google.com/p/opendous-jtag/} - which uses an AT90USB162
531
532 @item @b{estick}
533 @* Link: @url{http://code.google.com/p/estick-jtag/}
534
535 @item @b{Keil ULINK v1}
536 @* Link: @url{http://www.keil.com/ulink1/}
537
538 @item @b{TI XDS110 Debug Probe}
539 @* The XDS110 is included as the embedded debug probe on many Texas Instruments
540 LaunchPad evaluation boards.
541 @* The XDS110 is also available as a stand-alone USB debug probe. The XDS110
542 stand-alone probe has the additional ability to supply voltage to the target
543 board via its AUX FUNCTIONS port. Use the
544 @command{xds110_supply_voltage <millivolts>} command to set the voltage. 0 turns
545 off the supply. Otherwise, the supply can be set to any value in the range 1800
546 to 3600 millivolts.
547 @* Link: @url{http://processors.wiki.ti.com/index.php/XDS110}
548 @* Link: @url{http://processors.wiki.ti.com/index.php/XDS_Emulation_Software_Package#XDS110_Support_Utilities}
549 @end itemize
550
551 @section IBM PC Parallel Printer Port Based
552
553 The two well-known ``JTAG Parallel Ports'' cables are the Xilinx DLC5
554 and the Macraigor Wiggler. There are many clones and variations of
555 these on the market.
556
557 Note that parallel ports are becoming much less common, so if you
558 have the choice you should probably avoid these adapters in favor
559 of USB-based ones.
560
561 @itemize @bullet
562
563 @item @b{Wiggler} - There are many clones of this.
564 @* Link: @url{http://www.macraigor.com/wiggler.htm}
565
566 @item @b{DLC5} - From XILINX - There are many clones of this
567 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
568 produced, PDF schematics are easily found and it is easy to make.
569
570 @item @b{Amontec - JTAG Accelerator}
571 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
572
573 @item @b{Wiggler2}
574 @* Link: @url{http://www.ccac.rwth-aachen.de/~michaels/index.php/hardware/armjtag}
575
576 @item @b{Wiggler_ntrst_inverted}
577 @* Yet another variation - See the source code, src/jtag/parport.c
578
579 @item @b{old_amt_wiggler}
580 @* Unknown - probably not on the market today
581
582 @item @b{arm-jtag}
583 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
584
585 @item @b{chameleon}
586 @* Link: @url{http://www.amontec.com/chameleon.shtml}
587
588 @item @b{Triton}
589 @* Unknown.
590
591 @item @b{Lattice}
592 @* ispDownload from Lattice Semiconductor
593 @url{http://www.latticesemi.com/lit/docs/@/devtools/dlcable.pdf}
594
595 @item @b{flashlink}
596 @* From STMicroelectronics;
597 @* Link: @url{http://www.st.com/internet/com/TECHNICAL_RESOURCES/TECHNICAL_LITERATURE/DATA_BRIEF/DM00039500.pdf}
598
599 @end itemize
600
601 @section Other...
602 @itemize @bullet
603
604 @item @b{ep93xx}
605 @* An EP93xx based Linux machine using the GPIO pins directly.
606
607 @item @b{at91rm9200}
608 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
609
610 @item @b{bcm2835gpio}
611 @* A BCM2835-based board (e.g. Raspberry Pi) using the GPIO pins of the expansion header.
612
613 @item @b{imx_gpio}
614 @* A NXP i.MX-based board (e.g. Wandboard) using the GPIO pins (should work on any i.MX processor).
615
616 @item @b{jtag_vpi}
617 @* A JTAG driver acting as a client for the JTAG VPI server interface.
618 @* Link: @url{http://github.com/fjullien/jtag_vpi}
619
620 @end itemize
621
622 @node About Jim-Tcl
623 @chapter About Jim-Tcl
624 @cindex Jim-Tcl
625 @cindex tcl
626
627 OpenOCD uses a small ``Tcl Interpreter'' known as Jim-Tcl.
628 This programming language provides a simple and extensible
629 command interpreter.
630
631 All commands presented in this Guide are extensions to Jim-Tcl.
632 You can use them as simple commands, without needing to learn
633 much of anything about Tcl.
634 Alternatively, you can write Tcl programs with them.
635
636 You can learn more about Jim at its website, @url{http://jim.tcl.tk}.
637 There is an active and responsive community, get on the mailing list
638 if you have any questions. Jim-Tcl maintainers also lurk on the
639 OpenOCD mailing list.
640
641 @itemize @bullet
642 @item @b{Jim vs. Tcl}
643 @* Jim-Tcl is a stripped down version of the well known Tcl language,
644 which can be found here: @url{http://www.tcl.tk}. Jim-Tcl has far
645 fewer features. Jim-Tcl is several dozens of .C files and .H files and
646 implements the basic Tcl command set. In contrast: Tcl 8.6 is a
647 4.2 MB .zip file containing 1540 files.
648
649 @item @b{Missing Features}
650 @* Our practice has been: Add/clone the real Tcl feature if/when
651 needed. We welcome Jim-Tcl improvements, not bloat. Also there
652 are a large number of optional Jim-Tcl features that are not
653 enabled in OpenOCD.
654
655 @item @b{Scripts}
656 @* OpenOCD configuration scripts are Jim-Tcl Scripts. OpenOCD's
657 command interpreter today is a mixture of (newer)
658 Jim-Tcl commands, and the (older) original command interpreter.
659
660 @item @b{Commands}
661 @* At the OpenOCD telnet command line (or via the GDB monitor command) one
662 can type a Tcl for() loop, set variables, etc.
663 Some of the commands documented in this guide are implemented
664 as Tcl scripts, from a @file{startup.tcl} file internal to the server.
665
666 @item @b{Historical Note}
667 @* Jim-Tcl was introduced to OpenOCD in spring 2008. Fall 2010,
668 before OpenOCD 0.5 release, OpenOCD switched to using Jim-Tcl
669 as a Git submodule, which greatly simplified upgrading Jim-Tcl
670 to benefit from new features and bugfixes in Jim-Tcl.
671
672 @item @b{Need a crash course in Tcl?}
673 @*@xref{Tcl Crash Course}.
674 @end itemize
675
676 @node Running
677 @chapter Running
678 @cindex command line options
679 @cindex logfile
680 @cindex directory search
681
682 Properly installing OpenOCD sets up your operating system to grant it access
683 to the debug adapters. On Linux, this usually involves installing a file
684 in @file{/etc/udev/rules.d,} so OpenOCD has permissions. An example rules file
685 that works for many common adapters is shipped with OpenOCD in the
686 @file{contrib} directory. MS-Windows needs
687 complex and confusing driver configuration for every peripheral. Such issues
688 are unique to each operating system, and are not detailed in this User's Guide.
689
690 Then later you will invoke the OpenOCD server, with various options to
691 tell it how each debug session should work.
692 The @option{--help} option shows:
693 @verbatim
694 bash$ openocd --help
695
696 --help | -h display this help
697 --version | -v display OpenOCD version
698 --file | -f use configuration file <name>
699 --search | -s dir to search for config files and scripts
700 --debug | -d set debug level to 3
701 | -d<n> set debug level to <level>
702 --log_output | -l redirect log output to file <name>
703 --command | -c run <command>
704 @end verbatim
705
706 If you don't give any @option{-f} or @option{-c} options,
707 OpenOCD tries to read the configuration file @file{openocd.cfg}.
708 To specify one or more different
709 configuration files, use @option{-f} options. For example:
710
711 @example
712 openocd -f config1.cfg -f config2.cfg -f config3.cfg
713 @end example
714
715 Configuration files and scripts are searched for in
716 @enumerate
717 @item the current directory,
718 @item any search dir specified on the command line using the @option{-s} option,
719 @item any search dir specified using the @command{add_script_search_dir} command,
720 @item @file{$HOME/.openocd} (not on Windows),
721 @item a directory in the @env{OPENOCD_SCRIPTS} environment variable (if set),
722 @item the site wide script library @file{$pkgdatadir/site} and
723 @item the OpenOCD-supplied script library @file{$pkgdatadir/scripts}.
724 @end enumerate
725 The first found file with a matching file name will be used.
726
727 @quotation Note
728 Don't try to use configuration script names or paths which
729 include the "#" character. That character begins Tcl comments.
730 @end quotation
731
732 @section Simple setup, no customization
733
734 In the best case, you can use two scripts from one of the script
735 libraries, hook up your JTAG adapter, and start the server ... and
736 your JTAG setup will just work "out of the box". Always try to
737 start by reusing those scripts, but assume you'll need more
738 customization even if this works. @xref{OpenOCD Project Setup}.
739
740 If you find a script for your JTAG adapter, and for your board or
741 target, you may be able to hook up your JTAG adapter then start
742 the server with some variation of one of the following:
743
744 @example
745 openocd -f interface/ADAPTER.cfg -f board/MYBOARD.cfg
746 openocd -f interface/ftdi/ADAPTER.cfg -f board/MYBOARD.cfg
747 @end example
748
749 You might also need to configure which reset signals are present,
750 using @option{-c 'reset_config trst_and_srst'} or something similar.
751 If all goes well you'll see output something like
752
753 @example
754 Open On-Chip Debugger 0.4.0 (2010-01-14-15:06)
755 For bug reports, read
756 http://openocd.org/doc/doxygen/bugs.html
757 Info : JTAG tap: lm3s.cpu tap/device found: 0x3ba00477
758 (mfg: 0x23b, part: 0xba00, ver: 0x3)
759 @end example
760
761 Seeing that "tap/device found" message, and no warnings, means
762 the JTAG communication is working. That's a key milestone, but
763 you'll probably need more project-specific setup.
764
765 @section What OpenOCD does as it starts
766
767 OpenOCD starts by processing the configuration commands provided
768 on the command line or, if there were no @option{-c command} or
769 @option{-f file.cfg} options given, in @file{openocd.cfg}.
770 @xref{configurationstage,,Configuration Stage}.
771 At the end of the configuration stage it verifies the JTAG scan
772 chain defined using those commands; your configuration should
773 ensure that this always succeeds.
774 Normally, OpenOCD then starts running as a server.
775 Alternatively, commands may be used to terminate the configuration
776 stage early, perform work (such as updating some flash memory),
777 and then shut down without acting as a server.
778
779 Once OpenOCD starts running as a server, it waits for connections from
780 clients (Telnet, GDB, RPC) and processes the commands issued through
781 those channels.
782
783 If you are having problems, you can enable internal debug messages via
784 the @option{-d} option.
785
786 Also it is possible to interleave Jim-Tcl commands w/config scripts using the
787 @option{-c} command line switch.
788
789 To enable debug output (when reporting problems or working on OpenOCD
790 itself), use the @option{-d} command line switch. This sets the
791 @option{debug_level} to "3", outputting the most information,
792 including debug messages. The default setting is "2", outputting only
793 informational messages, warnings and errors. You can also change this
794 setting from within a telnet or gdb session using @command{debug_level<n>}
795 (@pxref{debuglevel,,debug_level}).
796
797 You can redirect all output from the server to a file using the
798 @option{-l <logfile>} switch.
799
800 Note! OpenOCD will launch the GDB & telnet server even if it can not
801 establish a connection with the target. In general, it is possible for
802 the JTAG controller to be unresponsive until the target is set up
803 correctly via e.g. GDB monitor commands in a GDB init script.
804
805 @node OpenOCD Project Setup
806 @chapter OpenOCD Project Setup
807
808 To use OpenOCD with your development projects, you need to do more than
809 just connect the JTAG adapter hardware (dongle) to your development board
810 and start the OpenOCD server.
811 You also need to configure your OpenOCD server so that it knows
812 about your adapter and board, and helps your work.
813 You may also want to connect OpenOCD to GDB, possibly
814 using Eclipse or some other GUI.
815
816 @section Hooking up the JTAG Adapter
817
818 Today's most common case is a dongle with a JTAG cable on one side
819 (such as a ribbon cable with a 10-pin or 20-pin IDC connector)
820 and a USB cable on the other.
821 Instead of USB, some cables use Ethernet;
822 older ones may use a PC parallel port, or even a serial port.
823
824 @enumerate
825 @item @emph{Start with power to your target board turned off},
826 and nothing connected to your JTAG adapter.
827 If you're particularly paranoid, unplug power to the board.
828 It's important to have the ground signal properly set up,
829 unless you are using a JTAG adapter which provides
830 galvanic isolation between the target board and the
831 debugging host.
832
833 @item @emph{Be sure it's the right kind of JTAG connector.}
834 If your dongle has a 20-pin ARM connector, you need some kind
835 of adapter (or octopus, see below) to hook it up to
836 boards using 14-pin or 10-pin connectors ... or to 20-pin
837 connectors which don't use ARM's pinout.
838
839 In the same vein, make sure the voltage levels are compatible.
840 Not all JTAG adapters have the level shifters needed to work
841 with 1.2 Volt boards.
842
843 @item @emph{Be certain the cable is properly oriented} or you might
844 damage your board. In most cases there are only two possible
845 ways to connect the cable.
846 Connect the JTAG cable from your adapter to the board.
847 Be sure it's firmly connected.
848
849 In the best case, the connector is keyed to physically
850 prevent you from inserting it wrong.
851 This is most often done using a slot on the board's male connector
852 housing, which must match a key on the JTAG cable's female connector.
853 If there's no housing, then you must look carefully and
854 make sure pin 1 on the cable hooks up to pin 1 on the board.
855 Ribbon cables are frequently all grey except for a wire on one
856 edge, which is red. The red wire is pin 1.
857
858 Sometimes dongles provide cables where one end is an ``octopus'' of
859 color coded single-wire connectors, instead of a connector block.
860 These are great when converting from one JTAG pinout to another,
861 but are tedious to set up.
862 Use these with connector pinout diagrams to help you match up the
863 adapter signals to the right board pins.
864
865 @item @emph{Connect the adapter's other end} once the JTAG cable is connected.
866 A USB, parallel, or serial port connector will go to the host which
867 you are using to run OpenOCD.
868 For Ethernet, consult the documentation and your network administrator.
869
870 For USB-based JTAG adapters you have an easy sanity check at this point:
871 does the host operating system see the JTAG adapter? If you're running
872 Linux, try the @command{lsusb} command. If that host is an
873 MS-Windows host, you'll need to install a driver before OpenOCD works.
874
875 @item @emph{Connect the adapter's power supply, if needed.}
876 This step is primarily for non-USB adapters,
877 but sometimes USB adapters need extra power.
878
879 @item @emph{Power up the target board.}
880 Unless you just let the magic smoke escape,
881 you're now ready to set up the OpenOCD server
882 so you can use JTAG to work with that board.
883
884 @end enumerate
885
886 Talk with the OpenOCD server using
887 telnet (@code{telnet localhost 4444} on many systems) or GDB.
888 @xref{GDB and OpenOCD}.
889
890 @section Project Directory
891
892 There are many ways you can configure OpenOCD and start it up.
893
894 A simple way to organize them all involves keeping a
895 single directory for your work with a given board.
896 When you start OpenOCD from that directory,
897 it searches there first for configuration files, scripts,
898 files accessed through semihosting,
899 and for code you upload to the target board.
900 It is also the natural place to write files,
901 such as log files and data you download from the board.
902
903 @section Configuration Basics
904
905 There are two basic ways of configuring OpenOCD, and
906 a variety of ways you can mix them.
907 Think of the difference as just being how you start the server:
908
909 @itemize
910 @item Many @option{-f file} or @option{-c command} options on the command line
911 @item No options, but a @dfn{user config file}
912 in the current directory named @file{openocd.cfg}
913 @end itemize
914
915 Here is an example @file{openocd.cfg} file for a setup
916 using a Signalyzer FT2232-based JTAG adapter to talk to
917 a board with an Atmel AT91SAM7X256 microcontroller:
918
919 @example
920 source [find interface/ftdi/signalyzer.cfg]
921
922 # GDB can also flash my flash!
923 gdb_memory_map enable
924 gdb_flash_program enable
925
926 source [find target/sam7x256.cfg]
927 @end example
928
929 Here is the command line equivalent of that configuration:
930
931 @example
932 openocd -f interface/ftdi/signalyzer.cfg \
933 -c "gdb_memory_map enable" \
934 -c "gdb_flash_program enable" \
935 -f target/sam7x256.cfg
936 @end example
937
938 You could wrap such long command lines in shell scripts,
939 each supporting a different development task.
940 One might re-flash the board with a specific firmware version.
941 Another might set up a particular debugging or run-time environment.
942
943 @quotation Important
944 At this writing (October 2009) the command line method has
945 problems with how it treats variables.
946 For example, after @option{-c "set VAR value"}, or doing the
947 same in a script, the variable @var{VAR} will have no value
948 that can be tested in a later script.
949 @end quotation
950
951 Here we will focus on the simpler solution: one user config
952 file, including basic configuration plus any TCL procedures
953 to simplify your work.
954
955 @section User Config Files
956 @cindex config file, user
957 @cindex user config file
958 @cindex config file, overview
959
960 A user configuration file ties together all the parts of a project
961 in one place.
962 One of the following will match your situation best:
963
964 @itemize
965 @item Ideally almost everything comes from configuration files
966 provided by someone else.
967 For example, OpenOCD distributes a @file{scripts} directory
968 (probably in @file{/usr/share/openocd/scripts} on Linux).
969 Board and tool vendors can provide these too, as can individual
970 user sites; the @option{-s} command line option lets you say
971 where to find these files. (@xref{Running}.)
972 The AT91SAM7X256 example above works this way.
973
974 Three main types of non-user configuration file each have their
975 own subdirectory in the @file{scripts} directory:
976
977 @enumerate
978 @item @b{interface} -- one for each different debug adapter;
979 @item @b{board} -- one for each different board
980 @item @b{target} -- the chips which integrate CPUs and other JTAG TAPs
981 @end enumerate
982
983 Best case: include just two files, and they handle everything else.
984 The first is an interface config file.
985 The second is board-specific, and it sets up the JTAG TAPs and
986 their GDB targets (by deferring to some @file{target.cfg} file),
987 declares all flash memory, and leaves you nothing to do except
988 meet your deadline:
989
990 @example
991 source [find interface/olimex-jtag-tiny.cfg]
992 source [find board/csb337.cfg]
993 @end example
994
995 Boards with a single microcontroller often won't need more
996 than the target config file, as in the AT91SAM7X256 example.
997 That's because there is no external memory (flash, DDR RAM), and
998 the board differences are encapsulated by application code.
999
1000 @item Maybe you don't know yet what your board looks like to JTAG.
1001 Once you know the @file{interface.cfg} file to use, you may
1002 need help from OpenOCD to discover what's on the board.
1003 Once you find the JTAG TAPs, you can just search for appropriate
1004 target and board
1005 configuration files ... or write your own, from the bottom up.
1006 @xref{autoprobing,,Autoprobing}.
1007
1008 @item You can often reuse some standard config files but
1009 need to write a few new ones, probably a @file{board.cfg} file.
1010 You will be using commands described later in this User's Guide,
1011 and working with the guidelines in the next chapter.
1012
1013 For example, there may be configuration files for your JTAG adapter
1014 and target chip, but you need a new board-specific config file
1015 giving access to your particular flash chips.
1016 Or you might need to write another target chip configuration file
1017 for a new chip built around the Cortex-M3 core.
1018
1019 @quotation Note
1020 When you write new configuration files, please submit
1021 them for inclusion in the next OpenOCD release.
1022 For example, a @file{board/newboard.cfg} file will help the
1023 next users of that board, and a @file{target/newcpu.cfg}
1024 will help support users of any board using that chip.
1025 @end quotation
1026
1027 @item
1028 You may may need to write some C code.
1029 It may be as simple as supporting a new FT2232 or parport
1030 based adapter; a bit more involved, like a NAND or NOR flash
1031 controller driver; or a big piece of work like supporting
1032 a new chip architecture.
1033 @end itemize
1034
1035 Reuse the existing config files when you can.
1036 Look first in the @file{scripts/boards} area, then @file{scripts/targets}.
1037 You may find a board configuration that's a good example to follow.
1038
1039 When you write config files, separate the reusable parts
1040 (things every user of that interface, chip, or board needs)
1041 from ones specific to your environment and debugging approach.
1042 @itemize
1043
1044 @item
1045 For example, a @code{gdb-attach} event handler that invokes
1046 the @command{reset init} command will interfere with debugging
1047 early boot code, which performs some of the same actions
1048 that the @code{reset-init} event handler does.
1049
1050 @item
1051 Likewise, the @command{arm9 vector_catch} command (or
1052 @cindex vector_catch
1053 its siblings @command{xscale vector_catch}
1054 and @command{cortex_m vector_catch}) can be a time-saver
1055 during some debug sessions, but don't make everyone use that either.
1056 Keep those kinds of debugging aids in your user config file,
1057 along with messaging and tracing setup.
1058 (@xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.)
1059
1060 @item
1061 You might need to override some defaults.
1062 For example, you might need to move, shrink, or back up the target's
1063 work area if your application needs much SRAM.
1064
1065 @item
1066 TCP/IP port configuration is another example of something which
1067 is environment-specific, and should only appear in
1068 a user config file. @xref{tcpipports,,TCP/IP Ports}.
1069 @end itemize
1070
1071 @section Project-Specific Utilities
1072
1073 A few project-specific utility
1074 routines may well speed up your work.
1075 Write them, and keep them in your project's user config file.
1076
1077 For example, if you are making a boot loader work on a
1078 board, it's nice to be able to debug the ``after it's
1079 loaded to RAM'' parts separately from the finicky early
1080 code which sets up the DDR RAM controller and clocks.
1081 A script like this one, or a more GDB-aware sibling,
1082 may help:
1083
1084 @example
1085 proc ramboot @{ @} @{
1086 # Reset, running the target's "reset-init" scripts
1087 # to initialize clocks and the DDR RAM controller.
1088 # Leave the CPU halted.
1089 reset init
1090
1091 # Load CONFIG_SKIP_LOWLEVEL_INIT version into DDR RAM.
1092 load_image u-boot.bin 0x20000000
1093
1094 # Start running.
1095 resume 0x20000000
1096 @}
1097 @end example
1098
1099 Then once that code is working you will need to make it
1100 boot from NOR flash; a different utility would help.
1101 Alternatively, some developers write to flash using GDB.
1102 (You might use a similar script if you're working with a flash
1103 based microcontroller application instead of a boot loader.)
1104
1105 @example
1106 proc newboot @{ @} @{
1107 # Reset, leaving the CPU halted. The "reset-init" event
1108 # proc gives faster access to the CPU and to NOR flash;
1109 # "reset halt" would be slower.
1110 reset init
1111
1112 # Write standard version of U-Boot into the first two
1113 # sectors of NOR flash ... the standard version should
1114 # do the same lowlevel init as "reset-init".
1115 flash protect 0 0 1 off
1116 flash erase_sector 0 0 1
1117 flash write_bank 0 u-boot.bin 0x0
1118 flash protect 0 0 1 on
1119
1120 # Reboot from scratch using that new boot loader.
1121 reset run
1122 @}
1123 @end example
1124
1125 You may need more complicated utility procedures when booting
1126 from NAND.
1127 That often involves an extra bootloader stage,
1128 running from on-chip SRAM to perform DDR RAM setup so it can load
1129 the main bootloader code (which won't fit into that SRAM).
1130
1131 Other helper scripts might be used to write production system images,
1132 involving considerably more than just a three stage bootloader.
1133
1134 @section Target Software Changes
1135
1136 Sometimes you may want to make some small changes to the software
1137 you're developing, to help make JTAG debugging work better.
1138 For example, in C or assembly language code you might
1139 use @code{#ifdef JTAG_DEBUG} (or its converse) around code
1140 handling issues like:
1141
1142 @itemize @bullet
1143
1144 @item @b{Watchdog Timers}...
1145 Watchdog timers are typically used to automatically reset systems if
1146 some application task doesn't periodically reset the timer. (The
1147 assumption is that the system has locked up if the task can't run.)
1148 When a JTAG debugger halts the system, that task won't be able to run
1149 and reset the timer ... potentially causing resets in the middle of
1150 your debug sessions.
1151
1152 It's rarely a good idea to disable such watchdogs, since their usage
1153 needs to be debugged just like all other parts of your firmware.
1154 That might however be your only option.
1155
1156 Look instead for chip-specific ways to stop the watchdog from counting
1157 while the system is in a debug halt state. It may be simplest to set
1158 that non-counting mode in your debugger startup scripts. You may however
1159 need a different approach when, for example, a motor could be physically
1160 damaged by firmware remaining inactive in a debug halt state. That might
1161 involve a type of firmware mode where that "non-counting" mode is disabled
1162 at the beginning then re-enabled at the end; a watchdog reset might fire
1163 and complicate the debug session, but hardware (or people) would be
1164 protected.@footnote{Note that many systems support a "monitor mode" debug
1165 that is a somewhat cleaner way to address such issues. You can think of
1166 it as only halting part of the system, maybe just one task,
1167 instead of the whole thing.
1168 At this writing, January 2010, OpenOCD based debugging does not support
1169 monitor mode debug, only "halt mode" debug.}
1170
1171 @item @b{ARM Semihosting}...
1172 @cindex ARM semihosting
1173 When linked with a special runtime library provided with many
1174 toolchains@footnote{See chapter 8 "Semihosting" in
1175 @uref{http://infocenter.arm.com/help/topic/com.arm.doc.dui0203i/DUI0203I_rvct_developer_guide.pdf,
1176 ARM DUI 0203I}, the "RealView Compilation Tools Developer Guide".
1177 The CodeSourcery EABI toolchain also includes a semihosting library.},
1178 your target code can use I/O facilities on the debug host. That library
1179 provides a small set of system calls which are handled by OpenOCD.
1180 It can let the debugger provide your system console and a file system,
1181 helping with early debugging or providing a more capable environment
1182 for sometimes-complex tasks like installing system firmware onto
1183 NAND or SPI flash.
1184
1185 @item @b{ARM Wait-For-Interrupt}...
1186 Many ARM chips synchronize the JTAG clock using the core clock.
1187 Low power states which stop that core clock thus prevent JTAG access.
1188 Idle loops in tasking environments often enter those low power states
1189 via the @code{WFI} instruction (or its coprocessor equivalent, before ARMv7).
1190
1191 You may want to @emph{disable that instruction} in source code,
1192 or otherwise prevent using that state,
1193 to ensure you can get JTAG access at any time.@footnote{As a more
1194 polite alternative, some processors have special debug-oriented
1195 registers which can be used to change various features including
1196 how the low power states are clocked while debugging.
1197 The STM32 DBGMCU_CR register is an example; at the cost of extra
1198 power consumption, JTAG can be used during low power states.}
1199 For example, the OpenOCD @command{halt} command may not
1200 work for an idle processor otherwise.
1201
1202 @item @b{Delay after reset}...
1203 Not all chips have good support for debugger access
1204 right after reset; many LPC2xxx chips have issues here.
1205 Similarly, applications that reconfigure pins used for
1206 JTAG access as they start will also block debugger access.
1207
1208 To work with boards like this, @emph{enable a short delay loop}
1209 the first thing after reset, before "real" startup activities.
1210 For example, one second's delay is usually more than enough
1211 time for a JTAG debugger to attach, so that
1212 early code execution can be debugged
1213 or firmware can be replaced.
1214
1215 @item @b{Debug Communications Channel (DCC)}...
1216 Some processors include mechanisms to send messages over JTAG.
1217 Many ARM cores support these, as do some cores from other vendors.
1218 (OpenOCD may be able to use this DCC internally, speeding up some
1219 operations like writing to memory.)
1220
1221 Your application may want to deliver various debugging messages
1222 over JTAG, by @emph{linking with a small library of code}
1223 provided with OpenOCD and using the utilities there to send
1224 various kinds of message.
1225 @xref{softwaredebugmessagesandtracing,,Software Debug Messages and Tracing}.
1226
1227 @end itemize
1228
1229 @section Target Hardware Setup
1230
1231 Chip vendors often provide software development boards which
1232 are highly configurable, so that they can support all options
1233 that product boards may require. @emph{Make sure that any
1234 jumpers or switches match the system configuration you are
1235 working with.}
1236
1237 Common issues include:
1238
1239 @itemize @bullet
1240
1241 @item @b{JTAG setup} ...
1242 Boards may support more than one JTAG configuration.
1243 Examples include jumpers controlling pullups versus pulldowns
1244 on the nTRST and/or nSRST signals, and choice of connectors
1245 (e.g. which of two headers on the base board,
1246 or one from a daughtercard).
1247 For some Texas Instruments boards, you may need to jumper the
1248 EMU0 and EMU1 signals (which OpenOCD won't currently control).
1249
1250 @item @b{Boot Modes} ...
1251 Complex chips often support multiple boot modes, controlled
1252 by external jumpers. Make sure this is set up correctly.
1253 For example many i.MX boards from NXP need to be jumpered
1254 to "ATX mode" to start booting using the on-chip ROM, when
1255 using second stage bootloader code stored in a NAND flash chip.
1256
1257 Such explicit configuration is common, and not limited to
1258 booting from NAND. You might also need to set jumpers to
1259 start booting using code loaded from an MMC/SD card; external
1260 SPI flash; Ethernet, UART, or USB links; NOR flash; OneNAND
1261 flash; some external host; or various other sources.
1262
1263
1264 @item @b{Memory Addressing} ...
1265 Boards which support multiple boot modes may also have jumpers
1266 to configure memory addressing. One board, for example, jumpers
1267 external chipselect 0 (used for booting) to address either
1268 a large SRAM (which must be pre-loaded via JTAG), NOR flash,
1269 or NAND flash. When it's jumpered to address NAND flash, that
1270 board must also be told to start booting from on-chip ROM.
1271
1272 Your @file{board.cfg} file may also need to be told this jumper
1273 configuration, so that it can know whether to declare NOR flash
1274 using @command{flash bank} or instead declare NAND flash with
1275 @command{nand device}; and likewise which probe to perform in
1276 its @code{reset-init} handler.
1277
1278 A closely related issue is bus width. Jumpers might need to
1279 distinguish between 8 bit or 16 bit bus access for the flash
1280 used to start booting.
1281
1282 @item @b{Peripheral Access} ...
1283 Development boards generally provide access to every peripheral
1284 on the chip, sometimes in multiple modes (such as by providing
1285 multiple audio codec chips).
1286 This interacts with software
1287 configuration of pin multiplexing, where for example a
1288 given pin may be routed either to the MMC/SD controller
1289 or the GPIO controller. It also often interacts with
1290 configuration jumpers. One jumper may be used to route
1291 signals to an MMC/SD card slot or an expansion bus (which
1292 might in turn affect booting); others might control which
1293 audio or video codecs are used.
1294
1295 @end itemize
1296
1297 Plus you should of course have @code{reset-init} event handlers
1298 which set up the hardware to match that jumper configuration.
1299 That includes in particular any oscillator or PLL used to clock
1300 the CPU, and any memory controllers needed to access external
1301 memory and peripherals. Without such handlers, you won't be
1302 able to access those resources without working target firmware
1303 which can do that setup ... this can be awkward when you're
1304 trying to debug that target firmware. Even if there's a ROM
1305 bootloader which handles a few issues, it rarely provides full
1306 access to all board-specific capabilities.
1307
1308
1309 @node Config File Guidelines
1310 @chapter Config File Guidelines
1311
1312 This chapter is aimed at any user who needs to write a config file,
1313 including developers and integrators of OpenOCD and any user who
1314 needs to get a new board working smoothly.
1315 It provides guidelines for creating those files.
1316
1317 You should find the following directories under
1318 @t{$(INSTALLDIR)/scripts}, with config files maintained upstream. Use
1319 them as-is where you can; or as models for new files.
1320 @itemize @bullet
1321 @item @file{interface} ...
1322 These are for debug adapters. Files that specify configuration to use
1323 specific JTAG, SWD and other adapters go here.
1324 @item @file{board} ...
1325 Think Circuit Board, PWA, PCB, they go by many names. Board files
1326 contain initialization items that are specific to a board.
1327
1328 They reuse target configuration files, since the same
1329 microprocessor chips are used on many boards,
1330 but support for external parts varies widely. For
1331 example, the SDRAM initialization sequence for the board, or the type
1332 of external flash and what address it uses. Any initialization
1333 sequence to enable that external flash or SDRAM should be found in the
1334 board file. Boards may also contain multiple targets: two CPUs; or
1335 a CPU and an FPGA.
1336 @item @file{target} ...
1337 Think chip. The ``target'' directory represents the JTAG TAPs
1338 on a chip
1339 which OpenOCD should control, not a board. Two common types of targets
1340 are ARM chips and FPGA or CPLD chips.
1341 When a chip has multiple TAPs (maybe it has both ARM and DSP cores),
1342 the target config file defines all of them.
1343 @item @emph{more} ... browse for other library files which may be useful.
1344 For example, there are various generic and CPU-specific utilities.
1345 @end itemize
1346
1347 The @file{openocd.cfg} user config
1348 file may override features in any of the above files by
1349 setting variables before sourcing the target file, or by adding
1350 commands specific to their situation.
1351
1352 @section Interface Config Files
1353
1354 The user config file
1355 should be able to source one of these files with a command like this:
1356
1357 @example
1358 source [find interface/FOOBAR.cfg]
1359 @end example
1360
1361 A preconfigured interface file should exist for every debug adapter
1362 in use today with OpenOCD.
1363 That said, perhaps some of these config files
1364 have only been used by the developer who created it.
1365
1366 A separate chapter gives information about how to set these up.
1367 @xref{Debug Adapter Configuration}.
1368 Read the OpenOCD source code (and Developer's Guide)
1369 if you have a new kind of hardware interface
1370 and need to provide a driver for it.
1371
1372 @section Board Config Files
1373 @cindex config file, board
1374 @cindex board config file
1375
1376 The user config file
1377 should be able to source one of these files with a command like this:
1378
1379 @example
1380 source [find board/FOOBAR.cfg]
1381 @end example
1382
1383 The point of a board config file is to package everything
1384 about a given board that user config files need to know.
1385 In summary the board files should contain (if present)
1386
1387 @enumerate
1388 @item One or more @command{source [find target/...cfg]} statements
1389 @item NOR flash configuration (@pxref{norconfiguration,,NOR Configuration})
1390 @item NAND flash configuration (@pxref{nandconfiguration,,NAND Configuration})
1391 @item Target @code{reset} handlers for SDRAM and I/O configuration
1392 @item JTAG adapter reset configuration (@pxref{Reset Configuration})
1393 @item All things that are not ``inside a chip''
1394 @end enumerate
1395
1396 Generic things inside target chips belong in target config files,
1397 not board config files. So for example a @code{reset-init} event
1398 handler should know board-specific oscillator and PLL parameters,
1399 which it passes to target-specific utility code.
1400
1401 The most complex task of a board config file is creating such a
1402 @code{reset-init} event handler.
1403 Define those handlers last, after you verify the rest of the board
1404 configuration works.
1405
1406 @subsection Communication Between Config files
1407
1408 In addition to target-specific utility code, another way that
1409 board and target config files communicate is by following a
1410 convention on how to use certain variables.
1411
1412 The full Tcl/Tk language supports ``namespaces'', but Jim-Tcl does not.
1413 Thus the rule we follow in OpenOCD is this: Variables that begin with
1414 a leading underscore are temporary in nature, and can be modified and
1415 used at will within a target configuration file.
1416
1417 Complex board config files can do the things like this,
1418 for a board with three chips:
1419
1420 @example
1421 # Chip #1: PXA270 for network side, big endian
1422 set CHIPNAME network
1423 set ENDIAN big
1424 source [find target/pxa270.cfg]
1425 # on return: _TARGETNAME = network.cpu
1426 # other commands can refer to the "network.cpu" target.
1427 $_TARGETNAME configure .... events for this CPU..
1428
1429 # Chip #2: PXA270 for video side, little endian
1430 set CHIPNAME video
1431 set ENDIAN little
1432 source [find target/pxa270.cfg]
1433 # on return: _TARGETNAME = video.cpu
1434 # other commands can refer to the "video.cpu" target.
1435 $_TARGETNAME configure .... events for this CPU..
1436
1437 # Chip #3: Xilinx FPGA for glue logic
1438 set CHIPNAME xilinx
1439 unset ENDIAN
1440 source [find target/spartan3.cfg]
1441 @end example
1442
1443 That example is oversimplified because it doesn't show any flash memory,
1444 or the @code{reset-init} event handlers to initialize external DRAM
1445 or (assuming it needs it) load a configuration into the FPGA.
1446 Such features are usually needed for low-level work with many boards,
1447 where ``low level'' implies that the board initialization software may
1448 not be working. (That's a common reason to need JTAG tools. Another
1449 is to enable working with microcontroller-based systems, which often
1450 have no debugging support except a JTAG connector.)
1451
1452 Target config files may also export utility functions to board and user
1453 config files. Such functions should use name prefixes, to help avoid
1454 naming collisions.
1455
1456 Board files could also accept input variables from user config files.
1457 For example, there might be a @code{J4_JUMPER} setting used to identify
1458 what kind of flash memory a development board is using, or how to set
1459 up other clocks and peripherals.
1460
1461 @subsection Variable Naming Convention
1462 @cindex variable names
1463
1464 Most boards have only one instance of a chip.
1465 However, it should be easy to create a board with more than
1466 one such chip (as shown above).
1467 Accordingly, we encourage these conventions for naming
1468 variables associated with different @file{target.cfg} files,
1469 to promote consistency and
1470 so that board files can override target defaults.
1471
1472 Inputs to target config files include:
1473
1474 @itemize @bullet
1475 @item @code{CHIPNAME} ...
1476 This gives a name to the overall chip, and is used as part of
1477 tap identifier dotted names.
1478 While the default is normally provided by the chip manufacturer,
1479 board files may need to distinguish between instances of a chip.
1480 @item @code{ENDIAN} ...
1481 By default @option{little} - although chips may hard-wire @option{big}.
1482 Chips that can't change endianess don't need to use this variable.
1483 @item @code{CPUTAPID} ...
1484 When OpenOCD examines the JTAG chain, it can be told verify the
1485 chips against the JTAG IDCODE register.
1486 The target file will hold one or more defaults, but sometimes the
1487 chip in a board will use a different ID (perhaps a newer revision).
1488 @end itemize
1489
1490 Outputs from target config files include:
1491
1492 @itemize @bullet
1493 @item @code{_TARGETNAME} ...
1494 By convention, this variable is created by the target configuration
1495 script. The board configuration file may make use of this variable to
1496 configure things like a ``reset init'' script, or other things
1497 specific to that board and that target.
1498 If the chip has 2 targets, the names are @code{_TARGETNAME0},
1499 @code{_TARGETNAME1}, ... etc.
1500 @end itemize
1501
1502 @subsection The reset-init Event Handler
1503 @cindex event, reset-init
1504 @cindex reset-init handler
1505
1506 Board config files run in the OpenOCD configuration stage;
1507 they can't use TAPs or targets, since they haven't been
1508 fully set up yet.
1509 This means you can't write memory or access chip registers;
1510 you can't even verify that a flash chip is present.
1511 That's done later in event handlers, of which the target @code{reset-init}
1512 handler is one of the most important.
1513
1514 Except on microcontrollers, the basic job of @code{reset-init} event
1515 handlers is setting up flash and DRAM, as normally handled by boot loaders.
1516 Microcontrollers rarely use boot loaders; they run right out of their
1517 on-chip flash and SRAM memory. But they may want to use one of these
1518 handlers too, if just for developer convenience.
1519
1520 @quotation Note
1521 Because this is so very board-specific, and chip-specific, no examples
1522 are included here.
1523 Instead, look at the board config files distributed with OpenOCD.
1524 If you have a boot loader, its source code will help; so will
1525 configuration files for other JTAG tools
1526 (@pxref{translatingconfigurationfiles,,Translating Configuration Files}).
1527 @end quotation
1528
1529 Some of this code could probably be shared between different boards.
1530 For example, setting up a DRAM controller often doesn't differ by
1531 much except the bus width (16 bits or 32?) and memory timings, so a
1532 reusable TCL procedure loaded by the @file{target.cfg} file might take
1533 those as parameters.
1534 Similarly with oscillator, PLL, and clock setup;
1535 and disabling the watchdog.
1536 Structure the code cleanly, and provide comments to help
1537 the next developer doing such work.
1538 (@emph{You might be that next person} trying to reuse init code!)
1539
1540 The last thing normally done in a @code{reset-init} handler is probing
1541 whatever flash memory was configured. For most chips that needs to be
1542 done while the associated target is halted, either because JTAG memory
1543 access uses the CPU or to prevent conflicting CPU access.
1544
1545 @subsection JTAG Clock Rate
1546
1547 Before your @code{reset-init} handler has set up
1548 the PLLs and clocking, you may need to run with
1549 a low JTAG clock rate.
1550 @xref{jtagspeed,,JTAG Speed}.
1551 Then you'd increase that rate after your handler has
1552 made it possible to use the faster JTAG clock.
1553 When the initial low speed is board-specific, for example
1554 because it depends on a board-specific oscillator speed, then
1555 you should probably set it up in the board config file;
1556 if it's target-specific, it belongs in the target config file.
1557
1558 For most ARM-based processors the fastest JTAG clock@footnote{A FAQ
1559 @uref{http://www.arm.com/support/faqdev/4170.html} gives details.}
1560 is one sixth of the CPU clock; or one eighth for ARM11 cores.
1561 Consult chip documentation to determine the peak JTAG clock rate,
1562 which might be less than that.
1563
1564 @quotation Warning
1565 On most ARMs, JTAG clock detection is coupled to the core clock, so
1566 software using a @option{wait for interrupt} operation blocks JTAG access.
1567 Adaptive clocking provides a partial workaround, but a more complete
1568 solution just avoids using that instruction with JTAG debuggers.
1569 @end quotation
1570
1571 If both the chip and the board support adaptive clocking,
1572 use the @command{jtag_rclk}
1573 command, in case your board is used with JTAG adapter which
1574 also supports it. Otherwise use @command{adapter_khz}.
1575 Set the slow rate at the beginning of the reset sequence,
1576 and the faster rate as soon as the clocks are at full speed.
1577
1578 @anchor{theinitboardprocedure}
1579 @subsection The init_board procedure
1580 @cindex init_board procedure
1581
1582 The concept of @code{init_board} procedure is very similar to @code{init_targets}
1583 (@xref{theinittargetsprocedure,,The init_targets procedure}.) - it's a replacement of ``linear''
1584 configuration scripts. This procedure is meant to be executed when OpenOCD enters run stage
1585 (@xref{enteringtherunstage,,Entering the Run Stage},) after @code{init_targets}. The idea to have
1586 separate @code{init_targets} and @code{init_board} procedures is to allow the first one to configure
1587 everything target specific (internal flash, internal RAM, etc.) and the second one to configure
1588 everything board specific (reset signals, chip frequency, reset-init event handler, external memory, etc.).
1589 Additionally ``linear'' board config file will most likely fail when target config file uses
1590 @code{init_targets} scheme (``linear'' script is executed before @code{init} and @code{init_targets} - after),
1591 so separating these two configuration stages is very convenient, as the easiest way to overcome this
1592 problem is to convert board config file to use @code{init_board} procedure. Board config scripts don't
1593 need to override @code{init_targets} defined in target config files when they only need to add some specifics.
1594
1595 Just as @code{init_targets}, the @code{init_board} procedure can be overridden by ``next level'' script (which sources
1596 the original), allowing greater code reuse.
1597
1598 @example
1599 ### board_file.cfg ###
1600
1601 # source target file that does most of the config in init_targets
1602 source [find target/target.cfg]
1603
1604 proc enable_fast_clock @{@} @{
1605 # enables fast on-board clock source
1606 # configures the chip to use it
1607 @}
1608
1609 # initialize only board specifics - reset, clock, adapter frequency
1610 proc init_board @{@} @{
1611 reset_config trst_and_srst trst_pulls_srst
1612
1613 $_TARGETNAME configure -event reset-start @{
1614 adapter_khz 100
1615 @}
1616
1617 $_TARGETNAME configure -event reset-init @{
1618 enable_fast_clock
1619 adapter_khz 10000
1620 @}
1621 @}
1622 @end example
1623
1624 @section Target Config Files
1625 @cindex config file, target
1626 @cindex target config file
1627
1628 Board config files communicate with target config files using
1629 naming conventions as described above, and may source one or
1630 more target config files like this:
1631
1632 @example
1633 source [find target/FOOBAR.cfg]
1634 @end example
1635
1636 The point of a target config file is to package everything
1637 about a given chip that board config files need to know.
1638 In summary the target files should contain
1639
1640 @enumerate
1641 @item Set defaults
1642 @item Add TAPs to the scan chain
1643 @item Add CPU targets (includes GDB support)
1644 @item CPU/Chip/CPU-Core specific features
1645 @item On-Chip flash
1646 @end enumerate
1647
1648 As a rule of thumb, a target file sets up only one chip.
1649 For a microcontroller, that will often include a single TAP,
1650 which is a CPU needing a GDB target, and its on-chip flash.
1651
1652 More complex chips may include multiple TAPs, and the target
1653 config file may need to define them all before OpenOCD
1654 can talk to the chip.
1655 For example, some phone chips have JTAG scan chains that include
1656 an ARM core for operating system use, a DSP,
1657 another ARM core embedded in an image processing engine,
1658 and other processing engines.
1659
1660 @subsection Default Value Boiler Plate Code
1661
1662 All target configuration files should start with code like this,
1663 letting board config files express environment-specific
1664 differences in how things should be set up.
1665
1666 @example
1667 # Boards may override chip names, perhaps based on role,
1668 # but the default should match what the vendor uses
1669 if @{ [info exists CHIPNAME] @} @{
1670 set _CHIPNAME $CHIPNAME
1671 @} else @{
1672 set _CHIPNAME sam7x256
1673 @}
1674
1675 # ONLY use ENDIAN with targets that can change it.
1676 if @{ [info exists ENDIAN] @} @{
1677 set _ENDIAN $ENDIAN
1678 @} else @{
1679 set _ENDIAN little
1680 @}
1681
1682 # TAP identifiers may change as chips mature, for example with
1683 # new revision fields (the "3" here). Pick a good default; you
1684 # can pass several such identifiers to the "jtag newtap" command.
1685 if @{ [info exists CPUTAPID ] @} @{
1686 set _CPUTAPID $CPUTAPID
1687 @} else @{
1688 set _CPUTAPID 0x3f0f0f0f
1689 @}
1690 @end example
1691 @c but 0x3f0f0f0f is for an str73x part ...
1692
1693 @emph{Remember:} Board config files may include multiple target
1694 config files, or the same target file multiple times
1695 (changing at least @code{CHIPNAME}).
1696
1697 Likewise, the target configuration file should define
1698 @code{_TARGETNAME} (or @code{_TARGETNAME0} etc) and
1699 use it later on when defining debug targets:
1700
1701 @example
1702 set _TARGETNAME $_CHIPNAME.cpu
1703 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1704 @end example
1705
1706 @subsection Adding TAPs to the Scan Chain
1707 After the ``defaults'' are set up,
1708 add the TAPs on each chip to the JTAG scan chain.
1709 @xref{TAP Declaration}, and the naming convention
1710 for taps.
1711
1712 In the simplest case the chip has only one TAP,
1713 probably for a CPU or FPGA.
1714 The config file for the Atmel AT91SAM7X256
1715 looks (in part) like this:
1716
1717 @example
1718 jtag newtap $_CHIPNAME cpu -irlen 4 -expected-id $_CPUTAPID
1719 @end example
1720
1721 A board with two such at91sam7 chips would be able
1722 to source such a config file twice, with different
1723 values for @code{CHIPNAME}, so
1724 it adds a different TAP each time.
1725
1726 If there are nonzero @option{-expected-id} values,
1727 OpenOCD attempts to verify the actual tap id against those values.
1728 It will issue error messages if there is mismatch, which
1729 can help to pinpoint problems in OpenOCD configurations.
1730
1731 @example
1732 JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f
1733 (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
1734 ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678, Got: 0x3f0f0f0f
1735 ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
1736 ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
1737 @end example
1738
1739 There are more complex examples too, with chips that have
1740 multiple TAPs. Ones worth looking at include:
1741
1742 @itemize
1743 @item @file{target/omap3530.cfg} -- with disabled ARM and DSP,
1744 plus a JRC to enable them
1745 @item @file{target/str912.cfg} -- with flash, CPU, and boundary scan
1746 @item @file{target/ti_dm355.cfg} -- with ETM, ARM, and JRC (this JRC
1747 is not currently used)
1748 @end itemize
1749
1750 @subsection Add CPU targets
1751
1752 After adding a TAP for a CPU, you should set it up so that
1753 GDB and other commands can use it.
1754 @xref{CPU Configuration}.
1755 For the at91sam7 example above, the command can look like this;
1756 note that @code{$_ENDIAN} is not needed, since OpenOCD defaults
1757 to little endian, and this chip doesn't support changing that.
1758
1759 @example
1760 set _TARGETNAME $_CHIPNAME.cpu
1761 target create $_TARGETNAME arm7tdmi -chain-position $_TARGETNAME
1762 @end example
1763
1764 Work areas are small RAM areas associated with CPU targets.
1765 They are used by OpenOCD to speed up downloads,
1766 and to download small snippets of code to program flash chips.
1767 If the chip includes a form of ``on-chip-ram'' - and many do - define
1768 a work area if you can.
1769 Again using the at91sam7 as an example, this can look like:
1770
1771 @example
1772 $_TARGETNAME configure -work-area-phys 0x00200000 \
1773 -work-area-size 0x4000 -work-area-backup 0
1774 @end example
1775
1776 @anchor{definecputargetsworkinginsmp}
1777 @subsection Define CPU targets working in SMP
1778 @cindex SMP
1779 After setting targets, you can define a list of targets working in SMP.
1780
1781 @example
1782 set _TARGETNAME_1 $_CHIPNAME.cpu1
1783 set _TARGETNAME_2 $_CHIPNAME.cpu2
1784 target create $_TARGETNAME_1 cortex_a -chain-position $_CHIPNAME.dap \
1785 -coreid 0 -dbgbase $_DAP_DBG1
1786 target create $_TARGETNAME_2 cortex_a -chain-position $_CHIPNAME.dap \
1787 -coreid 1 -dbgbase $_DAP_DBG2
1788 #define 2 targets working in smp.
1789 target smp $_CHIPNAME.cpu2 $_CHIPNAME.cpu1
1790 @end example
1791 In the above example on cortex_a, 2 cpus are working in SMP.
1792 In SMP only one GDB instance is created and :
1793 @itemize @bullet
1794 @item a set of hardware breakpoint sets the same breakpoint on all targets in the list.
1795 @item halt command triggers the halt of all targets in the list.
1796 @item resume command triggers the write context and the restart of all targets in the list.
1797 @item following a breakpoint: the target stopped by the breakpoint is displayed to the GDB session.
1798 @item dedicated GDB serial protocol packets are implemented for switching/retrieving the target
1799 displayed by the GDB session @pxref{usingopenocdsmpwithgdb,,Using OpenOCD SMP with GDB}.
1800 @end itemize
1801
1802 The SMP behaviour can be disabled/enabled dynamically. On cortex_a following
1803 command have been implemented.
1804 @itemize @bullet
1805 @item cortex_a smp_on : enable SMP mode, behaviour is as described above.
1806 @item cortex_a smp_off : disable SMP mode, the current target is the one
1807 displayed in the GDB session, only this target is now controlled by GDB
1808 session. This behaviour is useful during system boot up.
1809 @item cortex_a smp_gdb : display/fix the core id displayed in GDB session see
1810 following example.
1811 @end itemize
1812
1813 @example
1814 >cortex_a smp_gdb
1815 gdb coreid 0 -> -1
1816 #0 : coreid 0 is displayed to GDB ,
1817 #-> -1 : next resume triggers a real resume
1818 > cortex_a smp_gdb 1
1819 gdb coreid 0 -> 1
1820 #0 :coreid 0 is displayed to GDB ,
1821 #->1 : next resume displays coreid 1 to GDB
1822 > resume
1823 > cortex_a smp_gdb
1824 gdb coreid 1 -> 1
1825 #1 :coreid 1 is displayed to GDB ,
1826 #->1 : next resume displays coreid 1 to GDB
1827 > cortex_a smp_gdb -1
1828 gdb coreid 1 -> -1
1829 #1 :coreid 1 is displayed to GDB,
1830 #->-1 : next resume triggers a real resume
1831 @end example
1832
1833
1834 @subsection Chip Reset Setup
1835
1836 As a rule, you should put the @command{reset_config} command
1837 into the board file. Most things you think you know about a
1838 chip can be tweaked by the board.
1839
1840 Some chips have specific ways the TRST and SRST signals are
1841 managed. In the unusual case that these are @emph{chip specific}
1842 and can never be changed by board wiring, they could go here.
1843 For example, some chips can't support JTAG debugging without
1844 both signals.
1845
1846 Provide a @code{reset-assert} event handler if you can.
1847 Such a handler uses JTAG operations to reset the target,
1848 letting this target config be used in systems which don't
1849 provide the optional SRST signal, or on systems where you
1850 don't want to reset all targets at once.
1851 Such a handler might write to chip registers to force a reset,
1852 use a JRC to do that (preferable -- the target may be wedged!),
1853 or force a watchdog timer to trigger.
1854 (For Cortex-M targets, this is not necessary. The target
1855 driver knows how to use trigger an NVIC reset when SRST is
1856 not available.)
1857
1858 Some chips need special attention during reset handling if
1859 they're going to be used with JTAG.
1860 An example might be needing to send some commands right
1861 after the target's TAP has been reset, providing a
1862 @code{reset-deassert-post} event handler that writes a chip
1863 register to report that JTAG debugging is being done.
1864 Another would be reconfiguring the watchdog so that it stops
1865 counting while the core is halted in the debugger.
1866
1867 JTAG clocking constraints often change during reset, and in
1868 some cases target config files (rather than board config files)
1869 are the right places to handle some of those issues.
1870 For example, immediately after reset most chips run using a
1871 slower clock than they will use later.
1872 That means that after reset (and potentially, as OpenOCD
1873 first starts up) they must use a slower JTAG clock rate
1874 than they will use later.
1875 @xref{jtagspeed,,JTAG Speed}.
1876
1877 @quotation Important
1878 When you are debugging code that runs right after chip
1879 reset, getting these issues right is critical.
1880 In particular, if you see intermittent failures when
1881 OpenOCD verifies the scan chain after reset,
1882 look at how you are setting up JTAG clocking.
1883 @end quotation
1884
1885 @anchor{theinittargetsprocedure}
1886 @subsection The init_targets procedure
1887 @cindex init_targets procedure
1888
1889 Target config files can either be ``linear'' (script executed line-by-line when parsed in
1890 configuration stage, @xref{configurationstage,,Configuration Stage},) or they can contain a special
1891 procedure called @code{init_targets}, which will be executed when entering run stage
1892 (after parsing all config files or after @code{init} command, @xref{enteringtherunstage,,Entering the Run Stage}.)
1893 Such procedure can be overridden by ``next level'' script (which sources the original).
1894 This concept facilitates code reuse when basic target config files provide generic configuration
1895 procedures and @code{init_targets} procedure, which can then be sourced and enhanced or changed in
1896 a ``more specific'' target config file. This is not possible with ``linear'' config scripts,
1897 because sourcing them executes every initialization commands they provide.
1898
1899 @example
1900 ### generic_file.cfg ###
1901
1902 proc setup_my_chip @{chip_name flash_size ram_size@} @{
1903 # basic initialization procedure ...
1904 @}
1905
1906 proc init_targets @{@} @{
1907 # initializes generic chip with 4kB of flash and 1kB of RAM
1908 setup_my_chip MY_GENERIC_CHIP 4096 1024
1909 @}
1910
1911 ### specific_file.cfg ###
1912
1913 source [find target/generic_file.cfg]
1914
1915 proc init_targets @{@} @{
1916 # initializes specific chip with 128kB of flash and 64kB of RAM
1917 setup_my_chip MY_CHIP_WITH_128K_FLASH_64KB_RAM 131072 65536
1918 @}
1919 @end example
1920
1921 The easiest way to convert ``linear'' config files to @code{init_targets} version is to
1922 enclose every line of ``code'' (i.e. not @code{source} commands, procedures, etc.) in this procedure.
1923
1924 For an example of this scheme see LPC2000 target config files.
1925
1926 The @code{init_boards} procedure is a similar concept concerning board config files
1927 (@xref{theinitboardprocedure,,The init_board procedure}.)
1928
1929 @anchor{theinittargeteventsprocedure}
1930 @subsection The init_target_events procedure
1931 @cindex init_target_events procedure
1932
1933 A special procedure called @code{init_target_events} is run just after
1934 @code{init_targets} (@xref{theinittargetsprocedure,,The init_targets
1935 procedure}.) and before @code{init_board}
1936 (@xref{theinitboardprocedure,,The init_board procedure}.) It is used
1937 to set up default target events for the targets that do not have those
1938 events already assigned.
1939
1940 @subsection ARM Core Specific Hacks
1941
1942 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1943 special high speed download features - enable it.
1944
1945 If present, the MMU, the MPU and the CACHE should be disabled.
1946
1947 Some ARM cores are equipped with trace support, which permits
1948 examination of the instruction and data bus activity. Trace
1949 activity is controlled through an ``Embedded Trace Module'' (ETM)
1950 on one of the core's scan chains. The ETM emits voluminous data
1951 through a ``trace port''. (@xref{armhardwaretracing,,ARM Hardware Tracing}.)
1952 If you are using an external trace port,
1953 configure it in your board config file.
1954 If you are using an on-chip ``Embedded Trace Buffer'' (ETB),
1955 configure it in your target config file.
1956
1957 @example
1958 etm config $_TARGETNAME 16 normal full etb
1959 etb config $_TARGETNAME $_CHIPNAME.etb
1960 @end example
1961
1962 @subsection Internal Flash Configuration
1963
1964 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1965
1966 @b{Never ever} in the ``target configuration file'' define any type of
1967 flash that is external to the chip. (For example a BOOT flash on
1968 Chip Select 0.) Such flash information goes in a board file - not
1969 the TARGET (chip) file.
1970
1971 Examples:
1972 @itemize @bullet
1973 @item at91sam7x256 - has 256K flash YES enable it.
1974 @item str912 - has flash internal YES enable it.
1975 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1976 @item pxa270 - again - CS0 flash - it goes in the board file.
1977 @end itemize
1978
1979 @anchor{translatingconfigurationfiles}
1980 @section Translating Configuration Files
1981 @cindex translation
1982 If you have a configuration file for another hardware debugger
1983 or toolset (Abatron, BDI2000, BDI3000, CCS,
1984 Lauterbach, SEGGER, Macraigor, etc.), translating
1985 it into OpenOCD syntax is often quite straightforward. The most tricky
1986 part of creating a configuration script is oftentimes the reset init
1987 sequence where e.g. PLLs, DRAM and the like is set up.
1988
1989 One trick that you can use when translating is to write small
1990 Tcl procedures to translate the syntax into OpenOCD syntax. This
1991 can avoid manual translation errors and make it easier to
1992 convert other scripts later on.
1993
1994 Example of transforming quirky arguments to a simple search and
1995 replace job:
1996
1997 @example
1998 # Lauterbach syntax(?)
1999 #
2000 # Data.Set c15:0x042f %long 0x40000015
2001 #
2002 # OpenOCD syntax when using procedure below.
2003 #
2004 # setc15 0x01 0x00050078
2005
2006 proc setc15 @{regs value@} @{
2007 global TARGETNAME
2008
2009 echo [format "set p15 0x%04x, 0x%08x" $regs $value]
2010
2011 arm mcr 15 [expr ($regs>>12)&0x7] \
2012 [expr ($regs>>0)&0xf] [expr ($regs>>4)&0xf] \
2013 [expr ($regs>>8)&0x7] $value
2014 @}
2015 @end example
2016
2017
2018
2019 @node Server Configuration
2020 @chapter Server Configuration
2021 @cindex initialization
2022 The commands here are commonly found in the openocd.cfg file and are
2023 used to specify what TCP/IP ports are used, and how GDB should be
2024 supported.
2025
2026 @anchor{configurationstage}
2027 @section Configuration Stage
2028 @cindex configuration stage
2029 @cindex config command
2030
2031 When the OpenOCD server process starts up, it enters a
2032 @emph{configuration stage} which is the only time that
2033 certain commands, @emph{configuration commands}, may be issued.
2034 Normally, configuration commands are only available
2035 inside startup scripts.
2036
2037 In this manual, the definition of a configuration command is
2038 presented as a @emph{Config Command}, not as a @emph{Command}
2039 which may be issued interactively.
2040 The runtime @command{help} command also highlights configuration
2041 commands, and those which may be issued at any time.
2042
2043 Those configuration commands include declaration of TAPs,
2044 flash banks,
2045 the interface used for JTAG communication,
2046 and other basic setup.
2047 The server must leave the configuration stage before it
2048 may access or activate TAPs.
2049 After it leaves this stage, configuration commands may no
2050 longer be issued.
2051
2052 @anchor{enteringtherunstage}
2053 @section Entering the Run Stage
2054
2055 The first thing OpenOCD does after leaving the configuration
2056 stage is to verify that it can talk to the scan chain
2057 (list of TAPs) which has been configured.
2058 It will warn if it doesn't find TAPs it expects to find,
2059 or finds TAPs that aren't supposed to be there.
2060 You should see no errors at this point.
2061 If you see errors, resolve them by correcting the
2062 commands you used to configure the server.
2063 Common errors include using an initial JTAG speed that's too
2064 fast, and not providing the right IDCODE values for the TAPs
2065 on the scan chain.
2066
2067 Once OpenOCD has entered the run stage, a number of commands
2068 become available.
2069 A number of these relate to the debug targets you may have declared.
2070 For example, the @command{mww} command will not be available until
2071 a target has been successfully instantiated.
2072 If you want to use those commands, you may need to force
2073 entry to the run stage.
2074
2075 @deffn {Config Command} init
2076 This command terminates the configuration stage and
2077 enters the run stage. This helps when you need to have
2078 the startup scripts manage tasks such as resetting the target,
2079 programming flash, etc. To reset the CPU upon startup, add "init" and
2080 "reset" at the end of the config script or at the end of the OpenOCD
2081 command line using the @option{-c} command line switch.
2082
2083 If this command does not appear in any startup/configuration file
2084 OpenOCD executes the command for you after processing all
2085 configuration files and/or command line options.
2086
2087 @b{NOTE:} This command normally occurs at or near the end of your
2088 openocd.cfg file to force OpenOCD to ``initialize'' and make the
2089 targets ready. For example: If your openocd.cfg file needs to
2090 read/write memory on your target, @command{init} must occur before
2091 the memory read/write commands. This includes @command{nand probe}.
2092 @end deffn
2093
2094 @deffn {Overridable Procedure} jtag_init
2095 This is invoked at server startup to verify that it can talk
2096 to the scan chain (list of TAPs) which has been configured.
2097
2098 The default implementation first tries @command{jtag arp_init},
2099 which uses only a lightweight JTAG reset before examining the
2100 scan chain.
2101 If that fails, it tries again, using a harder reset
2102 from the overridable procedure @command{init_reset}.
2103
2104 Implementations must have verified the JTAG scan chain before
2105 they return.
2106 This is done by calling @command{jtag arp_init}
2107 (or @command{jtag arp_init-reset}).
2108 @end deffn
2109
2110 @anchor{tcpipports}
2111 @section TCP/IP Ports
2112 @cindex TCP port
2113 @cindex server
2114 @cindex port
2115 @cindex security
2116 The OpenOCD server accepts remote commands in several syntaxes.
2117 Each syntax uses a different TCP/IP port, which you may specify
2118 only during configuration (before those ports are opened).
2119
2120 For reasons including security, you may wish to prevent remote
2121 access using one or more of these ports.
2122 In such cases, just specify the relevant port number as "disabled".
2123 If you disable all access through TCP/IP, you will need to
2124 use the command line @option{-pipe} option.
2125
2126 @anchor{gdb_port}
2127 @deffn {Command} gdb_port [number]
2128 @cindex GDB server
2129 Normally gdb listens to a TCP/IP port, but GDB can also
2130 communicate via pipes(stdin/out or named pipes). The name
2131 "gdb_port" stuck because it covers probably more than 90% of
2132 the normal use cases.
2133
2134 No arguments reports GDB port. "pipe" means listen to stdin
2135 output to stdout, an integer is base port number, "disabled"
2136 disables the gdb server.
2137
2138 When using "pipe", also use log_output to redirect the log
2139 output to a file so as not to flood the stdin/out pipes.
2140
2141 The -p/--pipe option is deprecated and a warning is printed
2142 as it is equivalent to passing in -c "gdb_port pipe; log_output openocd.log".
2143
2144 Any other string is interpreted as named pipe to listen to.
2145 Output pipe is the same name as input pipe, but with 'o' appended,
2146 e.g. /var/gdb, /var/gdbo.
2147
2148 The GDB port for the first target will be the base port, the
2149 second target will listen on gdb_port + 1, and so on.
2150 When not specified during the configuration stage,
2151 the port @var{number} defaults to 3333.
2152 When @var{number} is not a numeric value, incrementing it to compute
2153 the next port number does not work. In this case, specify the proper
2154 @var{number} for each target by using the option @code{-gdb-port} of the
2155 commands @command{target create} or @command{$target_name configure}.
2156 @xref{gdbportoverride,,option -gdb-port}.
2157
2158 Note: when using "gdb_port pipe", increasing the default remote timeout in
2159 gdb (with 'set remotetimeout') is recommended. An insufficient timeout may
2160 cause initialization to fail with "Unknown remote qXfer reply: OK".
2161 @end deffn
2162
2163 @deffn {Command} tcl_port [number]
2164 Specify or query the port used for a simplified RPC
2165 connection that can be used by clients to issue TCL commands and get the
2166 output from the Tcl engine.
2167 Intended as a machine interface.
2168 When not specified during the configuration stage,
2169 the port @var{number} defaults to 6666.
2170 When specified as "disabled", this service is not activated.
2171 @end deffn
2172
2173 @deffn {Command} telnet_port [number]
2174 Specify or query the
2175 port on which to listen for incoming telnet connections.
2176 This port is intended for interaction with one human through TCL commands.
2177 When not specified during the configuration stage,
2178 the port @var{number} defaults to 4444.
2179 When specified as "disabled", this service is not activated.
2180 @end deffn
2181
2182 @anchor{gdbconfiguration}
2183 @section GDB Configuration
2184 @cindex GDB
2185 @cindex GDB configuration
2186 You can reconfigure some GDB behaviors if needed.
2187 The ones listed here are static and global.
2188 @xref{targetconfiguration,,Target Configuration}, about configuring individual targets.
2189 @xref{targetevents,,Target Events}, about configuring target-specific event handling.
2190
2191 @anchor{gdbbreakpointoverride}
2192 @deffn {Command} gdb_breakpoint_override [@option{hard}|@option{soft}|@option{disable}]
2193 Force breakpoint type for gdb @command{break} commands.
2194 This option supports GDB GUIs which don't
2195 distinguish hard versus soft breakpoints, if the default OpenOCD and
2196 GDB behaviour is not sufficient. GDB normally uses hardware
2197 breakpoints if the memory map has been set up for flash regions.
2198 @end deffn
2199
2200 @anchor{gdbflashprogram}
2201 @deffn {Config Command} gdb_flash_program (@option{enable}|@option{disable})
2202 Set to @option{enable} to cause OpenOCD to program the flash memory when a
2203 vFlash packet is received.
2204 The default behaviour is @option{enable}.
2205 @end deffn
2206
2207 @deffn {Config Command} gdb_memory_map (@option{enable}|@option{disable})
2208 Set to @option{enable} to cause OpenOCD to send the memory configuration to GDB when
2209 requested. GDB will then know when to set hardware breakpoints, and program flash
2210 using the GDB load command. @command{gdb_flash_program enable} must also be enabled
2211 for flash programming to work.
2212 Default behaviour is @option{enable}.
2213 @xref{gdbflashprogram,,gdb_flash_program}.
2214 @end deffn
2215
2216 @deffn {Config Command} gdb_report_data_abort (@option{enable}|@option{disable})
2217 Specifies whether data aborts cause an error to be reported
2218 by GDB memory read packets.
2219 The default behaviour is @option{disable};
2220 use @option{enable} see these errors reported.
2221 @end deffn
2222
2223 @deffn {Config Command} gdb_report_register_access_error (@option{enable}|@option{disable})
2224 Specifies whether register accesses requested by GDB register read/write
2225 packets report errors or not.
2226 The default behaviour is @option{disable};
2227 use @option{enable} see these errors reported.
2228 @end deffn
2229
2230 @deffn {Config Command} gdb_target_description (@option{enable}|@option{disable})
2231 Set to @option{enable} to cause OpenOCD to send the target descriptions to gdb via qXfer:features:read packet.
2232 The default behaviour is @option{enable}.
2233 @end deffn
2234
2235 @deffn {Command} gdb_save_tdesc
2236 Saves the target description file to the local file system.
2237
2238 The file name is @i{target_name}.xml.
2239 @end deffn
2240
2241 @anchor{eventpolling}
2242 @section Event Polling
2243
2244 Hardware debuggers are parts of asynchronous systems,
2245 where significant events can happen at any time.
2246 The OpenOCD server needs to detect some of these events,
2247 so it can report them to through TCL command line
2248 or to GDB.
2249
2250 Examples of such events include:
2251
2252 @itemize
2253 @item One of the targets can stop running ... maybe it triggers
2254 a code breakpoint or data watchpoint, or halts itself.
2255 @item Messages may be sent over ``debug message'' channels ... many
2256 targets support such messages sent over JTAG,
2257 for receipt by the person debugging or tools.
2258 @item Loss of power ... some adapters can detect these events.
2259 @item Resets not issued through JTAG ... such reset sources
2260 can include button presses or other system hardware, sometimes
2261 including the target itself (perhaps through a watchdog).
2262 @item Debug instrumentation sometimes supports event triggering
2263 such as ``trace buffer full'' (so it can quickly be emptied)
2264 or other signals (to correlate with code behavior).
2265 @end itemize
2266
2267 None of those events are signaled through standard JTAG signals.
2268 However, most conventions for JTAG connectors include voltage
2269 level and system reset (SRST) signal detection.
2270 Some connectors also include instrumentation signals, which
2271 can imply events when those signals are inputs.
2272
2273 In general, OpenOCD needs to periodically check for those events,
2274 either by looking at the status of signals on the JTAG connector
2275 or by sending synchronous ``tell me your status'' JTAG requests
2276 to the various active targets.
2277 There is a command to manage and monitor that polling,
2278 which is normally done in the background.
2279
2280 @deffn Command poll [@option{on}|@option{off}]
2281 Poll the current target for its current state.
2282 (Also, @pxref{targetcurstate,,target curstate}.)
2283 If that target is in debug mode, architecture
2284 specific information about the current state is printed.
2285 An optional parameter
2286 allows background polling to be enabled and disabled.
2287
2288 You could use this from the TCL command shell, or
2289 from GDB using @command{monitor poll} command.
2290 Leave background polling enabled while you're using GDB.
2291 @example
2292 > poll
2293 background polling: on
2294 target state: halted
2295 target halted in ARM state due to debug-request, \
2296 current mode: Supervisor
2297 cpsr: 0x800000d3 pc: 0x11081bfc
2298 MMU: disabled, D-Cache: disabled, I-Cache: enabled
2299 >
2300 @end example
2301 @end deffn
2302
2303 @node Debug Adapter Configuration
2304 @chapter Debug Adapter Configuration
2305 @cindex config file, interface
2306 @cindex interface config file
2307
2308 Correctly installing OpenOCD includes making your operating system give
2309 OpenOCD access to debug adapters. Once that has been done, Tcl commands
2310 are used to select which one is used, and to configure how it is used.
2311
2312 @quotation Note
2313 Because OpenOCD started out with a focus purely on JTAG, you may find
2314 places where it wrongly presumes JTAG is the only transport protocol
2315 in use. Be aware that recent versions of OpenOCD are removing that
2316 limitation. JTAG remains more functional than most other transports.
2317 Other transports do not support boundary scan operations, or may be
2318 specific to a given chip vendor. Some might be usable only for
2319 programming flash memory, instead of also for debugging.
2320 @end quotation
2321
2322 Debug Adapters/Interfaces/Dongles are normally configured
2323 through commands in an interface configuration
2324 file which is sourced by your @file{openocd.cfg} file, or
2325 through a command line @option{-f interface/....cfg} option.
2326
2327 @example
2328 source [find interface/olimex-jtag-tiny.cfg]
2329 @end example
2330
2331 These commands tell
2332 OpenOCD what type of JTAG adapter you have, and how to talk to it.
2333 A few cases are so simple that you only need to say what driver to use:
2334
2335 @example
2336 # jlink interface
2337 interface jlink
2338 @end example
2339
2340 Most adapters need a bit more configuration than that.
2341
2342
2343 @section Interface Configuration
2344
2345 The interface command tells OpenOCD what type of debug adapter you are
2346 using. Depending on the type of adapter, you may need to use one or
2347 more additional commands to further identify or configure the adapter.
2348
2349 @deffn {Config Command} {interface} name
2350 Use the interface driver @var{name} to connect to the
2351 target.
2352 @end deffn
2353
2354 @deffn Command {interface_list}
2355 List the debug adapter drivers that have been built into
2356 the running copy of OpenOCD.
2357 @end deffn
2358 @deffn Command {interface transports} transport_name+
2359 Specifies the transports supported by this debug adapter.
2360 The adapter driver builds-in similar knowledge; use this only
2361 when external configuration (such as jumpering) changes what
2362 the hardware can support.
2363 @end deffn
2364
2365
2366
2367 @deffn Command {adapter_name}
2368 Returns the name of the debug adapter driver being used.
2369 @end deffn
2370
2371 @anchor{adapter_usb_location}
2372 @deffn Command {adapter usb location} <bus>-<port>[.<port>]...
2373 Specifies the physical USB port of the adapter to use. The path
2374 roots at @var{bus} and walks down the physical ports, with each
2375 @var{port} option specifying a deeper level in the bus topology, the last
2376 @var{port} denoting where the target adapter is actually plugged.
2377 The USB bus topology can be queried with the command @emph{lsusb -t} or @emph{dmesg}.
2378
2379 This command is only available if your libusb1 is at least version 1.0.16.
2380 @end deffn
2381
2382 @section Interface Drivers
2383
2384 Each of the interface drivers listed here must be explicitly
2385 enabled when OpenOCD is configured, in order to be made
2386 available at run time.
2387
2388 @deffn {Interface Driver} {amt_jtagaccel}
2389 Amontec Chameleon in its JTAG Accelerator configuration,
2390 connected to a PC's EPP mode parallel port.
2391 This defines some driver-specific commands:
2392
2393 @deffn {Config Command} {parport_port} number
2394 Specifies either the address of the I/O port (default: 0x378 for LPT1) or
2395 the number of the @file{/dev/parport} device.
2396 @end deffn
2397
2398 @deffn {Config Command} rtck [@option{enable}|@option{disable}]
2399 Displays status of RTCK option.
2400 Optionally sets that option first.
2401 @end deffn
2402 @end deffn
2403
2404 @deffn {Interface Driver} {arm-jtag-ew}
2405 Olimex ARM-JTAG-EW USB adapter
2406 This has one driver-specific command:
2407
2408 @deffn Command {armjtagew_info}
2409 Logs some status
2410 @end deffn
2411 @end deffn
2412
2413 @deffn {Interface Driver} {at91rm9200}
2414 Supports bitbanged JTAG from the local system,
2415 presuming that system is an Atmel AT91rm9200
2416 and a specific set of GPIOs is used.
2417 @c command: at91rm9200_device NAME
2418 @c chooses among list of bit configs ... only one option
2419 @end deffn
2420
2421 @deffn {Interface Driver} {cmsis-dap}
2422 ARM CMSIS-DAP compliant based adapter.
2423
2424 @deffn {Config Command} {cmsis_dap_vid_pid} [vid pid]+
2425 The vendor ID and product ID of the CMSIS-DAP device. If not specified
2426 the driver will attempt to auto detect the CMSIS-DAP device.
2427 Currently, up to eight [@var{vid}, @var{pid}] pairs may be given, e.g.
2428 @example
2429 cmsis_dap_vid_pid 0xc251 0xf001 0x0d28 0x0204
2430 @end example
2431 @end deffn
2432
2433 @deffn {Config Command} {cmsis_dap_serial} [serial]
2434 Specifies the @var{serial} of the CMSIS-DAP device to use.
2435 If not specified, serial numbers are not considered.
2436 @end deffn
2437
2438 @deffn {Command} {cmsis-dap info}
2439 Display various device information, like hardware version, firmware version, current bus status.
2440 @end deffn
2441 @end deffn
2442
2443 @deffn {Interface Driver} {dummy}
2444 A dummy software-only driver for debugging.
2445 @end deffn
2446
2447 @deffn {Interface Driver} {ep93xx}
2448 Cirrus Logic EP93xx based single-board computer bit-banging (in development)
2449 @end deffn
2450
2451 @deffn {Interface Driver} {ftdi}
2452 This driver is for adapters using the MPSSE (Multi-Protocol Synchronous Serial
2453 Engine) mode built into many FTDI chips, such as the FT2232, FT4232 and FT232H.
2454
2455 The driver is using libusb-1.0 in asynchronous mode to talk to the FTDI device,
2456 bypassing intermediate libraries like libftdi or D2XX.
2457
2458 Support for new FTDI based adapters can be added completely through
2459 configuration files, without the need to patch and rebuild OpenOCD.
2460
2461 The driver uses a signal abstraction to enable Tcl configuration files to
2462 define outputs for one or several FTDI GPIO. These outputs can then be
2463 controlled using the @command{ftdi_set_signal} command. Special signal names
2464 are reserved for nTRST, nSRST and LED (for blink) so that they, if defined,
2465 will be used for their customary purpose. Inputs can be read using the
2466 @command{ftdi_get_signal} command.
2467
2468 To support SWD, a signal named SWD_EN must be defined. It is set to 1 when the
2469 SWD protocol is selected. When set, the adapter should route the SWDIO pin to
2470 the data input. An SWDIO_OE signal, if defined, will be set to 1 or 0 as
2471 required by the protocol, to tell the adapter to drive the data output onto
2472 the SWDIO pin or keep the SWDIO pin Hi-Z, respectively.
2473
2474 Depending on the type of buffer attached to the FTDI GPIO, the outputs have to
2475 be controlled differently. In order to support tristateable signals such as
2476 nSRST, both a data GPIO and an output-enable GPIO can be specified for each
2477 signal. The following output buffer configurations are supported:
2478
2479 @itemize @minus
2480 @item Push-pull with one FTDI output as (non-)inverted data line
2481 @item Open drain with one FTDI output as (non-)inverted output-enable
2482 @item Tristate with one FTDI output as (non-)inverted data line and another
2483 FTDI output as (non-)inverted output-enable
2484 @item Unbuffered, using the FTDI GPIO as a tristate output directly by
2485 switching data and direction as necessary
2486 @end itemize
2487
2488 These interfaces have several commands, used to configure the driver
2489 before initializing the JTAG scan chain:
2490
2491 @deffn {Config Command} {ftdi_vid_pid} [vid pid]+
2492 The vendor ID and product ID of the adapter. Up to eight
2493 [@var{vid}, @var{pid}] pairs may be given, e.g.
2494 @example
2495 ftdi_vid_pid 0x0403 0xcff8 0x15ba 0x0003
2496 @end example
2497 @end deffn
2498
2499 @deffn {Config Command} {ftdi_device_desc} description
2500 Provides the USB device description (the @emph{iProduct string})
2501 of the adapter. If not specified, the device description is ignored
2502 during device selection.
2503 @end deffn
2504
2505 @deffn {Config Command} {ftdi_serial} serial-number
2506 Specifies the @var{serial-number} of the adapter to use,
2507 in case the vendor provides unique IDs and more than one adapter
2508 is connected to the host.
2509 If not specified, serial numbers are not considered.
2510 (Note that USB serial numbers can be arbitrary Unicode strings,
2511 and are not restricted to containing only decimal digits.)
2512 @end deffn
2513
2514 @deffn {Config Command} {ftdi_location} <bus>-<port>[.<port>]...
2515 @emph{DEPRECATED -- avoid using this.
2516 Use the @xref{adapter_usb_location, adapter usb location} command instead.}
2517
2518 Specifies the physical USB port of the adapter to use. The path
2519 roots at @var{bus} and walks down the physical ports, with each
2520 @var{port} option specifying a deeper level in the bus topology, the last
2521 @var{port} denoting where the target adapter is actually plugged.
2522 The USB bus topology can be queried with the command @emph{lsusb -t}.
2523
2524 This command is only available if your libusb1 is at least version 1.0.16.
2525 @end deffn
2526
2527 @deffn {Config Command} {ftdi_channel} channel
2528 Selects the channel of the FTDI device to use for MPSSE operations. Most
2529 adapters use the default, channel 0, but there are exceptions.
2530 @end deffn
2531
2532 @deffn {Config Command} {ftdi_layout_init} data direction
2533 Specifies the initial values of the FTDI GPIO data and direction registers.
2534 Each value is a 16-bit number corresponding to the concatenation of the high
2535 and low FTDI GPIO registers. The values should be selected based on the
2536 schematics of the adapter, such that all signals are set to safe levels with
2537 minimal impact on the target system. Avoid floating inputs, conflicting outputs
2538 and initially asserted reset signals.
2539 @end deffn
2540
2541 @deffn {Config Command} {ftdi_layout_signal} name [@option{-data}|@option{-ndata} data_mask] [@option{-input}|@option{-ninput} input_mask] [@option{-oe}|@option{-noe} oe_mask] [@option{-alias}|@option{-nalias} name]
2542 Creates a signal with the specified @var{name}, controlled by one or more FTDI
2543 GPIO pins via a range of possible buffer connections. The masks are FTDI GPIO
2544 register bitmasks to tell the driver the connection and type of the output
2545 buffer driving the respective signal. @var{data_mask} is the bitmask for the
2546 pin(s) connected to the data input of the output buffer. @option{-ndata} is
2547 used with inverting data inputs and @option{-data} with non-inverting inputs.
2548 The @option{-oe} (or @option{-noe}) option tells where the output-enable (or
2549 not-output-enable) input to the output buffer is connected. The options
2550 @option{-input} and @option{-ninput} specify the bitmask for pins to be read
2551 with the method @command{ftdi_get_signal}.
2552
2553 Both @var{data_mask} and @var{oe_mask} need not be specified. For example, a
2554 simple open-collector transistor driver would be specified with @option{-oe}
2555 only. In that case the signal can only be set to drive low or to Hi-Z and the
2556 driver will complain if the signal is set to drive high. Which means that if
2557 it's a reset signal, @command{reset_config} must be specified as
2558 @option{srst_open_drain}, not @option{srst_push_pull}.
2559
2560 A special case is provided when @option{-data} and @option{-oe} is set to the
2561 same bitmask. Then the FTDI pin is considered being connected straight to the
2562 target without any buffer. The FTDI pin is then switched between output and
2563 input as necessary to provide the full set of low, high and Hi-Z
2564 characteristics. In all other cases, the pins specified in a signal definition
2565 are always driven by the FTDI.
2566
2567 If @option{-alias} or @option{-nalias} is used, the signal is created
2568 identical (or with data inverted) to an already specified signal
2569 @var{name}.
2570 @end deffn
2571
2572 @deffn {Command} {ftdi_set_signal} name @option{0}|@option{1}|@option{z}
2573 Set a previously defined signal to the specified level.
2574 @itemize @minus
2575 @item @option{0}, drive low
2576 @item @option{1}, drive high
2577 @item @option{z}, set to high-impedance
2578 @end itemize
2579 @end deffn
2580
2581 @deffn {Command} {ftdi_get_signal} name
2582 Get the value of a previously defined signal.
2583 @end deffn
2584
2585 @deffn {Command} {ftdi_tdo_sample_edge} @option{rising}|@option{falling}
2586 Configure TCK edge at which the adapter samples the value of the TDO signal
2587
2588 Due to signal propagation delays, sampling TDO on rising TCK can become quite
2589 peculiar at high JTAG clock speeds. However, FTDI chips offer a possibility to sample
2590 TDO on falling edge of TCK. With some board/adapter configurations, this may increase
2591 stability at higher JTAG clocks.
2592 @itemize @minus
2593 @item @option{rising}, sample TDO on rising edge of TCK - this is the default
2594 @item @option{falling}, sample TDO on falling edge of TCK
2595 @end itemize
2596 @end deffn
2597
2598 For example adapter definitions, see the configuration files shipped in the
2599 @file{interface/ftdi} directory.
2600
2601 @end deffn
2602
2603 @deffn {Interface Driver} {ft232r}
2604 This driver is implementing synchronous bitbang mode of an FTDI FT232R,
2605 FT230X, FT231X and similar USB UART bridge ICs by reusing RS232 signals as GPIO.
2606 It currently doesn't support using CBUS pins as GPIO.
2607
2608 List of connections (default physical pin numbers for FT232R in 28-pin SSOP package):
2609 @itemize @minus
2610 @item RXD(5) - TDI
2611 @item TXD(1) - TCK
2612 @item RTS(3) - TDO
2613 @item CTS(11) - TMS
2614 @item DTR(2) - TRST
2615 @item DCD(10) - SRST
2616 @end itemize
2617
2618 User can change default pinout by supplying configuration
2619 commands with GPIO numbers or RS232 signal names.
2620 GPIO numbers correspond to bit numbers in FTDI GPIO register.
2621 They differ from physical pin numbers.
2622 For details see actual FTDI chip datasheets.
2623 Every JTAG line must be configured to unique GPIO number
2624 different than any other JTAG line, even those lines
2625 that are sometimes not used like TRST or SRST.
2626
2627 FT232R
2628 @itemize @minus
2629 @item bit 7 - RI
2630 @item bit 6 - DCD
2631 @item bit 5 - DSR
2632 @item bit 4 - DTR
2633 @item bit 3 - CTS
2634 @item bit 2 - RTS
2635 @item bit 1 - RXD
2636 @item bit 0 - TXD
2637 @end itemize
2638
2639 These interfaces have several commands, used to configure the driver
2640 before initializing the JTAG scan chain:
2641
2642 @deffn {Config Command} {ft232r_vid_pid} @var{vid} @var{pid}
2643 The vendor ID and product ID of the adapter. If not specified, default
2644 0x0403:0x6001 is used.
2645 @end deffn
2646
2647 @deffn {Config Command} {ft232r_serial_desc} @var{serial}
2648 Specifies the @var{serial} of the adapter to use, in case the
2649 vendor provides unique IDs and more than one adapter is connected to
2650 the host. If not specified, serial numbers are not considered.
2651 @end deffn
2652
2653 @deffn {Config Command} {ft232r_jtag_nums} @var{tck} @var{tms} @var{tdi} @var{tdo}
2654 Set four JTAG GPIO numbers at once.
2655 If not specified, default 0 3 1 2 or TXD CTS RXD RTS is used.
2656 @end deffn
2657
2658 @deffn {Config Command} {ft232r_tck_num} @var{tck}
2659 Set TCK GPIO number. If not specified, default 0 or TXD is used.
2660 @end deffn
2661
2662 @deffn {Config Command} {ft232r_tms_num} @var{tms}
2663 Set TMS GPIO number. If not specified, default 3 or CTS is used.
2664 @end deffn
2665
2666 @deffn {Config Command} {ft232r_tdi_num} @var{tdi}
2667 Set TDI GPIO number. If not specified, default 1 or RXD is used.
2668 @end deffn
2669
2670 @deffn {Config Command} {ft232r_tdo_num} @var{tdo}
2671 Set TDO GPIO number. If not specified, default 2 or RTS is used.
2672 @end deffn
2673
2674 @deffn {Config Command} {ft232r_trst_num} @var{trst}
2675 Set TRST GPIO number. If not specified, default 4 or DTR is used.
2676 @end deffn
2677
2678 @deffn {Config Command} {ft232r_srst_num} @var{srst}
2679 Set SRST GPIO number. If not specified, default 6 or DCD is used.
2680 @end deffn
2681
2682 @deffn {Config Command} {ft232r_restore_serial} @var{word}
2683 Restore serial port after JTAG. This USB bitmode control word
2684 (16-bit) will be sent before quit. Lower byte should
2685 set GPIO direction register to a "sane" state:
2686 0x15 for TXD RTS DTR as outputs (1), others as inputs (0). Higher
2687 byte is usually 0 to disable bitbang mode.
2688 When kernel driver reattaches, serial port should continue to work.
2689 Value 0xFFFF disables sending control word and serial port,
2690 then kernel driver will not reattach.
2691 If not specified, default 0xFFFF is used.
2692 @end deffn
2693
2694 @end deffn
2695
2696 @deffn {Interface Driver} {remote_bitbang}
2697 Drive JTAG from a remote process. This sets up a UNIX or TCP socket connection
2698 with a remote process and sends ASCII encoded bitbang requests to that process
2699 instead of directly driving JTAG.
2700
2701 The remote_bitbang driver is useful for debugging software running on
2702 processors which are being simulated.
2703
2704 @deffn {Config Command} {remote_bitbang_port} number
2705 Specifies the TCP port of the remote process to connect to or 0 to use UNIX
2706 sockets instead of TCP.
2707 @end deffn
2708
2709 @deffn {Config Command} {remote_bitbang_host} hostname
2710 Specifies the hostname of the remote process to connect to using TCP, or the
2711 name of the UNIX socket to use if remote_bitbang_port is 0.
2712 @end deffn
2713
2714 For example, to connect remotely via TCP to the host foobar you might have
2715 something like:
2716
2717 @example
2718 interface remote_bitbang
2719 remote_bitbang_port 3335
2720 remote_bitbang_host foobar
2721 @end example
2722
2723 To connect to another process running locally via UNIX sockets with socket
2724 named mysocket:
2725
2726 @example
2727 interface remote_bitbang
2728 remote_bitbang_port 0
2729 remote_bitbang_host mysocket
2730 @end example
2731 @end deffn
2732
2733 @deffn {Interface Driver} {usb_blaster}
2734 USB JTAG/USB-Blaster compatibles over one of the userspace libraries
2735 for FTDI chips. These interfaces have several commands, used to
2736 configure the driver before initializing the JTAG scan chain:
2737
2738 @deffn {Config Command} {usb_blaster_device_desc} description
2739 Provides the USB device description (the @emph{iProduct string})
2740 of the FTDI FT245 device. If not
2741 specified, the FTDI default value is used. This setting is only valid
2742 if compiled with FTD2XX support.
2743 @end deffn
2744
2745 @deffn {Config Command} {usb_blaster_vid_pid} vid pid
2746 The vendor ID and product ID of the FTDI FT245 device. If not specified,
2747 default values are used.
2748 Currently, only one @var{vid}, @var{pid} pair may be given, e.g. for
2749 Altera USB-Blaster (default):
2750 @example
2751 usb_blaster_vid_pid 0x09FB 0x6001
2752 @end example
2753 The following VID/PID is for Kolja Waschk's USB JTAG:
2754 @example
2755 usb_blaster_vid_pid 0x16C0 0x06AD
2756 @end example
2757 @end deffn
2758
2759 @deffn {Command} {usb_blaster_pin} (@option{pin6}|@option{pin8}) (@option{0}|@option{1}|@option{s}|@option{t})
2760 Sets the state or function of the unused GPIO pins on USB-Blasters
2761 (pins 6 and 8 on the female JTAG header). These pins can be used as
2762 SRST and/or TRST provided the appropriate connections are made on the
2763 target board.
2764
2765 For example, to use pin 6 as SRST:
2766 @example
2767 usb_blaster_pin pin6 s
2768 reset_config srst_only
2769 @end example
2770 @end deffn
2771
2772 @deffn {Command} {usb_blaster_lowlevel_driver} (@option{ftdi}|@option{ublast2})
2773 Chooses the low level access method for the adapter. If not specified,
2774 @option{ftdi} is selected unless it wasn't enabled during the
2775 configure stage. USB-Blaster II needs @option{ublast2}.
2776 @end deffn
2777
2778 @deffn {Command} {usb_blaster_firmware} @var{path}
2779 This command specifies @var{path} to access USB-Blaster II firmware
2780 image. To be used with USB-Blaster II only.
2781 @end deffn
2782
2783 @end deffn
2784
2785 @deffn {Interface Driver} {gw16012}
2786 Gateworks GW16012 JTAG programmer.
2787 This has one driver-specific command:
2788
2789 @deffn {Config Command} {parport_port} [port_number]
2790 Display either the address of the I/O port
2791 (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
2792 If a parameter is provided, first switch to use that port.
2793 This is a write-once setting.
2794 @end deffn
2795 @end deffn
2796
2797 @deffn {Interface Driver} {jlink}
2798 SEGGER J-Link family of USB adapters. It currently supports JTAG and SWD
2799 transports.
2800
2801 @quotation Compatibility Note
2802 SEGGER released many firmware versions for the many hardware versions they
2803 produced. OpenOCD was extensively tested and intended to run on all of them,
2804 but some combinations were reported as incompatible. As a general
2805 recommendation, it is advisable to use the latest firmware version
2806 available for each hardware version. However the current V8 is a moving
2807 target, and SEGGER firmware versions released after the OpenOCD was
2808 released may not be compatible. In such cases it is recommended to
2809 revert to the last known functional version. For 0.5.0, this is from
2810 "Feb 8 2012 14:30:39", packed with 4.42c. For 0.6.0, the last known
2811 version is from "May 3 2012 18:36:22", packed with 4.46f.
2812 @end quotation
2813
2814 @deffn {Command} {jlink hwstatus}
2815 Display various hardware related information, for example target voltage and pin
2816 states.
2817 @end deffn
2818 @deffn {Command} {jlink freemem}
2819 Display free device internal memory.
2820 @end deffn
2821 @deffn {Command} {jlink jtag} [@option{2}|@option{3}]
2822 Set the JTAG command version to be used. Without argument, show the actual JTAG
2823 command version.
2824 @end deffn
2825 @deffn {Command} {jlink config}
2826 Display the device configuration.
2827 @end deffn
2828 @deffn {Command} {jlink config targetpower} [@option{on}|@option{off}]
2829 Set the target power state on JTAG-pin 19. Without argument, show the target
2830 power state.
2831 @end deffn
2832 @deffn {Command} {jlink config mac} [@option{ff:ff:ff:ff:ff:ff}]
2833 Set the MAC address of the device. Without argument, show the MAC address.
2834 @end deffn
2835 @deffn {Command} {jlink config ip} [@option{A.B.C.D}(@option{/E}|@option{F.G.H.I})]
2836 Set the IP configuration of the device, where A.B.C.D is the IP address, E the
2837 bit of the subnet mask and F.G.H.I the subnet mask. Without arguments, show the
2838 IP configuration.
2839 @end deffn
2840 @deffn {Command} {jlink config usb} [@option{0} to @option{3}]
2841 Set the USB address of the device. This will also change the USB Product ID
2842 (PID) of the device. Without argument, show the USB address.
2843 @end deffn
2844 @deffn {Command} {jlink config reset}
2845 Reset the current configuration.
2846 @end deffn
2847 @deffn {Command} {jlink config write}
2848 Write the current configuration to the internal persistent storage.
2849 @end deffn
2850 @deffn {Command} {jlink emucom write <channel> <data>}
2851 Write data to an EMUCOM channel. The data needs to be encoded as hexadecimal
2852 pairs.
2853
2854 The following example shows how to write the three bytes 0xaa, 0x0b and 0x23 to
2855 the EMUCOM channel 0x10:
2856 @example
2857 > jlink emucom write 0x10 aa0b23
2858 @end example
2859 @end deffn
2860 @deffn {Command} {jlink emucom read <channel> <length>}
2861 Read data from an EMUCOM channel. The read data is encoded as hexadecimal
2862 pairs.
2863
2864 The following example shows how to read 4 bytes from the EMUCOM channel 0x0:
2865 @example
2866 > jlink emucom read 0x0 4
2867 77a90000
2868 @end example
2869 @end deffn
2870 @deffn {Config} {jlink usb} <@option{0} to @option{3}>
2871 Set the USB address of the interface, in case more than one adapter is connected
2872 to the host. If not specified, USB addresses are not considered. Device
2873 selection via USB address is deprecated and the serial number should be used
2874 instead.
2875
2876 As a configuration command, it can be used only before 'init'.
2877 @end deffn
2878 @deffn {Config} {jlink serial} <serial number>
2879 Set the serial number of the interface, in case more than one adapter is
2880 connected to the host. If not specified, serial numbers are not considered.
2881
2882 As a configuration command, it can be used only before 'init'.
2883 @end deffn
2884 @end deffn
2885
2886 @deffn {Interface Driver} {kitprog}
2887 This driver is for Cypress Semiconductor's KitProg adapters. The KitProg is an
2888 SWD-only adapter that is designed to be used with Cypress's PSoC and PRoC device
2889 families, but it is possible to use it with some other devices. If you are using
2890 this adapter with a PSoC or a PRoC, you may need to add
2891 @command{kitprog_init_acquire_psoc} or @command{kitprog acquire_psoc} to your
2892 configuration script.
2893
2894 Note that this driver is for the proprietary KitProg protocol, not the CMSIS-DAP
2895 mode introduced in firmware 2.14. If the KitProg is in CMSIS-DAP mode, it cannot
2896 be used with this driver, and must either be used with the cmsis-dap driver or
2897 switched back to KitProg mode. See the Cypress KitProg User Guide for
2898 instructions on how to switch KitProg modes.
2899
2900 Known limitations:
2901 @itemize @bullet
2902 @item The frequency of SWCLK cannot be configured, and varies between 1.6 MHz
2903 and 2.7 MHz.
2904 @item For firmware versions below 2.14, "JTAG to SWD" sequences are replaced by
2905 "SWD line reset" in the driver. This is for two reasons. First, the KitProg does
2906 not support sending arbitrary SWD sequences, and only firmware 2.14 and later
2907 implement both "JTAG to SWD" and "SWD line reset" in firmware. Earlier firmware
2908 versions only implement "SWD line reset". Second, due to a firmware quirk, an
2909 SWD sequence must be sent after every target reset in order to re-establish
2910 communications with the target.
2911 @item Due in part to the limitation above, KitProg devices with firmware below
2912 version 2.14 will need to use @command{kitprog_init_acquire_psoc} in order to
2913 communicate with PSoC 5LP devices. This is because, assuming debug is not
2914 disabled on the PSoC, the PSoC 5LP needs its JTAG interface switched to SWD
2915 mode before communication can begin, but prior to firmware 2.14, "JTAG to SWD"
2916 could only be sent with an acquisition sequence.
2917 @end itemize
2918
2919 @deffn {Config Command} {kitprog_init_acquire_psoc}
2920 Indicate that a PSoC acquisition sequence needs to be run during adapter init.
2921 Please be aware that the acquisition sequence hard-resets the target.
2922 @end deffn
2923
2924 @deffn {Config Command} {kitprog_serial} serial
2925 Select a KitProg device by its @var{serial}. If left unspecified, the first
2926 device detected by OpenOCD will be used.
2927 @end deffn
2928
2929 @deffn {Command} {kitprog acquire_psoc}
2930 Run a PSoC acquisition sequence immediately. Typically, this should not be used
2931 outside of the target-specific configuration scripts since it hard-resets the
2932 target as a side-effect.
2933 This is necessary for "reset halt" on some PSoC 4 series devices.
2934 @end deffn
2935
2936 @deffn {Command} {kitprog info}
2937 Display various adapter information, such as the hardware version, firmware
2938 version, and target voltage.
2939 @end deffn
2940 @end deffn
2941
2942 @deffn {Interface Driver} {parport}
2943 Supports PC parallel port bit-banging cables:
2944 Wigglers, PLD download cable, and more.
2945 These interfaces have several commands, used to configure the driver
2946 before initializing the JTAG scan chain:
2947
2948 @deffn {Config Command} {parport_cable} name
2949 Set the layout of the parallel port cable used to connect to the target.
2950 This is a write-once setting.
2951 Currently valid cable @var{name} values include:
2952
2953 @itemize @minus
2954 @item @b{altium} Altium Universal JTAG cable.
2955 @item @b{arm-jtag} Same as original wiggler except SRST and
2956 TRST connections reversed and TRST is also inverted.
2957 @item @b{chameleon} The Amontec Chameleon's CPLD when operated
2958 in configuration mode. This is only used to
2959 program the Chameleon itself, not a connected target.
2960 @item @b{dlc5} The Xilinx Parallel cable III.
2961 @item @b{flashlink} The ST Parallel cable.
2962 @item @b{lattice} Lattice ispDOWNLOAD Cable
2963 @item @b{old_amt_wiggler} The Wiggler configuration that comes with
2964 some versions of
2965 Amontec's Chameleon Programmer. The new version available from
2966 the website uses the original Wiggler layout ('@var{wiggler}')
2967 @item @b{triton} The parallel port adapter found on the
2968 ``Karo Triton 1 Development Board''.
2969 This is also the layout used by the HollyGates design
2970 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
2971 @item @b{wiggler} The original Wiggler layout, also supported by
2972 several clones, such as the Olimex ARM-JTAG
2973 @item @b{wiggler2} Same as original wiggler except an led is fitted on D5.
2974 @item @b{wiggler_ntrst_inverted} Same as original wiggler except TRST is inverted.
2975 @end itemize
2976 @end deffn
2977
2978 @deffn {Config Command} {parport_port} [port_number]
2979 Display either the address of the I/O port
2980 (default: 0x378 for LPT1) or the number of the @file{/dev/parport} device.
2981 If a parameter is provided, first switch to use that port.
2982 This is a write-once setting.
2983
2984 When using PPDEV to access the parallel port, use the number of the parallel port:
2985 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
2986 you may encounter a problem.
2987 @end deffn
2988
2989 @deffn Command {parport_toggling_time} [nanoseconds]
2990 Displays how many nanoseconds the hardware needs to toggle TCK;
2991 the parport driver uses this value to obey the
2992 @command{adapter_khz} configuration.
2993 When the optional @var{nanoseconds} parameter is given,
2994 that setting is changed before displaying the current value.
2995
2996 The default setting should work reasonably well on commodity PC hardware.
2997 However, you may want to calibrate for your specific hardware.
2998 @quotation Tip
2999 To measure the toggling time with a logic analyzer or a digital storage
3000 oscilloscope, follow the procedure below:
3001 @example
3002 > parport_toggling_time 1000
3003 > adapter_khz 500
3004 @end example
3005 This sets the maximum JTAG clock speed of the hardware, but
3006 the actual speed probably deviates from the requested 500 kHz.
3007 Now, measure the time between the two closest spaced TCK transitions.
3008 You can use @command{runtest 1000} or something similar to generate a
3009 large set of samples.
3010 Update the setting to match your measurement:
3011 @example
3012 > parport_toggling_time <measured nanoseconds>
3013 @end example
3014 Now the clock speed will be a better match for @command{adapter_khz rate}
3015 commands given in OpenOCD scripts and event handlers.
3016
3017 You can do something similar with many digital multimeters, but note
3018 that you'll probably need to run the clock continuously for several
3019 seconds before it decides what clock rate to show. Adjust the
3020 toggling time up or down until the measured clock rate is a good
3021 match for the adapter_khz rate you specified; be conservative.
3022 @end quotation
3023 @end deffn
3024
3025 @deffn {Config Command} {parport_write_on_exit} (@option{on}|@option{off})
3026 This will configure the parallel driver to write a known
3027 cable-specific value to the parallel interface on exiting OpenOCD.
3028 @end deffn
3029
3030 For example, the interface configuration file for a
3031 classic ``Wiggler'' cable on LPT2 might look something like this:
3032
3033 @example
3034 interface parport
3035 parport_port 0x278
3036 parport_cable wiggler
3037 @end example
3038 @end deffn
3039
3040 @deffn {Interface Driver} {presto}
3041 ASIX PRESTO USB JTAG programmer.
3042 @deffn {Config Command} {presto_serial} serial_string
3043 Configures the USB serial number of the Presto device to use.
3044 @end deffn
3045 @end deffn
3046
3047 @deffn {Interface Driver} {rlink}
3048 Raisonance RLink USB adapter
3049 @end deffn
3050
3051 @deffn {Interface Driver} {usbprog}
3052 usbprog is a freely programmable USB adapter.
3053 @end deffn
3054
3055 @deffn {Interface Driver} {vsllink}
3056 vsllink is part of Versaloon which is a versatile USB programmer.
3057
3058 @quotation Note
3059 This defines quite a few driver-specific commands,
3060 which are not currently documented here.
3061 @end quotation
3062 @end deffn
3063
3064 @anchor{hla_interface}
3065 @deffn {Interface Driver} {hla}
3066 This is a driver that supports multiple High Level Adapters.
3067 This type of adapter does not expose some of the lower level api's
3068 that OpenOCD would normally use to access the target.
3069
3070 Currently supported adapters include the STMicroelectronics ST-LINK and TI ICDI.
3071 ST-LINK firmware version >= V2.J21.S4 recommended due to issues with earlier
3072 versions of firmware where serial number is reset after first use. Suggest
3073 using ST firmware update utility to upgrade ST-LINK firmware even if current
3074 version reported is V2.J21.S4.
3075
3076 @deffn {Config Command} {hla_device_desc} description
3077 Currently Not Supported.
3078 @end deffn
3079
3080 @deffn {Config Command} {hla_serial} serial
3081 Specifies the serial number of the adapter.
3082 @end deffn
3083
3084 @deffn {Config Command} {hla_layout} (@option{stlink}|@option{icdi})
3085 Specifies the adapter layout to use.
3086 @end deffn
3087
3088 @deffn {Config Command} {hla_vid_pid} [vid pid]+
3089 Pairs of vendor IDs and product IDs of the device.
3090 @end deffn
3091
3092 @deffn {Command} {hla_command} command
3093 Execute a custom adapter-specific command. The @var{command} string is
3094 passed as is to the underlying adapter layout handler.
3095 @end deffn
3096 @end deffn
3097
3098 @deffn {Interface Driver} {opendous}
3099 opendous-jtag is a freely programmable USB adapter.
3100 @end deffn
3101
3102 @deffn {Interface Driver} {ulink}
3103 This is the Keil ULINK v1 JTAG debugger.
3104 @end deffn
3105
3106 @deffn {Interface Driver} {ZY1000}
3107 This is the Zylin ZY1000 JTAG debugger.
3108 @end deffn
3109
3110 @quotation Note
3111 This defines some driver-specific commands,
3112 which are not currently documented here.
3113 @end quotation
3114
3115 @deffn Command power [@option{on}|@option{off}]
3116 Turn power switch to target on/off.
3117 No arguments: print status.
3118 @end deffn
3119
3120 @deffn {Interface Driver} {bcm2835gpio}
3121 This SoC is present in Raspberry Pi which is a cheap single-board computer
3122 exposing some GPIOs on its expansion header.
3123
3124 The driver accesses memory-mapped GPIO peripheral registers directly
3125 for maximum performance, but the only possible race condition is for
3126 the pins' modes/muxing (which is highly unlikely), so it should be
3127 able to coexist nicely with both sysfs bitbanging and various
3128 peripherals' kernel drivers. The driver restores the previous
3129 configuration on exit.
3130
3131 See @file{interface/raspberrypi-native.cfg} for a sample config and
3132 pinout.
3133
3134 @end deffn
3135
3136 @deffn {Interface Driver} {imx_gpio}
3137 i.MX SoC is present in many community boards. Wandboard is an example
3138 of the one which is most popular.
3139
3140 This driver is mostly the same as bcm2835gpio.
3141
3142 See @file{interface/imx-native.cfg} for a sample config and
3143 pinout.
3144
3145 @end deffn
3146
3147
3148 @deffn {Interface Driver} {openjtag}
3149 OpenJTAG compatible USB adapter.
3150 This defines some driver-specific commands:
3151
3152 @deffn {Config Command} {openjtag_variant} variant
3153 Specifies the variant of the OpenJTAG adapter (see @uref{http://www.openjtag.org/}).
3154 Currently valid @var{variant} values include:
3155
3156 @itemize @minus
3157 @item @b{standard} Standard variant (default).
3158 @item @b{cy7c65215} Cypress CY7C65215 Dual Channel USB-Serial Bridge Controller
3159 (see @uref{http://www.cypress.com/?rID=82870}).
3160 @end itemize
3161 @end deffn
3162
3163 @deffn {Config Command} {openjtag_device_desc} string
3164 The USB device description string of the adapter.
3165 This value is only used with the standard variant.
3166 @end deffn
3167 @end deffn
3168
3169 @section Transport Configuration
3170 @cindex Transport
3171 As noted earlier, depending on the version of OpenOCD you use,
3172 and the debug adapter you are using,
3173 several transports may be available to
3174 communicate with debug targets (or perhaps to program flash memory).
3175 @deffn Command {transport list}
3176 displays the names of the transports supported by this
3177 version of OpenOCD.
3178 @end deffn
3179
3180 @deffn Command {transport select} @option{transport_name}
3181 Select which of the supported transports to use in this OpenOCD session.
3182
3183 When invoked with @option{transport_name}, attempts to select the named
3184 transport. The transport must be supported by the debug adapter
3185 hardware and by the version of OpenOCD you are using (including the
3186 adapter's driver).
3187
3188 If no transport has been selected and no @option{transport_name} is
3189 provided, @command{transport select} auto-selects the first transport
3190 supported by the debug adapter.
3191
3192 @command{transport select} always returns the name of the session's selected
3193 transport, if any.
3194 @end deffn
3195
3196 @subsection JTAG Transport
3197 @cindex JTAG
3198 JTAG is the original transport supported by OpenOCD, and most
3199 of the OpenOCD commands support it.
3200 JTAG transports expose a chain of one or more Test Access Points (TAPs),
3201 each of which must be explicitly declared.
3202 JTAG supports both debugging and boundary scan testing.
3203 Flash programming support is built on top of debug support.
3204
3205 JTAG transport is selected with the command @command{transport select
3206 jtag}. Unless your adapter uses @ref{hla_interface,the hla interface
3207 driver}, in which case the command is @command{transport select
3208 hla_jtag}.
3209
3210 @subsection SWD Transport
3211 @cindex SWD
3212 @cindex Serial Wire Debug
3213 SWD (Serial Wire Debug) is an ARM-specific transport which exposes one
3214 Debug Access Point (DAP, which must be explicitly declared.
3215 (SWD uses fewer signal wires than JTAG.)
3216 SWD is debug-oriented, and does not support boundary scan testing.
3217 Flash programming support is built on top of debug support.
3218 (Some processors support both JTAG and SWD.)
3219
3220 SWD transport is selected with the command @command{transport select
3221 swd}. Unless your adapter uses @ref{hla_interface,the hla interface
3222 driver}, in which case the command is @command{transport select
3223 hla_swd}.
3224
3225 @deffn Command {swd newdap} ...
3226 Declares a single DAP which uses SWD transport.
3227 Parameters are currently the same as "jtag newtap" but this is
3228 expected to change.
3229 @end deffn
3230 @deffn Command {swd wcr trn prescale}
3231 Updates TRN (turnaround delay) and prescaling.fields of the
3232 Wire Control Register (WCR).
3233 No parameters: displays current settings.
3234 @end deffn
3235
3236 @subsection SPI Transport
3237 @cindex SPI
3238 @cindex Serial Peripheral Interface
3239 The Serial Peripheral Interface (SPI) is a general purpose transport
3240 which uses four wire signaling. Some processors use it as part of a
3241 solution for flash programming.
3242
3243 @anchor{jtagspeed}
3244 @section JTAG Speed
3245 JTAG clock setup is part of system setup.
3246 It @emph{does not belong with interface setup} since any interface
3247 only knows a few of the constraints for the JTAG clock speed.
3248 Sometimes the JTAG speed is
3249 changed during the target initialization process: (1) slow at
3250 reset, (2) program the CPU clocks, (3) run fast.
3251 Both the "slow" and "fast" clock rates are functions of the
3252 oscillators used, the chip, the board design, and sometimes
3253 power management software that may be active.
3254
3255 The speed used during reset, and the scan chain verification which
3256 follows reset, can be adjusted using a @code{reset-start}
3257 target event handler.
3258 It can then be reconfigured to a faster speed by a
3259 @code{reset-init} target event handler after it reprograms those
3260 CPU clocks, or manually (if something else, such as a boot loader,
3261 sets up those clocks).
3262 @xref{targetevents,,Target Events}.
3263 When the initial low JTAG speed is a chip characteristic, perhaps
3264 because of a required oscillator speed, provide such a handler
3265 in the target config file.
3266 When that speed is a function of a board-specific characteristic
3267 such as which speed oscillator is used, it belongs in the board
3268 config file instead.
3269 In both cases it's safest to also set the initial JTAG clock rate
3270 to that same slow speed, so that OpenOCD never starts up using a
3271 clock speed that's faster than the scan chain can support.
3272
3273 @example
3274 jtag_rclk 3000
3275 $_TARGET.cpu configure -event reset-start @{ jtag_rclk 3000 @}
3276 @end example
3277
3278 If your system supports adaptive clocking (RTCK), configuring
3279 JTAG to use that is probably the most robust approach.
3280 However, it introduces delays to synchronize clocks; so it
3281 may not be the fastest solution.
3282
3283 @b{NOTE:} Script writers should consider using @command{jtag_rclk}
3284 instead of @command{adapter_khz}, but only for (ARM) cores and boards
3285 which support adaptive clocking.
3286
3287 @deffn {Command} adapter_khz max_speed_kHz
3288 A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
3289 JTAG interfaces usually support a limited number of
3290 speeds. The speed actually used won't be faster
3291 than the speed specified.
3292
3293 Chip data sheets generally include a top JTAG clock rate.
3294 The actual rate is often a function of a CPU core clock,
3295 and is normally less than that peak rate.
3296 For example, most ARM cores accept at most one sixth of the CPU clock.
3297
3298 Speed 0 (khz) selects RTCK method.
3299 @xref{faqrtck,,FAQ RTCK}.
3300 If your system uses RTCK, you won't need to change the
3301 JTAG clocking after setup.
3302 Not all interfaces, boards, or targets support ``rtck''.
3303 If the interface device can not
3304 support it, an error is returned when you try to use RTCK.
3305 @end deffn
3306
3307 @defun jtag_rclk fallback_speed_kHz
3308 @cindex adaptive clocking
3309 @cindex RTCK
3310 This Tcl proc (defined in @file{startup.tcl}) attempts to enable RTCK/RCLK.
3311 If that fails (maybe the interface, board, or target doesn't
3312 support it), falls back to the specified frequency.
3313 @example
3314 # Fall back to 3mhz if RTCK is not supported
3315 jtag_rclk 3000
3316 @end example
3317 @end defun
3318
3319 @node Reset Configuration
3320 @chapter Reset Configuration
3321 @cindex Reset Configuration
3322
3323 Every system configuration may require a different reset
3324 configuration. This can also be quite confusing.
3325 Resets also interact with @var{reset-init} event handlers,
3326 which do things like setting up clocks and DRAM, and
3327 JTAG clock rates. (@xref{jtagspeed,,JTAG Speed}.)
3328 They can also interact with JTAG routers.
3329 Please see the various board files for examples.
3330
3331 @quotation Note
3332 To maintainers and integrators:
3333 Reset configuration touches several things at once.
3334 Normally the board configuration file
3335 should define it and assume that the JTAG adapter supports
3336 everything that's wired up to the board's JTAG connector.
3337
3338 However, the target configuration file could also make note
3339 of something the silicon vendor has done inside the chip,
3340 which will be true for most (or all) boards using that chip.
3341 And when the JTAG adapter doesn't support everything, the
3342 user configuration file will need to override parts of
3343 the reset configuration provided by other files.
3344 @end quotation
3345
3346 @section Types of Reset
3347
3348 There are many kinds of reset possible through JTAG, but
3349 they may not all work with a given board and adapter.
3350 That's part of why reset configuration can be error prone.
3351
3352 @itemize @bullet
3353 @item
3354 @emph{System Reset} ... the @emph{SRST} hardware signal
3355 resets all chips connected to the JTAG adapter, such as processors,
3356 power management chips, and I/O controllers. Normally resets triggered
3357 with this signal behave exactly like pressing a RESET button.
3358 @item
3359 @emph{JTAG TAP Reset} ... the @emph{TRST} hardware signal resets
3360 just the TAP controllers connected to the JTAG adapter.
3361 Such resets should not be visible to the rest of the system; resetting a
3362 device's TAP controller just puts that controller into a known state.
3363 @item
3364 @emph{Emulation Reset} ... many devices can be reset through JTAG
3365 commands. These resets are often distinguishable from system
3366 resets, either explicitly (a "reset reason" register says so)
3367 or implicitly (not all parts of the chip get reset).
3368 @item
3369 @emph{Other Resets} ... system-on-chip devices often support
3370 several other types of reset.
3371 You may need to arrange that a watchdog timer stops
3372 while debugging, preventing a watchdog reset.
3373 There may be individual module resets.
3374 @end itemize
3375
3376 In the best case, OpenOCD can hold SRST, then reset
3377 the TAPs via TRST and send commands through JTAG to halt the
3378 CPU at the reset vector before the 1st instruction is executed.
3379 Then when it finally releases the SRST signal, the system is
3380 halted under debugger control before any code has executed.
3381 This is the behavior required to support the @command{reset halt}
3382 and @command{reset init} commands; after @command{reset init} a
3383 board-specific script might do things like setting up DRAM.
3384 (@xref{resetcommand,,Reset Command}.)
3385
3386 @anchor{srstandtrstissues}
3387 @section SRST and TRST Issues
3388
3389 Because SRST and TRST are hardware signals, they can have a
3390 variety of system-specific constraints. Some of the most
3391 common issues are:
3392
3393 @itemize @bullet
3394
3395 @item @emph{Signal not available} ... Some boards don't wire
3396 SRST or TRST to the JTAG connector. Some JTAG adapters don't
3397 support such signals even if they are wired up.
3398 Use the @command{reset_config} @var{signals} options to say
3399 when either of those signals is not connected.
3400 When SRST is not available, your code might not be able to rely
3401 on controllers having been fully reset during code startup.
3402 Missing TRST is not a problem, since JTAG-level resets can
3403 be triggered using with TMS signaling.
3404
3405 @item @emph{Signals shorted} ... Sometimes a chip, board, or
3406 adapter will connect SRST to TRST, instead of keeping them separate.
3407 Use the @command{reset_config} @var{combination} options to say
3408 when those signals aren't properly independent.
3409
3410 @item @emph{Timing} ... Reset circuitry like a resistor/capacitor
3411 delay circuit, reset supervisor, or on-chip features can extend
3412 the effect of a JTAG adapter's reset for some time after the adapter
3413 stops issuing the reset. For example, there may be chip or board
3414 requirements that all reset pulses last for at least a
3415 certain amount of time; and reset buttons commonly have
3416 hardware debouncing.
3417 Use the @command{adapter_nsrst_delay} and @command{jtag_ntrst_delay}
3418 commands to say when extra delays are needed.
3419
3420 @item @emph{Drive type} ... Reset lines often have a pullup
3421 resistor, letting the JTAG interface treat them as open-drain
3422 signals. But that's not a requirement, so the adapter may need
3423 to use push/pull output drivers.
3424 Also, with weak pullups it may be advisable to drive
3425 signals to both levels (push/pull) to minimize rise times.
3426 Use the @command{reset_config} @var{trst_type} and
3427 @var{srst_type} parameters to say how to drive reset signals.
3428
3429 @item @emph{Special initialization} ... Targets sometimes need
3430 special JTAG initialization sequences to handle chip-specific
3431 issues (not limited to errata).
3432 For example, certain JTAG commands might need to be issued while
3433 the system as a whole is in a reset state (SRST active)
3434 but the JTAG scan chain is usable (TRST inactive).
3435 Many systems treat combined assertion of SRST and TRST as a
3436 trigger for a harder reset than SRST alone.
3437 Such custom reset handling is discussed later in this chapter.
3438 @end itemize
3439
3440 There can also be other issues.
3441 Some devices don't fully conform to the JTAG specifications.
3442 Trivial system-specific differences are common, such as
3443 SRST and TRST using slightly different names.
3444 There are also vendors who distribute key JTAG documentation for
3445 their chips only to developers who have signed a Non-Disclosure
3446 Agreement (NDA).
3447
3448 Sometimes there are chip-specific extensions like a requirement to use
3449 the normally-optional TRST signal (precluding use of JTAG adapters which
3450 don't pass TRST through), or needing extra steps to complete a TAP reset.
3451
3452 In short, SRST and especially TRST handling may be very finicky,
3453 needing to cope with both architecture and board specific constraints.
3454
3455 @section Commands for Handling Resets
3456
3457 @deffn {Command} adapter_nsrst_assert_width milliseconds
3458 Minimum amount of time (in milliseconds) OpenOCD should wait
3459 after asserting nSRST (active-low system reset) before
3460 allowing it to be deasserted.
3461 @end deffn
3462
3463 @deffn {Command} adapter_nsrst_delay milliseconds
3464 How long (in milliseconds) OpenOCD should wait after deasserting
3465 nSRST (active-low system reset) before starting new JTAG operations.
3466 When a board has a reset button connected to SRST line it will
3467 probably have hardware debouncing, implying you should use this.
3468 @end deffn
3469
3470 @deffn {Command} jtag_ntrst_assert_width milliseconds
3471 Minimum amount of time (in milliseconds) OpenOCD should wait
3472 after asserting nTRST (active-low JTAG TAP reset) before
3473 allowing it to be deasserted.
3474 @end deffn
3475
3476 @deffn {Command} jtag_ntrst_delay milliseconds
3477 How long (in milliseconds) OpenOCD should wait after deasserting
3478 nTRST (active-low JTAG TAP reset) before starting new JTAG operations.
3479 @end deffn
3480
3481 @anchor {reset_config}
3482 @deffn {Command} reset_config mode_flag ...
3483 This command displays or modifies the reset configuration
3484 of your combination of JTAG board and target in target
3485 configuration scripts.
3486
3487 Information earlier in this section describes the kind of problems
3488 the command is intended to address (@pxref{srstandtrstissues,,SRST and TRST Issues}).
3489 As a rule this command belongs only in board config files,
3490 describing issues like @emph{board doesn't connect TRST};
3491 or in user config files, addressing limitations derived
3492 from a particular combination of interface and board.
3493 (An unlikely example would be using a TRST-only adapter
3494 with a board that only wires up SRST.)
3495
3496 The @var{mode_flag} options can be specified in any order, but only one
3497 of each type -- @var{signals}, @var{combination}, @var{gates},
3498 @var{trst_type}, @var{srst_type} and @var{connect_type}
3499 -- may be specified at a time.
3500 If you don't provide a new value for a given type, its previous
3501 value (perhaps the default) is unchanged.
3502 For example, this means that you don't need to say anything at all about
3503 TRST just to declare that if the JTAG adapter should want to drive SRST,
3504 it must explicitly be driven high (@option{srst_push_pull}).
3505
3506 @itemize
3507 @item
3508 @var{signals} can specify which of the reset signals are connected.
3509 For example, If the JTAG interface provides SRST, but the board doesn't
3510 connect that signal properly, then OpenOCD can't use it.
3511 Possible values are @option{none} (the default), @option{trst_only},
3512 @option{srst_only} and @option{trst_and_srst}.
3513
3514 @quotation Tip
3515 If your board provides SRST and/or TRST through the JTAG connector,
3516 you must declare that so those signals can be used.
3517 @end quotation
3518
3519 @item
3520 The @var{combination} is an optional value specifying broken reset
3521 signal implementations.
3522 The default behaviour if no option given is @option{separate},
3523 indicating everything behaves normally.
3524 @option{srst_pulls_trst} states that the
3525 test logic is reset together with the reset of the system (e.g. NXP
3526 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
3527 the system is reset together with the test logic (only hypothetical, I
3528 haven't seen hardware with such a bug, and can be worked around).
3529 @option{combined} implies both @option{srst_pulls_trst} and
3530 @option{trst_pulls_srst}.
3531
3532 @item
3533 The @var{gates} tokens control flags that describe some cases where
3534 JTAG may be unavailable during reset.
3535 @option{srst_gates_jtag} (default)
3536 indicates that asserting SRST gates the
3537 JTAG clock. This means that no communication can happen on JTAG
3538 while SRST is asserted.
3539 Its converse is @option{srst_nogate}, indicating that JTAG commands
3540 can safely be issued while SRST is active.
3541
3542 @item
3543 The @var{connect_type} tokens control flags that describe some cases where
3544 SRST is asserted while connecting to the target. @option{srst_nogate}
3545 is required to use this option.
3546 @option{connect_deassert_srst} (default)
3547 indicates that SRST will not be asserted while connecting to the target.
3548 Its converse is @option{connect_assert_srst}, indicating that SRST will
3549 be asserted before any target connection.
3550 Only some targets support this feature, STM32 and STR9 are examples.
3551 This feature is useful if you are unable to connect to your target due
3552 to incorrect options byte config or illegal program execution.
3553 @end itemize
3554
3555 The optional @var{trst_type} and @var{srst_type} parameters allow the
3556 driver mode of each reset line to be specified. These values only affect
3557 JTAG interfaces with support for different driver modes, like the Amontec
3558 JTAGkey and JTAG Accelerator. Also, they are necessarily ignored if the
3559 relevant signal (TRST or SRST) is not connected.
3560
3561 @itemize
3562 @item
3563 Possible @var{trst_type} driver modes for the test reset signal (TRST)
3564 are the default @option{trst_push_pull}, and @option{trst_open_drain}.
3565 Most boards connect this signal to a pulldown, so the JTAG TAPs
3566 never leave reset unless they are hooked up to a JTAG adapter.
3567
3568 @item
3569 Possible @var{srst_type} driver modes for the system reset signal (SRST)
3570 are the default @option{srst_open_drain}, and @option{srst_push_pull}.
3571 Most boards connect this signal to a pullup, and allow the
3572 signal to be pulled low by various events including system
3573 power-up and pressing a reset button.
3574 @end itemize
3575 @end deffn
3576
3577 @section Custom Reset Handling
3578 @cindex events
3579
3580 OpenOCD has several ways to help support the various reset
3581 mechanisms provided by chip and board vendors.
3582 The commands shown in the previous section give standard parameters.
3583 There are also @emph{event handlers} associated with TAPs or Targets.
3584 Those handlers are Tcl procedures you can provide, which are invoked
3585 at particular points in the reset sequence.
3586
3587 @emph{When SRST is not an option} you must set
3588 up a @code{reset-assert} event handler for your target.
3589 For example, some JTAG adapters don't include the SRST signal;
3590 and some boards have multiple targets, and you won't always
3591 want to reset everything at once.
3592
3593 After configuring those mechanisms, you might still
3594 find your board doesn't start up or reset correctly.
3595 For example, maybe it needs a slightly different sequence
3596 of SRST and/or TRST manipulations, because of quirks that
3597 the @command{reset_config} mechanism doesn't address;
3598 or asserting both might trigger a stronger reset, which
3599 needs special attention.
3600
3601 Experiment with lower level operations, such as @command{jtag_reset}
3602 and the @command{jtag arp_*} operations shown here,
3603 to find a sequence of operations that works.
3604 @xref{JTAG Commands}.
3605 When you find a working sequence, it can be used to override
3606 @command{jtag_init}, which fires during OpenOCD startup
3607 (@pxref{configurationstage,,Configuration Stage});
3608 or @command{init_reset}, which fires during reset processing.
3609
3610 You might also want to provide some project-specific reset
3611 schemes. For example, on a multi-target board the standard
3612 @command{reset} command would reset all targets, but you
3613 may need the ability to reset only one target at time and
3614 thus want to avoid using the board-wide SRST signal.
3615
3616 @deffn {Overridable Procedure} init_reset mode
3617 This is invoked near the beginning of the @command{reset} command,
3618 usually to provide as much of a cold (power-up) reset as practical.
3619 By default it is also invoked from @command{jtag_init} if
3620 the scan chain does not respond to pure JTAG operations.
3621 The @var{mode} parameter is the parameter given to the
3622 low level reset command (@option{halt},
3623 @option{init}, or @option{run}), @option{setup},
3624 or potentially some other value.
3625
3626 The default implementation just invokes @command{jtag arp_init-reset}.
3627 Replacements will normally build on low level JTAG
3628 operations such as @command{jtag_reset}.
3629 Operations here must not address individual TAPs
3630 (or their associated targets)
3631 until the JTAG scan chain has first been verified to work.
3632
3633 Implementations must have verified the JTAG scan chain before
3634 they return.
3635 This is done by calling @command{jtag arp_init}
3636 (or @command{jtag arp_init-reset}).
3637 @end deffn
3638
3639 @deffn Command {jtag arp_init}
3640 This validates the scan chain using just the four
3641 standard JTAG signals (TMS, TCK, TDI, TDO).
3642 It starts by issuing a JTAG-only reset.
3643 Then it performs checks to verify that the scan chain configuration
3644 matches the TAPs it can observe.
3645 Those checks include checking IDCODE values for each active TAP,
3646 and verifying the length of their instruction registers using
3647 TAP @code{-ircapture} and @code{-irmask} values.
3648 If these tests all pass, TAP @code{setup} events are
3649 issued to all TAPs with handlers for that event.
3650 @end deffn
3651
3652 @deffn Command {jtag arp_init-reset}
3653 This uses TRST and SRST to try resetting
3654 everything on the JTAG scan chain
3655 (and anything else connected to SRST).
3656 It then invokes the logic of @command{jtag arp_init}.
3657 @end deffn
3658
3659
3660 @node TAP Declaration
3661 @chapter TAP Declaration
3662 @cindex TAP declaration
3663 @cindex TAP configuration
3664
3665 @emph{Test Access Ports} (TAPs) are the core of JTAG.
3666 TAPs serve many roles, including:
3667
3668 @itemize @bullet
3669 @item @b{Debug Target} A CPU TAP can be used as a GDB debug target.
3670 @item @b{Flash Programming} Some chips program the flash directly via JTAG.
3671 Others do it indirectly, making a CPU do it.
3672 @item @b{Program Download} Using the same CPU support GDB uses,
3673 you can initialize a DRAM controller, download code to DRAM, and then
3674 start running that code.
3675 @item @b{Boundary Scan} Most chips support boundary scan, which
3676 helps test for board assembly problems like solder bridges
3677 and missing connections.
3678 @end itemize
3679
3680 OpenOCD must know about the active TAPs on your board(s).
3681 Setting up the TAPs is the core task of your configuration files.
3682 Once those TAPs are set up, you can pass their names to code
3683 which sets up CPUs and exports them as GDB targets,
3684 probes flash memory, performs low-level JTAG operations, and more.
3685
3686 @section Scan Chains
3687 @cindex scan chain
3688
3689 TAPs are part of a hardware @dfn{scan chain},
3690 which is a daisy chain of TAPs.
3691 They also need to be added to
3692 OpenOCD's software mirror of that hardware list,
3693 giving each member a name and associating other data with it.
3694 Simple scan chains, with a single TAP, are common in
3695 systems with a single microcontroller or microprocessor.
3696 More complex chips may have several TAPs internally.
3697 Very complex scan chains might have a dozen or more TAPs:
3698 several in one chip, more in the next, and connecting
3699 to other boards with their own chips and TAPs.
3700
3701 You can display the list with the @command{scan_chain} command.
3702 (Don't confuse this with the list displayed by the @command{targets}
3703 command, presented in the next chapter.
3704 That only displays TAPs for CPUs which are configured as
3705 debugging targets.)
3706 Here's what the scan chain might look like for a chip more than one TAP:
3707
3708 @verbatim
3709 TapName Enabled IdCode Expected IrLen IrCap IrMask
3710 -- ------------------ ------- ---------- ---------- ----- ----- ------
3711 0 omap5912.dsp Y 0x03df1d81 0x03df1d81 38 0x01 0x03
3712 1 omap5912.arm Y 0x0692602f 0x0692602f 4 0x01 0x0f
3713 2 omap5912.unknown Y 0x00000000 0x00000000 8 0x01 0x03
3714 @end verbatim
3715
3716 OpenOCD can detect some of that information, but not all
3717 of it. @xref{autoprobing,,Autoprobing}.
3718 Unfortunately, those TAPs can't always be autoconfigured,
3719 because not all devices provide good support for that.
3720 JTAG doesn't require supporting IDCODE instructions, and
3721 chips with JTAG routers may not link TAPs into the chain
3722 until they are told to do so.
3723
3724 The configuration mechanism currently supported by OpenOCD
3725 requires explicit configuration of all TAP devices using
3726 @command{jtag newtap} commands, as detailed later in this chapter.
3727 A command like this would declare one tap and name it @code{chip1.cpu}:
3728
3729 @example
3730 jtag newtap chip1 cpu -irlen 4 -expected-id 0x3ba00477
3731 @end example
3732
3733 Each target configuration file lists the TAPs provided
3734 by a given chip.
3735 Board configuration files combine all the targets on a board,
3736 and so forth.
3737 Note that @emph{the order in which TAPs are declared is very important.}
3738 That declaration order must match the order in the JTAG scan chain,
3739 both inside a single chip and between them.
3740 @xref{faqtaporder,,FAQ TAP Order}.
3741
3742 For example, the STMicroelectronics STR912 chip has
3743 three separate TAPs@footnote{See the ST
3744 document titled: @emph{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
3745 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
3746 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}}.
3747 To configure those taps, @file{target/str912.cfg}
3748 includes commands something like this:
3749
3750 @example
3751 jtag newtap str912 flash ... params ...
3752 jtag newtap str912 cpu ... params ...
3753 jtag newtap str912 bs ... params ...
3754 @end example
3755
3756 Actual config files typically use a variable such as @code{$_CHIPNAME}
3757 instead of literals like @option{str912}, to support more than one chip
3758 of each type. @xref{Config File Guidelines}.
3759
3760 @deffn Command {jtag names}
3761 Returns the names of all current TAPs in the scan chain.
3762 Use @command{jtag cget} or @command{jtag tapisenabled}
3763 to examine attributes and state of each TAP.
3764 @example
3765 foreach t [jtag names] @{
3766 puts [format "TAP: %s\n" $t]
3767 @}
3768 @end example
3769 @end deffn
3770
3771 @deffn Command {scan_chain}
3772 Displays the TAPs in the scan chain configuration,
3773 and their status.
3774 The set of TAPs listed by this command is fixed by
3775 exiting the OpenOCD configuration stage,
3776 but systems with a JTAG router can
3777 enable or disable TAPs dynamically.
3778 @end deffn
3779
3780 @c FIXME! "jtag cget" should be able to return all TAP
3781 @c attributes, like "$target_name cget" does for targets.
3782
3783 @c Probably want "jtag eventlist", and a "tap-reset" event
3784 @c (on entry to RESET state).
3785
3786 @section TAP Names
3787 @cindex dotted name
3788
3789 When TAP objects are declared with @command{jtag newtap},
3790 a @dfn{dotted.name} is created for the TAP, combining the
3791 name of a module (usually a chip) and a label for the TAP.
3792 For example: @code{xilinx.tap}, @code{str912.flash},
3793 @code{omap3530.jrc}, @code{dm6446.dsp}, or @code{stm32.cpu}.
3794 Many other commands use that dotted.name to manipulate or
3795 refer to the TAP. For example, CPU configuration uses the
3796 name, as does declaration of NAND or NOR flash banks.
3797
3798 The components of a dotted name should follow ``C'' symbol
3799 name rules: start with an alphabetic character, then numbers
3800 and underscores are OK; while others (including dots!) are not.
3801
3802 @section TAP Declaration Commands
3803
3804 @c shouldn't this be(come) a {Config Command}?
3805 @deffn Command {jtag newtap} chipname tapname configparams...
3806 Declares a new TAP with the dotted name @var{chipname}.@var{tapname},
3807 and configured according to the various @var{configparams}.
3808
3809 The @var{chipname} is a symbolic name for the chip.
3810 Conventionally target config files use @code{$_CHIPNAME},
3811 defaulting to the model name given by the chip vendor but
3812 overridable.
3813
3814 @cindex TAP naming convention
3815 The @var{tapname} reflects the role of that TAP,
3816 and should follow this convention:
3817
3818 @itemize @bullet
3819 @item @code{bs} -- For boundary scan if this is a separate TAP;
3820 @item @code{cpu} -- The main CPU of the chip, alternatively
3821 @code{arm} and @code{dsp} on chips with both ARM and DSP CPUs,
3822 @code{arm1} and @code{arm2} on chips with two ARMs, and so forth;
3823 @item @code{etb} -- For an embedded trace buffer (example: an ARM ETB11);
3824 @item @code{flash} -- If the chip has a flash TAP, like the str912;
3825 @item @code{jrc} -- For JTAG route controller (example: the ICEPick modules
3826 on many Texas Instruments chips, like the OMAP3530 on Beagleboards);
3827 @item @code{tap} -- Should be used only for FPGA- or CPLD-like devices
3828 with a single TAP;
3829 @item @code{unknownN} -- If you have no idea what the TAP is for (N is a number);
3830 @item @emph{when in doubt} -- Use the chip maker's name in their data sheet.
3831 For example, the Freescale i.MX31 has a SDMA (Smart DMA) with
3832 a JTAG TAP; that TAP should be named @code{sdma}.
3833 @end itemize
3834
3835 Every TAP requires at least the following @var{configparams}:
3836
3837 @itemize @bullet
3838 @item @code{-irlen} @var{NUMBER}
3839 @*The length in bits of the
3840 instruction register, such as 4 or 5 bits.
3841 @end itemize
3842
3843 A TAP may also provide optional @var{configparams}:
3844
3845 @itemize @bullet
3846 @item @code{-disable} (or @code{-enable})
3847 @*Use the @code{-disable} parameter to flag a TAP which is not
3848 linked into the scan chain after a reset using either TRST
3849 or the JTAG state machine's @sc{reset} state.
3850 You may use @code{-enable} to highlight the default state
3851 (the TAP is linked in).
3852 @xref{enablinganddisablingtaps,,Enabling and Disabling TAPs}.
3853 @item @code{-expected-id} @var{NUMBER}
3854 @*A non-zero @var{number} represents a 32-bit IDCODE
3855 which you expect to find when the scan chain is examined.
3856 These codes are not required by all JTAG devices.
3857 @emph{Repeat the option} as many times as required if more than one
3858 ID code could appear (for example, multiple versions).
3859 Specify @var{number} as zero to suppress warnings about IDCODE
3860 values that were found but not included in the list.
3861
3862 Provide this value if at all possible, since it lets OpenOCD
3863 tell when the scan chain it sees isn't right. These values
3864 are provided in vendors' chip documentation, usually a technical
3865 reference manual. Sometimes you may need to probe the JTAG
3866 hardware to find these values.
3867 @xref{autoprobing,,Autoprobing}.
3868 @item @code{-ignore-version}
3869 @*Specify this to ignore the JTAG version field in the @code{-expected-id}
3870 option. When vendors put out multiple versions of a chip, or use the same
3871 JTAG-level ID for several largely-compatible chips, it may be more practical
3872 to ignore the version field than to update config files to handle all of
3873 the various chip IDs. The version field is defined as bit 28-31 of the IDCODE.
3874 @item @code{-ircapture} @var{NUMBER}
3875 @*The bit pattern loaded by the TAP into the JTAG shift register
3876 on entry to the @sc{ircapture} state, such as 0x01.
3877 JTAG requires the two LSBs of this value to be 01.
3878 By default, @code{-ircapture} and @code{-irmask} are set
3879 up to verify that two-bit value. You may provide
3880 additional bits if you know them, or indicate that
3881 a TAP doesn't conform to the JTAG specification.
3882 @item @code{-irmask} @var{NUMBER}
3883 @*A mask used with @code{-ircapture}
3884 to verify that instruction scans work correctly.
3885 Such scans are not used by OpenOCD except to verify that
3886 there seems to be no problems with JTAG scan chain operations.
3887 @item @code{-ignore-syspwrupack}
3888 @*Specify this to ignore the CSYSPWRUPACK bit in the ARM DAP DP CTRL/STAT
3889 register during initial examination and when checking the sticky error bit.
3890 This bit is normally checked after setting the CSYSPWRUPREQ bit, but some
3891 devices do not set the ack bit until sometime later.
3892 @end itemize
3893 @end deffn
3894
3895 @section Other TAP commands
3896
3897 @deffn Command {jtag cget} dotted.name @option{-event} event_name
3898 @deffnx Command {jtag configure} dotted.name @option{-event} event_name handler
3899 At this writing this TAP attribute
3900 mechanism is used only for event handling.
3901 (It is not a direct analogue of the @code{cget}/@code{configure}
3902 mechanism for debugger targets.)
3903 See the next section for information about the available events.
3904
3905 The @code{configure} subcommand assigns an event handler,
3906 a TCL string which is evaluated when the event is triggered.
3907 The @code{cget} subcommand returns that handler.
3908 @end deffn
3909
3910 @section TAP Events
3911 @cindex events
3912 @cindex TAP events
3913
3914 OpenOCD includes two event mechanisms.
3915 The one presented here applies to all JTAG TAPs.
3916 The other applies to debugger targets,
3917 which are associated with certain TAPs.
3918
3919 The TAP events currently defined are:
3920
3921 @itemize @bullet
3922 @item @b{post-reset}
3923 @* The TAP has just completed a JTAG reset.
3924 The tap may still be in the JTAG @sc{reset} state.
3925 Handlers for these events might perform initialization sequences
3926 such as issuing TCK cycles, TMS sequences to ensure
3927 exit from the ARM SWD mode, and more.
3928
3929 Because the scan chain has not yet been verified, handlers for these events
3930 @emph{should not issue commands which scan the JTAG IR or DR registers}
3931 of any particular target.
3932 @b{NOTE:} As this is written (September 2009), nothing prevents such access.
3933 @item @b{setup}
3934 @* The scan chain has been reset and verified.
3935 This handler may enable TAPs as needed.
3936 @item @b{tap-disable}
3937 @* The TAP needs to be disabled. This handler should
3938 implement @command{jtag tapdisable}
3939 by issuing the relevant JTAG commands.
3940 @item @b{tap-enable}
3941 @* The TAP needs to be enabled. This handler should
3942 implement @command{jtag tapenable}
3943 by issuing the relevant JTAG commands.
3944 @end itemize
3945
3946 If you need some action after each JTAG reset which isn't actually
3947 specific to any TAP (since you can't yet trust the scan chain's
3948 contents to be accurate), you might:
3949
3950 @example
3951 jtag configure CHIP.jrc -event post-reset @{
3952 echo "JTAG Reset done"
3953 ... non-scan jtag operations to be done after reset
3954 @}
3955 @end example
3956
3957
3958 @anchor{enablinganddisablingtaps}
3959 @section Enabling and Disabling TAPs
3960 @cindex JTAG Route Controller
3961 @cindex jrc
3962
3963 In some systems, a @dfn{JTAG Route Controller} (JRC)
3964 is used to enable and/or disable specific JTAG TAPs.
3965 Many ARM-based chips from Texas Instruments include
3966 an ``ICEPick'' module, which is a JRC.
3967 Such chips include DaVinci and OMAP3 processors.
3968
3969 A given TAP may not be visible until the JRC has been
3970 told to link it into the scan chain; and if the JRC
3971 has been told to unlink that TAP, it will no longer
3972 be visible.
3973 Such routers address problems that JTAG ``bypass mode''
3974 ignores, such as:
3975
3976 @itemize
3977 @item The scan chain can only go as fast as its slowest TAP.
3978 @item Having many TAPs slows instruction scans, since all
3979 TAPs receive new instructions.
3980 @item TAPs in the scan chain must be powered up, which wastes
3981 power and prevents debugging some power management mechanisms.
3982 @end itemize
3983
3984 The IEEE 1149.1 JTAG standard has no concept of a ``disabled'' tap,
3985 as implied by the existence of JTAG routers.
3986 However, the upcoming IEEE 1149.7 framework (layered on top of JTAG)
3987 does include a kind of JTAG router functionality.
3988
3989 @c (a) currently the event handlers don't seem to be able to
3990 @c fail in a way that could lead to no-change-of-state.
3991
3992 In OpenOCD, tap enabling/disabling is invoked by the Tcl commands
3993 shown below, and is implemented using TAP event handlers.
3994 So for example, when defining a TAP for a CPU connected to
3995 a JTAG router, your @file{target.cfg} file
3996 should define TAP event handlers using
3997 code that looks something like this:
3998
3999 @example
4000 jtag configure CHIP.cpu -event tap-enable @{
4001 ... jtag operations using CHIP.jrc
4002 @}
4003 jtag configure CHIP.cpu -event tap-disable @{
4004 ... jtag operations using CHIP.jrc
4005 @}
4006 @end example
4007
4008 Then you might want that CPU's TAP enabled almost all the time:
4009
4010 @example
4011 jtag configure $CHIP.jrc -event setup "jtag tapenable $CHIP.cpu"
4012 @end example
4013
4014 Note how that particular setup event handler declaration
4015 uses quotes to evaluate @code{$CHIP} when the event is configured.
4016 Using brackets @{ @} would cause it to be evaluated later,
4017 at runtime, when it might have a different value.
4018
4019 @deffn Command {jtag tapdisable} dotted.name
4020 If necessary, disables the tap
4021 by sending it a @option{tap-disable} event.
4022 Returns the string "1" if the tap
4023 specified by @var{dotted.name} is enabled,
4024 and "0" if it is disabled.
4025 @end deffn
4026
4027 @deffn Command {jtag tapenable} dotted.name
4028 If necessary, enables the tap
4029 by sending it a @option{tap-enable} event.
4030 Returns the string "1" if the tap
4031 specified by @var{dotted.name} is enabled,
4032 and "0" if it is disabled.
4033 @end deffn
4034
4035 @deffn Command {jtag tapisenabled} dotted.name
4036 Returns the string "1" if the tap
4037 specified by @var{dotted.name} is enabled,
4038 and "0" if it is disabled.
4039
4040 @quotation Note
4041 Humans will find the @command{scan_chain} command more helpful
4042 for querying the state of the JTAG taps.
4043 @end quotation
4044 @end deffn
4045
4046 @anchor{autoprobing}
4047 @section Autoprobing
4048 @cindex autoprobe
4049 @cindex JTAG autoprobe
4050
4051 TAP configuration is the first thing that needs to be done
4052 after interface and reset configuration. Sometimes it's
4053 hard finding out what TAPs exist, or how they are identified.
4054 Vendor documentation is not always easy to find and use.
4055
4056 To help you get past such problems, OpenOCD has a limited
4057 @emph{autoprobing} ability to look at the scan chain, doing
4058 a @dfn{blind interrogation} and then reporting the TAPs it finds.
4059 To use this mechanism, start the OpenOCD server with only data
4060 that configures your JTAG interface, and arranges to come up
4061 with a slow clock (many devices don't support fast JTAG clocks
4062 right when they come out of reset).
4063
4064 For example, your @file{openocd.cfg} file might have:
4065
4066 @example
4067 source [find interface/olimex-arm-usb-tiny-h.cfg]
4068 reset_config trst_and_srst
4069 jtag_rclk 8
4070 @end example
4071
4072 When you start the server without any TAPs configured, it will
4073 attempt to autoconfigure the TAPs. There are two parts to this:
4074
4075 @enumerate
4076 @item @emph{TAP discovery} ...
4077 After a JTAG reset (sometimes a system reset may be needed too),
4078 each TAP's data registers will hold the contents of either the
4079 IDCODE or BYPASS register.
4080 If JTAG communication is working, OpenOCD will see each TAP,
4081 and report what @option{-expected-id} to use with it.
4082 @item @emph{IR Length discovery} ...
4083 Unfortunately JTAG does not provide a reliable way to find out
4084 the value of the @option{-irlen} parameter to use with a TAP
4085 that is discovered.
4086 If OpenOCD can discover the length of a TAP's instruction
4087 register, it will report it.
4088 Otherwise you may need to consult vendor documentation, such
4089 as chip data sheets or BSDL files.
4090 @end enumerate
4091
4092 In many cases your board will have a simple scan chain with just
4093 a single device. Here's what OpenOCD reported with one board
4094 that's a bit more complex:
4095
4096 @example
4097 clock speed 8 kHz
4098 There are no enabled taps. AUTO PROBING MIGHT NOT WORK!!
4099 AUTO auto0.tap - use "jtag newtap auto0 tap -expected-id 0x2b900f0f ..."
4100 AUTO auto1.tap - use "jtag newtap auto1 tap -expected-id 0x07926001 ..."
4101 AUTO auto2.tap - use "jtag newtap auto2 tap -expected-id 0x0b73b02f ..."
4102 AUTO auto0.tap - use "... -irlen 4"
4103 AUTO auto1.tap - use "... -irlen 4"
4104 AUTO auto2.tap - use "... -irlen 6"
4105 no gdb ports allocated as no target has been specified
4106 @end example
4107
4108 Given that information, you should be able to either find some existing
4109 config files to use, or create your own. If you create your own, you
4110 would configure from the bottom up: first a @file{target.cfg} file
4111 with these TAPs, any targets associated with them, and any on-chip
4112 resources; then a @file{board.cfg} with off-chip resources, clocking,
4113 and so forth.
4114
4115 @anchor{dapdeclaration}
4116 @section DAP declaration (ARMv6-M, ARMv7 and ARMv8 targets)
4117 @cindex DAP declaration
4118
4119 Since OpenOCD version 0.11.0, the Debug Access Port (DAP) is
4120 no longer implicitly created together with the target. It must be
4121 explicitly declared using the @command{dap create} command. For all ARMv6-M, ARMv7
4122 and ARMv8 targets, the option "@option{-dap} @var{dap_name}" has to be used
4123 instead of "@option{-chain-position} @var{dotted.name}" when the target is created.
4124
4125 The @command{dap} command group supports the following sub-commands:
4126
4127 @deffn Command {dap create} dap_name @option{-chain-position} dotted.name configparams...
4128 Declare a DAP instance named @var{dap_name} linked to the JTAG tap
4129 @var{dotted.name}. This also creates a new command (@command{dap_name})
4130 which is used for various purposes including additional configuration.
4131 There can only be one DAP for each JTAG tap in the system.
4132
4133 A DAP may also provide optional @var{configparams}:
4134
4135 @itemize @bullet
4136 @item @code{-ignore-syspwrupack}
4137 @*Specify this to ignore the CSYSPWRUPACK bit in the ARM DAP DP CTRL/STAT
4138 register during initial examination and when checking the sticky error bit.
4139 This bit is normally checked after setting the CSYSPWRUPREQ bit, but some
4140 devices do not set the ack bit until sometime later.
4141 @end itemize
4142 @end deffn
4143
4144 @deffn Command {dap names}
4145 This command returns a list of all registered DAP objects. It it useful mainly
4146 for TCL scripting.
4147 @end deffn
4148
4149 @deffn Command {dap info} [num]
4150 Displays the ROM table for MEM-AP @var{num},
4151 defaulting to the currently selected AP of the currently selected target.
4152 @end deffn
4153
4154 @deffn Command {dap init}
4155 Initialize all registered DAPs. This command is used internally
4156 during initialization. It can be issued at any time after the
4157 initialization, too.
4158 @end deffn
4159
4160 The following commands exist as subcommands of DAP instances:
4161
4162 @deffn Command {$dap_name info} [num]
4163 Displays the ROM table for MEM-AP @var{num},
4164 defaulting to the currently selected AP.
4165 @end deffn
4166
4167 @deffn Command {$dap_name apid} [num]
4168 Displays ID register from AP @var{num}, defaulting to the currently selected AP.
4169 @end deffn
4170
4171 @anchor{DAP subcommand apreg}
4172 @deffn Command {$dap_name apreg} ap_num reg [value]
4173 Displays content of a register @var{reg} from AP @var{ap_num}
4174 or set a new value @var{value}.
4175 @var{reg} is byte address of a word register, 0, 4, 8 ... 0xfc.
4176 @end deffn
4177
4178 @deffn Command {$dap_name apsel} [num]
4179 Select AP @var{num}, defaulting to 0.
4180 @end deffn
4181
4182 @deffn Command {$dap_name dpreg} reg [value]
4183 Displays the content of DP register at address @var{reg}, or set it to a new
4184 value @var{value}.
4185
4186 In case of SWD, @var{reg} is a value in packed format
4187 @math{dpbanksel << 4 | addr} and assumes values 0, 4, 8 ... 0xfc.
4188 In case of JTAG it only assumes values 0, 4, 8 and 0xc.
4189
4190 @emph{Note:} Consider using @command{poll off} to avoid any disturbing
4191 background activity by OpenOCD while you are operating at such low-level.
4192 @end deffn
4193
4194 @deffn Command {$dap_name baseaddr} [num]
4195 Displays debug base address from MEM-AP @var{num},
4196 defaulting to the currently selected AP.
4197 @end deffn
4198
4199 @deffn Command {$dap_name memaccess} [value]
4200 Displays the number of extra tck cycles in the JTAG idle to use for MEM-AP
4201 memory bus access [0-255], giving additional time to respond to reads.
4202 If @var{value} is defined, first assigns that.
4203 @end deffn
4204
4205 @deffn Command {$dap_name apcsw} [value [mask]]
4206 Displays or changes CSW bit pattern for MEM-AP transfers.
4207
4208 At the begin of each memory access the CSW pattern is extended (bitwise or-ed)
4209 by @dfn{Size} and @dfn{AddrInc} bit-fields according to transfer requirements
4210 and the result is written to the real CSW register. All bits except dynamically
4211 updated fields @dfn{Size} and @dfn{AddrInc} can be changed by changing
4212 the CSW pattern. Refer to ARM ADI v5 manual chapter 7.6.4 and appendix A
4213 for details.
4214
4215 Use @var{value} only syntax if you want to set the new CSW pattern as a whole.
4216 The example sets HPROT1 bit (required by Cortex-M) and clears the rest of
4217 the pattern:
4218 @example
4219 kx.dap apcsw 0x2000000
4220 @end example
4221
4222 If @var{mask} is also used, the CSW pattern is changed only on bit positions
4223 where the mask bit is 1. The following example sets HPROT3 (cacheable)
4224 and leaves the rest of the pattern intact. It configures memory access through
4225 DCache on Cortex-M7.
4226 @example
4227 set CSW_HPROT3_CACHEABLE [expr 1 << 27]
4228 samv.dap apcsw $CSW_HPROT3_CACHEABLE $CSW_HPROT3_CACHEABLE
4229 @end example
4230
4231 Another example clears SPROT bit and leaves the rest of pattern intact:
4232 @example
4233 set CSW_SPROT [expr 1 << 30]
4234 samv.dap apcsw 0 $CSW_SPROT
4235 @end example
4236
4237 @emph{Note:} If you want to check the real value of CSW, not CSW pattern, use
4238 @code{xxx.dap apreg 0}. @xref{DAP subcommand apreg,,}.
4239
4240 @emph{Warning:} Some of the CSW bits are vital for working memory transfer.
4241 If you set a wrong CSW pattern and MEM-AP stopped working, use the following
4242 example with a proper dap name:
4243 @example
4244 xxx.dap apcsw default
4245 @end example
4246 @end deffn
4247
4248 @deffn Command {$dap_name ti_be_32_quirks} [@option{enable}]
4249 Set/get quirks mode for TI TMS450/TMS570 processors
4250 Disabled by default
4251 @end deffn
4252
4253
4254 @node CPU Configuration
4255 @chapter CPU Configuration
4256 @cindex GDB target
4257
4258 This chapter discusses how to set up GDB debug targets for CPUs.
4259 You can also access these targets without GDB
4260 (@pxref{Architecture and Core Commands},
4261 and @ref{targetstatehandling,,Target State handling}) and
4262 through various kinds of NAND and NOR flash commands.
4263 If you have multiple CPUs you can have multiple such targets.
4264
4265 We'll start by looking at how to examine the targets you have,
4266 then look at how to add one more target and how to configure it.
4267
4268 @section Target List
4269 @cindex target, current
4270 @cindex target, list
4271
4272 All targets that have been set up are part of a list,
4273 where each member has a name.
4274 That name should normally be the same as the TAP name.
4275 You can display the list with the @command{targets}
4276 (plural!) command.
4277 This display often has only one CPU; here's what it might
4278 look like with more than one:
4279 @verbatim
4280 TargetName Type Endian TapName State
4281 -- ------------------ ---------- ------ ------------------ ------------
4282 0* at91rm9200.cpu arm920t little at91rm9200.cpu running
4283 1 MyTarget cortex_m little mychip.foo tap-disabled
4284 @end verbatim
4285
4286 One member of that list is the @dfn{current target}, which
4287 is implicitly referenced by many commands.
4288 It's the one marked with a @code{*} near the target name.
4289 In particular, memory addresses often refer to the address
4290 space seen by that current target.
4291 Commands like @command{mdw} (memory display words)
4292 and @command{flash erase_address} (erase NOR flash blocks)
4293 are examples; and there are many more.
4294
4295 Several commands let you examine the list of targets:
4296
4297 @deffn Command {target current}
4298 Returns the name of the current target.
4299 @end deffn
4300
4301 @deffn Command {target names}
4302 Lists the names of all current targets in the list.
4303 @example
4304 foreach t [target names] @{
4305 puts [format "Target: %s\n" $t]
4306 @}
4307 @end example
4308 @end deffn
4309
4310 @c yep, "target list" would have been better.
4311 @c plus maybe "target setdefault".
4312
4313 @deffn Command targets [name]
4314 @emph{Note: the name of this command is plural. Other target
4315 command names are singular.}
4316
4317 With no parameter, this command displays a table of all known
4318 targets in a user friendly form.
4319
4320 With a parameter, this command sets the current target to
4321 the given target with the given @var{name}; this is
4322 only relevant on boards which have more than one target.
4323 @end deffn
4324
4325 @section Target CPU Types
4326 @cindex target type
4327 @cindex CPU type
4328
4329 Each target has a @dfn{CPU type}, as shown in the output of
4330 the @command{targets} command. You need to specify that type
4331 when calling @command{target create}.
4332 The CPU type indicates more than just the instruction set.
4333 It also indicates how that instruction set is implemented,
4334 what kind of debug support it integrates,
4335 whether it has an MMU (and if so, what kind),
4336 what core-specific commands may be available
4337 (@pxref{Architecture and Core Commands}),
4338 and more.
4339
4340 It's easy to see what target types are supported,
4341 since there's a command to list them.
4342
4343 @anchor{targettypes}
4344 @deffn Command {target types}
4345 Lists all supported target types.
4346 At this writing, the supported CPU types are:
4347
4348 @itemize @bullet
4349 @item @code{arm11} -- this is a generation of ARMv6 cores
4350 @item @code{arm720t} -- this is an ARMv4 core with an MMU
4351 @item @code{arm7tdmi} -- this is an ARMv4 core
4352 @item @code{arm920t} -- this is an ARMv4 core with an MMU
4353 @item @code{arm926ejs} -- this is an ARMv5 core with an MMU
4354 @item @code{arm966e} -- this is an ARMv5 core
4355 @item @code{arm9tdmi} -- this is an ARMv4 core
4356 @item @code{avr} -- implements Atmel's 8-bit AVR instruction set.
4357 (Support for this is preliminary and incomplete.)
4358 @item @code{cortex_a} -- this is an ARMv7 core with an MMU
4359 @item @code{cortex_m} -- this is an ARMv7 core, supporting only the
4360 compact Thumb2 instruction set.
4361 @item @code{aarch64} -- this is an ARMv8-A core with an MMU
4362 @item @code{dragonite} -- resembles arm966e
4363 @item @code{dsp563xx} -- implements Freescale's 24-bit DSP.
4364 (Support for this is still incomplete.)
4365 @item @code{esirisc} -- this is an EnSilica eSi-RISC core.
4366 The current implementation supports eSi-32xx cores.
4367 @item @code{fa526} -- resembles arm920 (w/o Thumb)
4368 @item @code{feroceon} -- resembles arm926
4369 @item @code{mips_m4k} -- a MIPS core
4370 @item @code{xscale} -- this is actually an architecture,
4371 not a CPU type. It is based on the ARMv5 architecture.
4372 @item @code{openrisc} -- this is an OpenRISC 1000 core.
4373 The current implementation supports three JTAG TAP cores:
4374 @item @code{ls1_sap} -- this is the SAP on NXP LS102x CPUs,
4375 allowing access to physical memory addresses independently of CPU cores.
4376 @itemize @minus
4377 @item @code{OpenCores TAP} (See: @url{http://opencores.org/project,jtag})
4378 @item @code{Altera Virtual JTAG TAP} (See: @url{http://www.altera.com/literature/ug/ug_virtualjtag.pdf})
4379 @item @code{Xilinx BSCAN_* virtual JTAG interface} (See: @url{http://www.xilinx.com/support/documentation/sw_manuals/xilinx14_2/spartan6_hdl.pdf})
4380 @end itemize
4381 And two debug interfaces cores:
4382 @itemize @minus
4383 @item @code{Advanced debug interface} (See: @url{http://opencores.org/project,adv_debug_sys})
4384 @item @code{SoC Debug Interface} (See: @url{http://opencores.org/project,dbg_interface})
4385 @end itemize
4386 @end itemize
4387 @end deffn
4388
4389 To avoid being confused by the variety of ARM based cores, remember
4390 this key point: @emph{ARM is a technology licencing company}.
4391 (See: @url{http://www.arm.com}.)
4392 The CPU name used by OpenOCD will reflect the CPU design that was
4393 licensed, not a vendor brand which incorporates that design.
4394 Name prefixes like arm7, arm9, arm11, and cortex
4395 reflect design generations;
4396 while names like ARMv4, ARMv5, ARMv6, ARMv7 and ARMv8
4397 reflect an architecture version implemented by a CPU design.
4398
4399 @anchor{targetconfiguration}
4400 @section Target Configuration
4401
4402 Before creating a ``target'', you must have added its TAP to the scan chain.
4403 When you've added that TAP, you will have a @code{dotted.name}
4404 which is used to set up the CPU support.
4405 The chip-specific configuration file will normally configure its CPU(s)
4406 right after it adds all of the chip's TAPs to the scan chain.
4407
4408 Although you can set up a target in one step, it's often clearer if you
4409 use shorter commands and do it in two steps: create it, then configure
4410 optional parts.
4411 All operations on the target after it's created will use a new
4412 command, created as part of target creation.
4413
4414 The two main things to configure after target creation are
4415 a work area, which usually has target-specific defaults even
4416 if the board setup code overrides them later;
4417 and event handlers (@pxref{targetevents,,Target Events}), which tend
4418 to be much more board-specific.
4419 The key steps you use might look something like this
4420
4421 @example
4422 dap create mychip.dap -chain-position mychip.cpu
4423 target create MyTarget cortex_m -dap mychip.dap
4424 MyTarget configure -work-area-phys 0x08000 -work-area-size 8096
4425 MyTarget configure -event reset-deassert-pre @{ jtag_rclk 5 @}
4426 MyTarget configure -event reset-init @{ myboard_reinit @}
4427 @end example
4428
4429 You should specify a working area if you can; typically it uses some
4430 on-chip SRAM.
4431 Such a working area can speed up many things, including bulk
4432 writes to target memory;
4433 flash operations like checking to see if memory needs to be erased;
4434 GDB memory checksumming;
4435 and more.
4436
4437 @quotation Warning
4438 On more complex chips, the work area can become
4439 inaccessible when application code
4440 (such as an operating system)
4441 enables or disables the MMU.
4442 For example, the particular MMU context used to access the virtual
4443 address will probably matter ... and that context might not have
4444 easy access to other addresses needed.
4445 At this writing, OpenOCD doesn't have much MMU intelligence.
4446 @end quotation
4447
4448 It's often very useful to define a @code{reset-init} event handler.
4449 For systems that are normally used with a boot loader,
4450 common tasks include updating clocks and initializing memory
4451 controllers.
4452 That may be needed to let you write the boot loader into flash,
4453 in order to ``de-brick'' your board; or to load programs into
4454 external DDR memory without having run the boot loader.
4455
4456 @deffn Command {target create} target_name type configparams...
4457 This command creates a GDB debug target that refers to a specific JTAG tap.
4458 It enters that target into a list, and creates a new
4459 command (@command{@var{target_name}}) which is used for various
4460 purposes including additional configuration.
4461
4462 @itemize @bullet
4463 @item @var{target_name} ... is the name of the debug target.
4464 By convention this should be the same as the @emph{dotted.name}
4465 of the TAP associated with this target, which must be specified here
4466 using the @code{-chain-position @var{dotted.name}} configparam.
4467
4468 This name is also used to create the target object command,
4469 referred to here as @command{$target_name},
4470 and in other places the target needs to be identified.
4471 @item @var{type} ... specifies the target type. @xref{targettypes,,target types}.
4472 @item @var{configparams} ... all parameters accepted by
4473 @command{$target_name configure} are permitted.
4474 If the target is big-endian, set it here with @code{-endian big}.
4475
4476 You @emph{must} set the @code{-chain-position @var{dotted.name}} or
4477 @code{-dap @var{dap_name}} here.
4478 @end itemize
4479 @end deffn
4480
4481 @deffn Command {$target_name configure} configparams...
4482 The options accepted by this command may also be
4483 specified as parameters to @command{target create}.
4484 Their values can later be queried one at a time by
4485 using the @command{$target_name cget} command.
4486
4487 @emph{Warning:} changing some of these after setup is dangerous.
4488 For example, moving a target from one TAP to another;
4489 and changing its endianness.
4490
4491 @itemize @bullet
4492
4493 @item @code{-chain-position} @var{dotted.name} -- names the TAP
4494 used to access this target.
4495
4496 @item @code{-dap} @var{dap_name} -- names the DAP used to access
4497 this target. @xref{dapdeclaration,,DAP declaration}, on how to
4498 create and manage DAP instances.
4499
4500 @item @code{-endian} (@option{big}|@option{little}) -- specifies
4501 whether the CPU uses big or little endian conventions
4502
4503 @item @code{-event} @var{event_name} @var{event_body} --
4504 @xref{targetevents,,Target Events}.
4505 Note that this updates a list of named event handlers.
4506 Calling this twice with two different event names assigns
4507 two different handlers, but calling it twice with the
4508 same event name assigns only one handler.
4509
4510 Current target is temporarily overridden to the event issuing target
4511 before handler code starts and switched back after handler is done.
4512
4513 @item @code{-work-area-backup} (@option{0}|@option{1}) -- says
4514 whether the work area gets backed up; by default,
4515 @emph{it is not backed up.}
4516 When possible, use a working_area that doesn't need to be backed up,
4517 since performing a backup slows down operations.
4518 For example, the beginning of an SRAM block is likely to
4519 be used by most build systems, but the end is often unused.
4520
4521 @item @code{-work-area-size} @var{size} -- specify work are size,
4522 in bytes. The same size applies regardless of whether its physical
4523 or virtual address is being used.
4524
4525 @item @code{-work-area-phys} @var{address} -- set the work area
4526 base @var{address} to be used when no MMU is active.
4527
4528 @item @code{-work-area-virt} @var{address} -- set the work area
4529 base @var{address} to be used when an MMU is active.
4530 @emph{Do not specify a value for this except on targets with an MMU.}
4531 The value should normally correspond to a static mapping for the
4532 @code{-work-area-phys} address, set up by the current operating system.
4533
4534 @anchor{rtostype}
4535 @item @code{-rtos} @var{rtos_type} -- enable rtos support for target,
4536 @var{rtos_type} can be one of @option{auto}, @option{eCos},
4537 @option{ThreadX}, @option{FreeRTOS}, @option{linux}, @option{ChibiOS},
4538 @option{embKernel}, @option{mqx}, @option{uCOS-III}, @option{nuttx}
4539 @xref{gdbrtossupport,,RTOS Support}.
4540
4541 @item @code{-defer-examine} -- skip target examination at initial JTAG chain
4542 scan and after a reset. A manual call to arp_examine is required to
4543 access the target for debugging.
4544
4545 @item @code{-ap-num} @var{ap_number} -- set DAP access port for target,
4546 @var{ap_number} is the numeric index of the DAP AP the target is connected to.
4547 Use this option with systems where multiple, independent cores are connected
4548 to separate access ports of the same DAP.
4549
4550 @item @code{-cti} @var{cti_name} -- set Cross-Trigger Interface (CTI) connected
4551 to the target. Currently, only the @code{aarch64} target makes use of this option,
4552 where it is a mandatory configuration for the target run control.
4553 @xref{armcrosstrigger,,ARM Cross-Trigger Interface},
4554 for instruction on how to declare and control a CTI instance.
4555
4556 @anchor{gdbportoverride}
4557 @item @code{-gdb-port} @var{number} -- see command @command{gdb_port} for the
4558 possible values of the parameter @var{number}, which are not only numeric values.
4559 Use this option to override, for this target only, the global parameter set with
4560 command @command{gdb_port}.
4561 @xref{gdb_port,,command gdb_port}.
4562 @end itemize
4563 @end deffn
4564
4565 @section Other $target_name Commands
4566 @cindex object command
4567
4568 The Tcl/Tk language has the concept of object commands,
4569 and OpenOCD adopts that same model for targets.
4570
4571 A good Tk example is a on screen button.
4572 Once a button is created a button
4573 has a name (a path in Tk terms) and that name is useable as a first
4574 class command. For example in Tk, one can create a button and later
4575 configure it like this:
4576
4577 @example
4578 # Create
4579 button .foobar -background red -command @{ foo @}
4580 # Modify
4581 .foobar configure -foreground blue
4582 # Query
4583 set x [.foobar cget -background]
4584 # Report
4585 puts [format "The button is %s" $x]
4586 @end example
4587
4588 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
4589 button, and its object commands are invoked the same way.
4590
4591 @example
4592 str912.cpu mww 0x1234 0x42
4593 omap3530.cpu mww 0x5555 123
4594 @end example
4595
4596 The commands supported by OpenOCD target objects are:
4597
4598 @deffn Command {$target_name arp_examine} @option{allow-defer}
4599 @deffnx Command {$target_name arp_halt}
4600 @deffnx Command {$target_name arp_poll}
4601 @deffnx Command {$target_name arp_reset}
4602 @deffnx Command {$target_name arp_waitstate}
4603 Internal OpenOCD scripts (most notably @file{startup.tcl})
4604 use these to deal with specific reset cases.
4605 They are not otherwise documented here.
4606 @end deffn
4607
4608 @deffn Command {$target_name array2mem} arrayname width address count
4609 @deffnx Command {$target_name mem2array} arrayname width address count
4610 These provide an efficient script-oriented interface to memory.
4611 The @code{array2mem} primitive writes bytes, halfwords, or words;
4612 while @code{mem2array} reads them.
4613 In both cases, the TCL side uses an array, and
4614 the target side uses raw memory.
4615
4616 The efficiency comes from enabling the use of
4617 bulk JTAG data transfer operations.
4618 The script orientation comes from working with data
4619 values that are packaged for use by TCL scripts;
4620 @command{mdw} type primitives only print data they retrieve,
4621 and neither store nor return those values.
4622
4623 @itemize
4624 @item @var{arrayname} ... is the name of an array variable
4625 @item @var{width} ... is 8/16/32 - indicating the memory access size
4626 @item @var{address} ... is the target memory address
4627 @item @var{count} ... is the number of elements to process
4628 @end itemize
4629 @end deffn
4630
4631 @deffn Command {$target_name cget} queryparm
4632 Each configuration parameter accepted by
4633 @command{$target_name configure}
4634 can be individually queried, to return its current value.
4635 The @var{queryparm} is a parameter name
4636 accepted by that command, such as @code{-work-area-phys}.
4637 There are a few special cases:
4638
4639 @itemize @bullet
4640 @item @code{-event} @var{event_name} -- returns the handler for the
4641 event named @var{event_name}.
4642 This is a special case because setting a handler requires
4643 two parameters.
4644 @item @code{-type} -- returns the target type.
4645 This is a special case because this is set using
4646 @command{target create} and can't be changed
4647 using @command{$target_name configure}.
4648 @end itemize
4649
4650 For example, if you wanted to summarize information about
4651 all the targets you might use something like this:
4652
4653 @example
4654 foreach name [target names] @{
4655 set y [$name cget -endian]
4656 set z [$name cget -type]
4657 puts [format "Chip %d is %s, Endian: %s, type: %s" \
4658 $x $name $y $z]
4659 @}
4660 @end example
4661 @end deffn
4662
4663 @anchor{targetcurstate}
4664 @deffn Command {$target_name curstate}
4665 Displays the current target state:
4666 @code{debug-running},
4667 @code{halted},
4668 @code{reset},
4669 @code{running}, or @code{unknown}.
4670 (Also, @pxref{eventpolling,,Event Polling}.)
4671 @end deffn
4672
4673 @deffn Command {$target_name eventlist}
4674 Displays a table listing all event handlers
4675 currently associated with this target.
4676 @xref{targetevents,,Target Events}.
4677 @end deffn
4678
4679 @deffn Command {$target_name invoke-event} event_name
4680 Invokes the handler for the event named @var{event_name}.
4681 (This is primarily intended for use by OpenOCD framework
4682 code, for example by the reset code in @file{startup.tcl}.)
4683 @end deffn
4684
4685 @deffn Command {$target_name mdw} addr [count]
4686 @deffnx Command {$target_name mdh} addr [count]
4687 @deffnx Command {$target_name mdb} addr [count]
4688 Display contents of address @var{addr}, as
4689 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
4690 or 8-bit bytes (@command{mdb}).
4691 If @var{count} is specified, displays that many units.
4692 (If you want to manipulate the data instead of displaying it,
4693 see the @code{mem2array} primitives.)
4694 @end deffn
4695
4696 @deffn Command {$target_name mww} addr word
4697 @deffnx Command {$target_name mwh} addr halfword
4698 @deffnx Command {$target_name mwb} addr byte
4699 Writes the specified @var{word} (32 bits),
4700 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
4701 at the specified address @var{addr}.
4702 @end deffn
4703
4704 @anchor{targetevents}
4705 @section Target Events
4706 @cindex target events
4707 @cindex events
4708 At various times, certain things can happen, or you want them to happen.
4709 For example:
4710 @itemize @bullet
4711 @item What should happen when GDB connects? Should your target reset?
4712 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
4713 @item Is using SRST appropriate (and possible) on your system?
4714 Or instead of that, do you need to issue JTAG commands to trigger reset?
4715 SRST usually resets everything on the scan chain, which can be inappropriate.
4716 @item During reset, do you need to write to certain memory locations
4717 to set up system clocks or
4718 to reconfigure the SDRAM?
4719 How about configuring the watchdog timer, or other peripherals,
4720 to stop running while you hold the core stopped for debugging?
4721 @end itemize
4722
4723 All of the above items can be addressed by target event handlers.
4724 These are set up by @command{$target_name configure -event} or
4725 @command{target create ... -event}.
4726
4727 The programmer's model matches the @code{-command} option used in Tcl/Tk
4728 buttons and events. The two examples below act the same, but one creates
4729 and invokes a small procedure while the other inlines it.
4730
4731 @example
4732 proc my_init_proc @{ @} @{
4733 echo "Disabling watchdog..."
4734 mww 0xfffffd44 0x00008000
4735 @}
4736 mychip.cpu configure -event reset-init my_init_proc
4737 mychip.cpu configure -event reset-init @{
4738 echo "Disabling watchdog..."
4739 mww 0xfffffd44 0x00008000
4740 @}
4741 @end example
4742
4743 The following target events are defined:
4744
4745 @itemize @bullet
4746 @item @b{debug-halted}
4747 @* The target has halted for debug reasons (i.e.: breakpoint)
4748 @item @b{debug-resumed}
4749 @* The target has resumed (i.e.: GDB said run)
4750 @item @b{early-halted}
4751 @* Occurs early in the halt process
4752 @item @b{examine-start}
4753 @* Before target examine is called.
4754 @item @b{examine-end}
4755 @* After target examine is called with no errors.
4756 @item @b{gdb-attach}
4757 @* When GDB connects. Issued before any GDB communication with the target
4758 starts. GDB expects the target is halted during attachment.
4759 @xref{gdbmeminspect,,GDB as a non-intrusive memory inspector}, how to
4760 connect GDB to running target.
4761 The event can be also used to set up the target so it is possible to probe flash.
4762 Probing flash is necessary during GDB connect if you want to use
4763 @pxref{programmingusinggdb,,programming using GDB}.
4764 Another use of the flash memory map is for GDB to automatically choose
4765 hardware or software breakpoints depending on whether the breakpoint
4766 is in RAM or read only memory.
4767 Default is @code{halt}
4768 @item @b{gdb-detach}
4769 @* When GDB disconnects
4770 @item @b{gdb-end}
4771 @* When the target has halted and GDB is not doing anything (see early halt)
4772 @item @b{gdb-flash-erase-start}
4773 @* Before the GDB flash process tries to erase the flash (default is
4774 @code{reset init})
4775 @item @b{gdb-flash-erase-end}
4776 @* After the GDB flash process has finished erasing the flash
4777 @item @b{gdb-flash-write-start}
4778 @* Before GDB writes to the flash
4779 @item @b{gdb-flash-write-end}
4780 @* After GDB writes to the flash (default is @code{reset halt})
4781 @item @b{gdb-start}
4782 @* Before the target steps, GDB is trying to start/resume the target
4783 @item @b{halted}
4784 @* The target has halted
4785 @item @b{reset-assert-pre}
4786 @* Issued as part of @command{reset} processing
4787 after @command{reset-start} was triggered
4788 but before either SRST alone is asserted on the scan chain,
4789 or @code{reset-assert} is triggered.
4790 @item @b{reset-assert}
4791 @* Issued as part of @command{reset} processing
4792 after @command{reset-assert-pre} was triggered.
4793 When such a handler is present, cores which support this event will use
4794 it instead of asserting SRST.
4795 This support is essential for debugging with JTAG interfaces which
4796 don't include an SRST line (JTAG doesn't require SRST), and for
4797 selective reset on scan chains that have multiple targets.
4798 @item @b{reset-assert-post}
4799 @* Issued as part of @command{reset} processing
4800 after @code{reset-assert} has been triggered.
4801 or the target asserted SRST on the entire scan chain.
4802 @item @b{reset-deassert-pre}
4803 @* Issued as part of @command{reset} processing
4804 after @code{reset-assert-post} has been triggered.
4805 @item @b{reset-deassert-post}
4806 @* Issued as part of @command{reset} processing
4807 after @code{reset-deassert-pre} has been triggered
4808 and (if the target is using it) after SRST has been
4809 released on the scan chain.
4810 @item @b{reset-end}
4811 @* Issued as the final step in @command{reset} processing.
4812 @item @b{reset-init}
4813 @* Used by @b{reset init} command for board-specific initialization.
4814 This event fires after @emph{reset-deassert-post}.
4815
4816 This is where you would configure PLLs and clocking, set up DRAM so
4817 you can download programs that don't fit in on-chip SRAM, set up pin
4818 multiplexing, and so on.
4819 (You may be able to switch to a fast JTAG clock rate here, after
4820 the target clocks are fully set up.)
4821 @item @b{reset-start}
4822 @* Issued as the first step in @command{reset} processing
4823 before @command{reset-assert-pre} is called.
4824
4825 This is the most robust place to use @command{jtag_rclk}
4826 or @command{adapter_khz} to switch to a low JTAG clock rate,
4827 when reset disables PLLs needed to use a fast clock.
4828 @item @b{resume-start}
4829 @* Before any target is resumed
4830 @item @b{resume-end}
4831 @* After all targets have resumed
4832 @item @b{resumed}
4833 @* Target has resumed
4834 @item @b{trace-config}
4835 @* After target hardware trace configuration was changed
4836 @end itemize
4837
4838 @node Flash Commands
4839 @chapter Flash Commands
4840
4841 OpenOCD has different commands for NOR and NAND flash;
4842 the ``flash'' command works with NOR flash, while
4843 the ``nand'' command works with NAND flash.
4844 This partially reflects different hardware technologies:
4845 NOR flash usually supports direct CPU instruction and data bus access,
4846 while data from a NAND flash must be copied to memory before it can be
4847 used. (SPI flash must also be copied to memory before use.)
4848 However, the documentation also uses ``flash'' as a generic term;
4849 for example, ``Put flash configuration in board-specific files''.
4850
4851 Flash Steps:
4852 @enumerate
4853 @item Configure via the command @command{flash bank}
4854 @* Do this in a board-specific configuration file,
4855 passing parameters as needed by the driver.
4856 @item Operate on the flash via @command{flash subcommand}
4857 @* Often commands to manipulate the flash are typed by a human, or run
4858 via a script in some automated way. Common tasks include writing a
4859 boot loader, operating system, or other data.
4860 @item GDB Flashing
4861 @* Flashing via GDB requires the flash be configured via ``flash
4862 bank'', and the GDB flash features be enabled.
4863 @xref{gdbconfiguration,,GDB Configuration}.
4864 @end enumerate
4865
4866 Many CPUs have the ability to ``boot'' from the first flash bank.
4867 This means that misprogramming that bank can ``brick'' a system,
4868 so that it can't boot.
4869 JTAG tools, like OpenOCD, are often then used to ``de-brick'' the
4870 board by (re)installing working boot firmware.
4871
4872 @anchor{norconfiguration}
4873 @section Flash Configuration Commands
4874 @cindex flash configuration
4875
4876 @deffn {Config Command} {flash bank} name driver base size chip_width bus_width target [driver_options]
4877 Configures a flash bank which provides persistent storage
4878 for addresses from @math{base} to @math{base + size - 1}.
4879 These banks will often be visible to GDB through the target's memory map.
4880 In some cases, configuring a flash bank will activate extra commands;
4881 see the driver-specific documentation.
4882
4883 @itemize @bullet
4884 @item @var{name} ... may be used to reference the flash bank
4885 in other flash commands. A number is also available.
4886 @item @var{driver} ... identifies the controller driver
4887 associated with the flash bank being declared.
4888 This is usually @code{cfi} for external flash, or else
4889 the name of a microcontroller with embedded flash memory.
4890 @xref{flashdriverlist,,Flash Driver List}.
4891 @item @var{base} ... Base address of the flash chip.
4892 @item @var{size} ... Size of the chip, in bytes.
4893 For some drivers, this value is detected from the hardware.
4894 @item @var{chip_width} ... Width of the flash chip, in bytes;
4895 ignored for most microcontroller drivers.
4896 @item @var{bus_width} ... Width of the data bus used to access the
4897 chip, in bytes; ignored for most microcontroller drivers.
4898 @item @var{target} ... Names the target used to issue
4899 commands to the flash controller.
4900 @comment Actually, it's currently a controller-specific parameter...
4901 @item @var{driver_options} ... drivers may support, or require,
4902 additional parameters. See the driver-specific documentation
4903 for more information.
4904 @end itemize
4905 @quotation Note
4906 This command is not available after OpenOCD initialization has completed.
4907 Use it in board specific configuration files, not interactively.
4908 @end quotation
4909 @end deffn
4910
4911 @comment the REAL name for this command is "ocd_flash_banks"
4912 @comment less confusing would be: "flash list" (like "nand list")
4913 @deffn Command {flash banks}
4914 Prints a one-line summary of each device that was
4915 declared using @command{flash bank}, numbered from zero.
4916 Note that this is the @emph{plural} form;
4917 the @emph{singular} form is a very different command.
4918 @end deffn
4919
4920 @deffn Command {flash list}
4921 Retrieves a list of associative arrays for each device that was
4922 declared using @command{flash bank}, numbered from zero.
4923 This returned list can be manipulated easily from within scripts.
4924 @end deffn
4925
4926 @deffn Command {flash probe} num
4927 Identify the flash, or validate the parameters of the configured flash. Operation
4928 depends on the flash type.
4929 The @var{num} parameter is a value shown by @command{flash banks}.
4930 Most flash commands will implicitly @emph{autoprobe} the bank;
4931 flash drivers can distinguish between probing and autoprobing,
4932 but most don't bother.
4933 @end deffn
4934
4935 @section Erasing, Reading, Writing to Flash
4936 @cindex flash erasing
4937 @cindex flash reading
4938 @cindex flash writing
4939 @cindex flash programming
4940 @anchor{flashprogrammingcommands}
4941
4942 One feature distinguishing NOR flash from NAND or serial flash technologies
4943 is that for read access, it acts exactly like any other addressable memory.
4944 This means you can use normal memory read commands like @command{mdw} or
4945 @command{dump_image} with it, with no special @command{flash} subcommands.
4946 @xref{memoryaccess,,Memory access}, and @ref{imageaccess,,Image access}.
4947
4948 Write access works differently. Flash memory normally needs to be erased
4949 before it's written. Erasing a sector turns all of its bits to ones, and
4950 writing can turn ones into zeroes. This is why there are special commands
4951 for interactive erasing and writing, and why GDB needs to know which parts
4952 of the address space hold NOR flash memory.
4953
4954 @quotation Note
4955 Most of these erase and write commands leverage the fact that NOR flash
4956 chips consume target address space. They implicitly refer to the current
4957 JTAG target, and map from an address in that target's address space
4958 back to a flash bank.
4959 @comment In May 2009, those mappings may fail if any bank associated
4960 @comment with that target doesn't successfully autoprobe ... bug worth fixing?
4961 A few commands use abstract addressing based on bank and sector numbers,
4962 and don't depend on searching the current target and its address space.
4963 Avoid confusing the two command models.
4964 @end quotation
4965
4966 Some flash chips implement software protection against accidental writes,
4967 since such buggy writes could in some cases ``brick'' a system.
4968 For such systems, erasing and writing may require sector protection to be
4969 disabled first.
4970 Examples include CFI flash such as ``Intel Advanced Bootblock flash'',
4971 and AT91SAM7 on-chip flash.
4972 @xref{flashprotect,,flash protect}.
4973
4974 @deffn Command {flash erase_sector} num first last
4975 Erase sectors in bank @var{num}, starting at sector @var{first}
4976 up to and including @var{last}.
4977 Sector numbering starts at 0.
4978 Providing a @var{last} sector of @option{last}
4979 specifies "to the end of the flash bank".
4980 The @var{num} parameter is a value shown by @command{flash banks}.
4981 @end deffn
4982
4983 @deffn Command {flash erase_address} [@option{pad}] [@option{unlock}] address length
4984 Erase sectors starting at @var{address} for @var{length} bytes.
4985 Unless @option{pad} is specified, @math{address} must begin a
4986 flash sector, and @math{address + length - 1} must end a sector.
4987 Specifying @option{pad} erases extra data at the beginning and/or
4988 end of the specified region, as needed to erase only full sectors.
4989 The flash bank to use is inferred from the @var{address}, and
4990 the specified length must stay within that bank.
4991 As a special case, when @var{length} is zero and @var{address} is
4992 the start of the bank, the whole flash is erased.
4993 If @option{unlock} is specified, then the flash is unprotected
4994 before erase starts.
4995 @end deffn
4996
4997 @deffn Command {flash fillw} address word length
4998 @deffnx Command {flash fillh} address halfword length
4999 @deffnx Command {flash fillb} address byte length
5000 Fills flash memory with the specified @var{word} (32 bits),
5001 @var{halfword} (16 bits), or @var{byte} (8-bit) pattern,
5002 starting at @var{address} and continuing
5003 for @var{length} units (word/halfword/byte).
5004 No erasure is done before writing; when needed, that must be done
5005 before issuing this command.
5006 Writes are done in blocks of up to 1024 bytes, and each write is
5007 verified by reading back the data and comparing it to what was written.
5008 The flash bank to use is inferred from the @var{address} of
5009 each block, and the specified length must stay within that bank.
5010 @end deffn
5011 @comment no current checks for errors if fill blocks touch multiple banks!
5012
5013 @deffn Command {flash write_bank} num filename [offset]
5014 Write the binary @file{filename} to flash bank @var{num},
5015 starting at @var{offset} bytes from the beginning of the bank. If @var{offset}
5016 is omitted, start at the beginning of the flash bank.
5017 The @var{num} parameter is a value shown by @command{flash banks}.
5018 @end deffn
5019
5020 @deffn Command {flash read_bank} num filename [offset [length]]
5021 Read @var{length} bytes from the flash bank @var{num} starting at @var{offset}
5022 and write the contents to the binary @file{filename}. If @var{offset} is
5023 omitted, start at the beginning of the flash bank. If @var{length} is omitted,
5024 read the remaining bytes from the flash bank.
5025 The @var{num} parameter is a value shown by @command{flash banks}.
5026 @end deffn
5027
5028 @deffn Command {flash verify_bank} num filename [offset]
5029 Compare the contents of the binary file @var{filename} with the contents of the
5030 flash bank @var{num} starting at @var{offset}. If @var{offset} is omitted,
5031 start at the beginning of the flash bank. Fail if the contents do not match.
5032 The @var{num} parameter is a value shown by @command{flash banks}.
5033 @end deffn
5034
5035 @deffn Command {flash write_image} [erase] [unlock] filename [offset] [type]
5036 Write the image @file{filename} to the current target's flash bank(s).
5037 Only loadable sections from the image are written.
5038 A relocation @var{offset} may be specified, in which case it is added
5039 to the base address for each section in the image.
5040 The file [@var{type}] can be specified
5041 explicitly as @option{bin} (binary), @option{ihex} (Intel hex),
5042 @option{elf} (ELF file), @option{s19} (Motorola s19).
5043 @option{mem}, or @option{builder}.
5044 The relevant flash sectors will be erased prior to programming
5045 if the @option{erase} parameter is given. If @option{unlock} is
5046 provided, then the flash banks are unlocked before erase and
5047 program. The flash bank to use is inferred from the address of
5048 each image section.
5049
5050 @quotation Warning
5051 Be careful using the @option{erase} flag when the flash is holding
5052 data you want to preserve.
5053 Portions of the flash outside those described in the image's
5054 sections might be erased with no notice.
5055 @itemize
5056 @item
5057 When a section of the image being written does not fill out all the
5058 sectors it uses, the unwritten parts of those sectors are necessarily
5059 also erased, because sectors can't be partially erased.
5060 @item
5061 Data stored in sector "holes" between image sections are also affected.
5062 For example, "@command{flash write_image erase ...}" of an image with
5063 one byte at the beginning of a flash bank and one byte at the end
5064 erases the entire bank -- not just the two sectors being written.
5065 @end itemize
5066 Also, when flash protection is important, you must re-apply it after
5067 it has been removed by the @option{unlock} flag.
5068 @end quotation
5069
5070 @end deffn
5071
5072 @section Other Flash commands
5073 @cindex flash protection
5074
5075 @deffn Command {flash erase_check} num
5076 Check erase state of sectors in flash bank @var{num},
5077 and display that status.
5078 The @var{num} parameter is a value shown by @command{flash banks}.
5079 @end deffn
5080
5081 @deffn Command {flash info} num [sectors]
5082 Print info about flash bank @var{num}, a list of protection blocks
5083 and their status. Use @option{sectors} to show a list of sectors instead.
5084
5085 The @var{num} parameter is a value shown by @command{flash banks}.
5086 This command will first query the hardware, it does not print cached
5087 and possibly stale information.
5088 @end deffn
5089
5090 @anchor{flashprotect}
5091 @deffn Command {flash protect} num first last (@option{on}|@option{off})
5092 Enable (@option{on}) or disable (@option{off}) protection of flash blocks
5093 in flash bank @var{num}, starting at protection block @var{first}
5094 and continuing up to and including @var{last}.
5095 Providing a @var{last} block of @option{last}
5096 specifies "to the end of the flash bank".
5097 The @var{num} parameter is a value shown by @command{flash banks}.
5098 The protection block is usually identical to a flash sector.
5099 Some devices may utilize a protection block distinct from flash sector.
5100 See @command{flash info} for a list of protection blocks.
5101 @end deffn
5102
5103 @deffn Command {flash padded_value} num value
5104 Sets the default value used for padding any image sections, This should
5105 normally match the flash bank erased value. If not specified by this
5106 command or the flash driver then it defaults to 0xff.
5107 @end deffn
5108
5109 @anchor{program}
5110 @deffn Command {program} filename [verify] [reset] [exit] [offset]
5111 This is a helper script that simplifies using OpenOCD as a standalone
5112 programmer. The only required parameter is @option{filename}, the others are optional.
5113 @xref{Flash Programming}.
5114 @end deffn
5115
5116 @anchor{flashdriverlist}
5117 @section Flash Driver List
5118 As noted above, the @command{flash bank} command requires a driver name,
5119 and allows driver-specific options and behaviors.
5120 Some drivers also activate driver-specific commands.
5121
5122 @deffn {Flash Driver} virtual
5123 This is a special driver that maps a previously defined bank to another
5124 address. All bank settings will be copied from the master physical bank.
5125
5126 The @var{virtual} driver defines one mandatory parameters,
5127
5128 @itemize
5129 @item @var{master_bank} The bank that this virtual address refers to.
5130 @end itemize
5131
5132 So in the following example addresses 0xbfc00000 and 0x9fc00000 refer to
5133 the flash bank defined at address 0x1fc00000. Any command executed on
5134 the virtual banks is actually performed on the physical banks.
5135 @example
5136 flash bank $_FLASHNAME pic32mx 0x1fc00000 0 0 0 $_TARGETNAME
5137 flash bank vbank0 virtual 0xbfc00000 0 0 0 \
5138 $_TARGETNAME $_FLASHNAME
5139 flash bank vbank1 virtual 0x9fc00000 0 0 0 \
5140 $_TARGETNAME $_FLASHNAME
5141 @end example
5142 @end deffn
5143
5144 @subsection External Flash
5145
5146 @deffn {Flash Driver} cfi
5147 @cindex Common Flash Interface
5148 @cindex CFI
5149 The ``Common Flash Interface'' (CFI) is the main standard for
5150 external NOR flash chips, each of which connects to a
5151 specific external chip select on the CPU.
5152 Frequently the first such chip is used to boot the system.
5153 Your board's @code{reset-init} handler might need to
5154 configure additional chip selects using other commands (like: @command{mww} to
5155 configure a bus and its timings), or
5156 perhaps configure a GPIO pin that controls the ``write protect'' pin
5157 on the flash chip.
5158 The CFI driver can use a target-specific working area to significantly
5159 speed up operation.
5160
5161 The CFI driver can accept the following optional parameters, in any order:
5162
5163 @itemize
5164 @item @var{jedec_probe} ... is used to detect certain non-CFI flash ROMs,
5165 like AM29LV010 and similar types.
5166 @item @var{x16_as_x8} ... when a 16-bit flash is hooked up to an 8-bit bus.
5167 @item @var{bus_swap} ... when data bytes in a 16-bit flash needs to be swapped.
5168 @item @var{data_swap} ... when data bytes in a 16-bit flash needs to be
5169 swapped when writing data values (i.e. not CFI commands).
5170 @end itemize
5171
5172 To configure two adjacent banks of 16 MBytes each, both sixteen bits (two bytes)
5173 wide on a sixteen bit bus:
5174
5175 @example
5176 flash bank $_FLASHNAME cfi 0x00000000 0x01000000 2 2 $_TARGETNAME
5177 flash bank $_FLASHNAME cfi 0x01000000 0x01000000 2 2 $_TARGETNAME
5178 @end example
5179
5180 To configure one bank of 32 MBytes
5181 built from two sixteen bit (two byte) wide parts wired in parallel
5182 to create a thirty-two bit (four byte) bus with doubled throughput:
5183
5184 @example
5185 flash bank $_FLASHNAME cfi 0x00000000 0x02000000 2 4 $_TARGETNAME
5186 @end example
5187
5188 @c "cfi part_id" disabled
5189 @end deffn
5190
5191 @deffn {Flash Driver} jtagspi
5192 @cindex Generic JTAG2SPI driver
5193 @cindex SPI
5194 @cindex jtagspi
5195 @cindex bscan_spi
5196 Several FPGAs and CPLDs can retrieve their configuration (bitstream) from a
5197 SPI flash connected to them. To access this flash from the host, the device
5198 is first programmed with a special proxy bitstream that
5199 exposes the SPI flash on the device's JTAG interface. The flash can then be
5200 accessed through JTAG.
5201
5202 Since signaling between JTAG and SPI is compatible, all that is required for
5203 a proxy bitstream is to connect TDI-MOSI, TDO-MISO, TCK-CLK and activate
5204 the flash chip select when the JTAG state machine is in SHIFT-DR. Such
5205 a bitstream for several Xilinx FPGAs can be found in
5206 @file{contrib/loaders/flash/fpga/xilinx_bscan_spi.py}. It requires
5207 @uref{https://github.com/m-labs/migen, migen} and a Xilinx toolchain to build.
5208
5209 This flash bank driver requires a target on a JTAG tap and will access that
5210 tap directly. Since no support from the target is needed, the target can be a
5211 "testee" dummy. Since the target does not expose the flash memory
5212 mapping, target commands that would otherwise be expected to access the flash
5213 will not work. These include all @command{*_image} and
5214 @command{$target_name m*} commands as well as @command{program}. Equivalent
5215 functionality is available through the @command{flash write_bank},
5216 @command{flash read_bank}, and @command{flash verify_bank} commands.
5217
5218 @itemize
5219 @item @var{ir} ... is loaded into the JTAG IR to map the flash as the JTAG DR.
5220 For the bitstreams generated from @file{xilinx_bscan_spi.py} this is the
5221 @var{USER1} instruction.
5222 @end itemize
5223
5224 @example
5225 target create $_TARGETNAME testee -chain-position $_CHIPNAME.fpga
5226 set _XILINX_USER1 0x02
5227 flash bank $_FLASHNAME spi 0x0 0 0 0 \
5228 $_TARGETNAME $_XILINX_USER1
5229 @end example
5230 @end deffn
5231
5232 @deffn {Flash Driver} xcf
5233 @cindex Xilinx Platform flash driver
5234 @cindex xcf
5235 Xilinx FPGAs can be configured from specialized flash ICs named Platform Flash.
5236 It is (almost) regular NOR flash with erase sectors, program pages, etc. The
5237 only difference is special registers controlling its FPGA specific behavior.
5238 They must be properly configured for successful FPGA loading using
5239 additional @var{xcf} driver command:
5240
5241 @deffn Command {xcf ccb} <bank_id>
5242 command accepts additional parameters:
5243 @itemize
5244 @item @var{external|internal} ... selects clock source.
5245 @item @var{serial|parallel} ... selects serial or parallel data bus mode.
5246 @item @var{slave|master} ... selects slave of master mode for flash device.
5247 @item @var{40|20} ... selects clock frequency in MHz for internal clock
5248 in master mode.
5249 @end itemize
5250 @example
5251 xcf ccb 0 external parallel slave 40
5252 @end example
5253 All of them must be specified even if clock frequency is pointless
5254 in slave mode. If only bank id specified than command prints current
5255 CCB register value. Note: there is no need to write this register
5256 every time you erase/program data sectors because it stores in
5257 dedicated sector.
5258 @end deffn
5259
5260 @deffn Command {xcf configure} <bank_id>
5261 Initiates FPGA loading procedure. Useful if your board has no "configure"
5262 button.
5263 @example
5264 xcf configure 0
5265 @end example
5266 @end deffn
5267
5268 Additional driver notes:
5269 @itemize
5270 @item Only single revision supported.
5271 @item Driver automatically detects need of bit reverse, but
5272 only "bin" (raw binary, do not confuse it with "bit") and "mcs"
5273 (Intel hex) file types supported.
5274 @item For additional info check xapp972.pdf and ug380.pdf.
5275 @end itemize
5276 @end deffn
5277
5278 @deffn {Flash Driver} lpcspifi
5279 @cindex NXP SPI Flash Interface
5280 @cindex SPIFI
5281 @cindex lpcspifi
5282 NXP's LPC43xx and LPC18xx families include a proprietary SPI
5283 Flash Interface (SPIFI) peripheral that can drive and provide
5284 memory mapped access to external SPI flash devices.
5285
5286 The lpcspifi driver initializes this interface and provides
5287 program and erase functionality for these serial flash devices.
5288 Use of this driver @b{requires} a working area of at least 1kB
5289 to be configured on the target device; more than this will
5290 significantly reduce flash programming times.
5291
5292 The setup command only requires the @var{base} parameter. All
5293 other parameters are ignored, and the flash size and layout
5294 are configured by the driver.
5295
5296 @example
5297 flash bank $_FLASHNAME lpcspifi 0x14000000 0 0 0 $_TARGETNAME
5298 @end example
5299
5300 @end deffn
5301
5302 @deffn {Flash Driver} stmsmi
5303 @cindex STMicroelectronics Serial Memory Interface
5304 @cindex SMI
5305 @cindex stmsmi
5306 Some devices from STMicroelectronics (e.g. STR75x MCU family,
5307 SPEAr MPU family) include a proprietary
5308 ``Serial Memory Interface'' (SMI) controller able to drive external
5309 SPI flash devices.
5310 Depending on specific device and board configuration, up to 4 external
5311 flash devices can be connected.
5312
5313 SMI makes the flash content directly accessible in the CPU address
5314 space; each external device is mapped in a memory bank.
5315 CPU can directly read data, execute code and boot from SMI banks.
5316 Normal OpenOCD commands like @command{mdw} can be used to display
5317 the flash content.
5318
5319 The setup command only requires the @var{base} parameter in order
5320 to identify the memory bank.
5321 All other parameters are ignored. Additional information, like
5322 flash size, are detected automatically.
5323
5324 @example
5325 flash bank $_FLASHNAME stmsmi 0xf8000000 0 0 0 $_TARGETNAME
5326 @end example
5327
5328 @end deffn
5329
5330 @deffn {Flash Driver} mrvlqspi
5331 This driver supports QSPI flash controller of Marvell's Wireless
5332 Microcontroller platform.
5333
5334 The flash size is autodetected based on the table of known JEDEC IDs
5335 hardcoded in the OpenOCD sources.
5336
5337 @example
5338 flash bank $_FLASHNAME mrvlqspi 0x0 0 0 0 $_TARGETNAME 0x46010000
5339 @end example
5340
5341 @end deffn
5342
5343 @deffn {Flash Driver} ath79
5344 @cindex Atheros ath79 SPI driver
5345 @cindex ath79
5346 Members of ATH79 SoC family from Atheros include a SPI interface with 3
5347 chip selects.
5348 On reset a SPI flash connected to the first chip select (CS0) is made
5349 directly read-accessible in the CPU address space (up to 16MBytes)
5350 and is usually used to store the bootloader and operating system.
5351 Normal OpenOCD commands like @command{mdw} can be used to display
5352 the flash content while it is in memory-mapped mode (only the first
5353 4MBytes are accessible without additional configuration on reset).
5354
5355 The setup command only requires the @var{base} parameter in order
5356 to identify the memory bank. The actual value for the base address
5357 is not otherwise used by the driver. However the mapping is passed
5358 to gdb. Thus for the memory mapped flash (chipselect CS0) the base
5359 address should be the actual memory mapped base address. For unmapped
5360 chipselects (CS1 and CS2) care should be taken to use a base address
5361 that does not overlap with real memory regions.
5362 Additional information, like flash size, are detected automatically.
5363 An optional additional parameter sets the chipselect for the bank,
5364 with the default CS0.
5365 CS1 and CS2 require additional GPIO setup before they can be used
5366 since the alternate function must be enabled on the GPIO pin
5367 CS1/CS2 is routed to on the given SoC.
5368
5369 @example
5370 flash bank $_FLASHNAME ath79 0xbf000000 0 0 0 $_TARGETNAME
5371
5372 # When using multiple chipselects the base should be different for each,
5373 # otherwise the write_image command is not able to distinguish the
5374 # banks.
5375 flash bank flash0 ath79 0xbf000000 0 0 0 $_TARGETNAME cs0
5376 flash bank flash1 ath79 0x10000000 0 0 0 $_TARGETNAME cs1
5377 flash bank flash2 ath79 0x20000000 0 0 0 $_TARGETNAME cs2
5378 @end example
5379
5380 @end deffn
5381
5382 @deffn {Flash Driver} fespi
5383 @cindex Freedom E SPI
5384 @cindex fespi
5385
5386 SiFive's Freedom E SPI controller, used in HiFive and other boards.
5387
5388 @example
5389 flash bank $_FLASHNAME fespi 0x20000000 0 0 0 $_TARGETNAME
5390 @end example
5391 @end deffn
5392
5393 @subsection Internal Flash (Microcontrollers)
5394
5395 @deffn {Flash Driver} aduc702x
5396 The ADUC702x analog microcontrollers from Analog Devices
5397 include internal flash and use ARM7TDMI cores.
5398 The aduc702x flash driver works with models ADUC7019 through ADUC7028.
5399 The setup command only requires the @var{target} argument
5400 since all devices in this family have the same memory layout.
5401
5402 @example
5403 flash bank $_FLASHNAME aduc702x 0 0 0 0 $_TARGETNAME
5404 @end example
5405 @end deffn
5406
5407 @deffn {Flash Driver} ambiqmicro
5408 @cindex ambiqmicro
5409 @cindex apollo
5410 All members of the Apollo microcontroller family from
5411 Ambiq Micro include internal flash and use ARM's Cortex-M4 core.
5412 The host connects over USB to an FTDI interface that communicates
5413 with the target using SWD.
5414
5415 The @var{ambiqmicro} driver reads the Chip Information Register detect
5416 the device class of the MCU.
5417 The Flash and SRAM sizes directly follow device class, and are used
5418 to set up the flash banks.
5419 If this fails, the driver will use default values set to the minimum
5420 sizes of an Apollo chip.
5421
5422 All Apollo chips have two flash banks of the same size.
5423 In all cases the first flash bank starts at location 0,
5424 and the second bank starts after the first.
5425
5426 @example
5427 # Flash bank 0
5428 flash bank $_FLASHNAME ambiqmicro 0 0x00040000 0 0 $_TARGETNAME
5429 # Flash bank 1 - same size as bank0, starts after bank 0.
5430 flash bank $_FLASHNAME ambiqmicro 0x00040000 0x00040000 0 0 \
5431 $_TARGETNAME
5432 @end example
5433
5434 Flash is programmed using custom entry points into the bootloader.
5435 This is the only way to program the flash as no flash control registers
5436 are available to the user.
5437
5438 The @var{ambiqmicro} driver adds some additional commands:
5439
5440 @deffn Command {ambiqmicro mass_erase} <bank>
5441 Erase entire bank.
5442 @end deffn
5443 @deffn Command {ambiqmicro page_erase} <bank> <first> <last>
5444 Erase device pages.
5445 @end deffn
5446 @deffn Command {ambiqmicro program_otp} <bank> <offset> <count>
5447 Program OTP is a one time operation to create write protected flash.
5448 The user writes sectors to SRAM starting at 0x10000010.
5449 Program OTP will write these sectors from SRAM to flash, and write protect
5450 the flash.
5451 @end deffn
5452 @end deffn
5453
5454 @anchor{at91samd}
5455 @deffn {Flash Driver} at91samd
5456 @cindex at91samd
5457 All members of the ATSAM D2x, D1x, D0x, ATSAMR, ATSAML and ATSAMC microcontroller
5458 families from Atmel include internal flash and use ARM's Cortex-M0+ core.
5459
5460 Do not use for ATSAM D51 and E5x: use @xref{atsame5}.
5461
5462 The devices have one flash bank:
5463
5464 @example
5465 flash bank $_FLASHNAME at91samd 0x00000000 0 1 1 $_TARGETNAME
5466 @end example
5467
5468 @deffn Command {at91samd chip-erase}
5469 Issues a complete Flash erase via the Device Service Unit (DSU). This can be
5470 used to erase a chip back to its factory state and does not require the
5471 processor to be halted.
5472 @end deffn
5473
5474 @deffn Command {at91samd set-security}
5475 Secures the Flash via the Set Security Bit (SSB) command. This prevents access
5476 to the Flash and can only be undone by using the chip-erase command which
5477 erases the Flash contents and turns off the security bit. Warning: at this
5478 time, openocd will not be able to communicate with a secured chip and it is
5479 therefore not possible to chip-erase it without using another tool.
5480
5481 @example
5482 at91samd set-security enable
5483 @end example
5484 @end deffn
5485
5486 @deffn Command {at91samd eeprom}
5487 Shows or sets the EEPROM emulation size configuration, stored in the User Row
5488 of the Flash. When setting, the EEPROM size must be specified in bytes and it
5489 must be one of the permitted sizes according to the datasheet. Settings are
5490 written immediately but only take effect on MCU reset. EEPROM emulation
5491 requires additional firmware support and the minimum EEPROM size may not be
5492 the same as the minimum that the hardware supports. Set the EEPROM size to 0
5493 in order to disable this feature.
5494
5495 @example
5496 at91samd eeprom
5497 at91samd eeprom 1024
5498 @end example
5499 @end deffn
5500
5501 @deffn Command {at91samd bootloader}
5502 Shows or sets the bootloader size configuration, stored in the User Row of the
5503 Flash. This is called the BOOTPROT region. When setting, the bootloader size
5504 must be specified in bytes and it must be one of the permitted sizes according
5505 to the datasheet. Settings are written immediately but only take effect on
5506 MCU reset. Setting the bootloader size to 0 disables bootloader protection.
5507
5508 @example
5509 at91samd bootloader
5510 at91samd bootloader 16384
5511 @end example
5512 @end deffn
5513
5514 @deffn Command {at91samd dsu_reset_deassert}
5515 This command releases internal reset held by DSU
5516 and prepares reset vector catch in case of reset halt.
5517 Command is used internally in event event reset-deassert-post.
5518 @end deffn
5519
5520 @deffn Command {at91samd nvmuserrow}
5521 Writes or reads the entire 64 bit wide NVM user row register which is located at
5522 0x804000. This register includes various fuses lock-bits and factory calibration
5523 data. Reading the register is done by invoking this command without any
5524 arguments. Writing is possible by giving 1 or 2 hex values. The first argument
5525 is the register value to be written and the second one is an optional changemask.
5526 Every bit which value in changemask is 0 will stay unchanged. The lock- and
5527 reserved-bits are masked out and cannot be changed.
5528
5529 @example
5530 # Read user row
5531 >at91samd nvmuserrow
5532 NVMUSERROW: 0xFFFFFC5DD8E0C788
5533 # Write 0xFFFFFC5DD8E0C788 to user row
5534 >at91samd nvmuserrow 0xFFFFFC5DD8E0C788
5535 # Write 0x12300 to user row but leave other bits and low byte unchanged
5536 >at91samd nvmuserrow 0x12345 0xFFF00
5537 @end example
5538 @end deffn
5539
5540 @end deffn
5541
5542 @anchor{at91sam3}
5543 @deffn {Flash Driver} at91sam3
5544 @cindex at91sam3
5545 All members of the AT91SAM3 microcontroller family from
5546 Atmel include internal flash and use ARM's Cortex-M3 core. The driver
5547 currently (6/22/09) recognizes the AT91SAM3U[1/2/4][C/E] chips. Note
5548 that the driver was orginaly developed and tested using the
5549 AT91SAM3U4E, using a SAM3U-EK eval board. Support for other chips in
5550 the family was cribbed from the data sheet. @emph{Note to future
5551 readers/updaters: Please remove this worrisome comment after other
5552 chips are confirmed.}
5553
5554 The AT91SAM3U4[E/C] (256K) chips have two flash banks; most other chips
5555 have one flash bank. In all cases the flash banks are at
5556 the following fixed locations:
5557
5558 @example
5559 # Flash bank 0 - all chips
5560 flash bank $_FLASHNAME at91sam3 0x00080000 0 1 1 $_TARGETNAME
5561 # Flash bank 1 - only 256K chips
5562 flash bank $_FLASHNAME at91sam3 0x00100000 0 1 1 $_TARGETNAME
5563 @end example
5564
5565 Internally, the AT91SAM3 flash memory is organized as follows.
5566 Unlike the AT91SAM7 chips, these are not used as parameters
5567 to the @command{flash bank} command:
5568
5569 @itemize
5570 @item @emph{N-Banks:} 256K chips have 2 banks, others have 1 bank.
5571 @item @emph{Bank Size:} 128K/64K Per flash bank
5572 @item @emph{Sectors:} 16 or 8 per bank
5573 @item @emph{SectorSize:} 8K Per Sector
5574 @item @emph{PageSize:} 256 bytes per page. Note that OpenOCD operates on 'sector' sizes, not page sizes.
5575 @end itemize
5576
5577 The AT91SAM3 driver adds some additional commands:
5578
5579 @deffn Command {at91sam3 gpnvm}
5580 @deffnx Command {at91sam3 gpnvm clear} number
5581 @deffnx Command {at91sam3 gpnvm set} number
5582 @deffnx Command {at91sam3 gpnvm show} [@option{all}|number]
5583 With no parameters, @command{show} or @command{show all},
5584 shows the status of all GPNVM bits.
5585 With @command{show} @var{number}, displays that bit.
5586
5587 With @command{set} @var{number} or @command{clear} @var{number},
5588 modifies that GPNVM bit.
5589 @end deffn
5590
5591 @deffn Command {at91sam3 info}
5592 This command attempts to display information about the AT91SAM3
5593 chip. @emph{First} it read the @code{CHIPID_CIDR} [address 0x400e0740, see
5594 Section 28.2.1, page 505 of the AT91SAM3U 29/may/2009 datasheet,
5595 document id: doc6430A] and decodes the values. @emph{Second} it reads the
5596 various clock configuration registers and attempts to display how it
5597 believes the chip is configured. By default, the SLOWCLK is assumed to
5598 be 32768 Hz, see the command @command{at91sam3 slowclk}.
5599 @end deffn
5600
5601 @deffn Command {at91sam3 slowclk} [value]
5602 This command shows/sets the slow clock frequency used in the
5603 @command{at91sam3 info} command calculations above.
5604 @end deffn
5605 @end deffn
5606
5607 @deffn {Flash Driver} at91sam4
5608 @cindex at91sam4
5609 All members of the AT91SAM4 microcontroller family from
5610 Atmel include internal flash and use ARM's Cortex-M4 core.
5611 This driver uses the same command names/syntax as @xref{at91sam3}.
5612 @end deffn
5613
5614 @deffn {Flash Driver} at91sam4l
5615 @cindex at91sam4l
5616 All members of the AT91SAM4L microcontroller family from
5617 Atmel include internal flash and use ARM's Cortex-M4 core.
5618 This driver uses the same command names/syntax as @xref{at91sam3}.
5619
5620 The AT91SAM4L driver adds some additional commands:
5621 @deffn Command {at91sam4l smap_reset_deassert}
5622 This command releases internal reset held by SMAP
5623 and prepares reset vector catch in case of reset halt.
5624 Command is used internally in event event reset-deassert-post.
5625 @end deffn
5626 @end deffn
5627
5628 @anchor{atsame5}
5629 @deffn {Flash Driver} atsame5
5630 @cindex atsame5
5631 All members of the SAM E54, E53, E51 and D51 microcontroller
5632 families from Microchip (former Atmel) include internal flash
5633 and use ARM's Cortex-M4 core.
5634
5635 The devices have two ECC flash banks with a swapping feature.
5636 This driver handles both banks together as it were one.
5637 Bank swapping is not supported yet.
5638
5639 @example
5640 flash bank $_FLASHNAME atsame5 0x00000000 0 1 1 $_TARGETNAME
5641 @end example
5642
5643 @deffn Command {atsame5 bootloader}
5644 Shows or sets the bootloader size configuration, stored in the User Page of the
5645 Flash. This is called the BOOTPROT region. When setting, the bootloader size
5646 must be specified in bytes. The nearest bigger protection size is used.
5647 Settings are written immediately but only take effect on MCU reset.
5648 Setting the bootloader size to 0 disables bootloader protection.
5649
5650 @example
5651 atsame5 bootloader
5652 atsame5 bootloader 16384
5653 @end example
5654 @end deffn
5655
5656 @deffn Command {atsame5 chip-erase}
5657 Issues a complete Flash erase via the Device Service Unit (DSU). This can be
5658 used to erase a chip back to its factory state and does not require the
5659 processor to be halted.
5660 @end deffn
5661
5662 @deffn Command {atsame5 dsu_reset_deassert}
5663 This command releases internal reset held by DSU
5664 and prepares reset vector catch in case of reset halt.
5665 Command is used internally in event event reset-deassert-post.
5666 @end deffn
5667
5668 @deffn Command {atsame5 userpage}
5669 Writes or reads the first 64 bits of NVM User Page which is located at
5670 0x804000. This field includes various fuses.
5671 Reading is done by invoking this command without any arguments.
5672 Writing is possible by giving 1 or 2 hex values. The first argument
5673 is the value to be written and the second one is an optional bit mask
5674 (a zero bit in the mask means the bit stays unchanged).
5675 The reserved fields are always masked out and cannot be changed.
5676
5677 @example
5678 # Read
5679 >atsame5 userpage
5680 USER PAGE: 0xAEECFF80FE9A9239
5681 # Write
5682 >atsame5 userpage 0xAEECFF80FE9A9239
5683 # Write 2 to SEESBLK and 4 to SEEPSZ fields but leave other bits unchanged
5684 # (setup SmartEEPROM of virtual size 8192 bytes)
5685 >atsame5 userpage 0x4200000000 0x7f00000000
5686 @end example
5687 @end deffn
5688
5689 @end deffn
5690
5691 @deffn {Flash Driver} atsamv
5692 @cindex atsamv
5693 All members of the ATSAMV7x, ATSAMS70, and ATSAME70 families from
5694 Atmel include internal flash and use ARM's Cortex-M7 core.
5695 This driver uses the same command names/syntax as @xref{at91sam3}.
5696 @end deffn
5697
5698 @deffn {Flash Driver} at91sam7
5699 All members of the AT91SAM7 microcontroller family from Atmel include
5700 internal flash and use ARM7TDMI cores. The driver automatically
5701 recognizes a number of these chips using the chip identification
5702 register, and autoconfigures itself.
5703
5704 @example
5705 flash bank $_FLASHNAME at91sam7 0 0 0 0 $_TARGETNAME
5706 @end example
5707
5708 For chips which are not recognized by the controller driver, you must
5709 provide additional parameters in the following order:
5710
5711 @itemize
5712 @item @var{chip_model} ... label used with @command{flash info}
5713 @item @var{banks}
5714 @item @var{sectors_per_bank}
5715 @item @var{pages_per_sector}
5716 @item @var{pages_size}
5717 @item @var{num_nvm_bits}
5718 @item @var{freq_khz} ... required if an external clock is provided,
5719 optional (but recommended) when the oscillator frequency is known
5720 @end itemize
5721
5722 It is recommended that you provide zeroes for all of those values
5723 except the clock frequency, so that everything except that frequency
5724 will be autoconfigured.
5725 Knowing the frequency helps ensure correct timings for flash access.
5726
5727 The flash controller handles erases automatically on a page (128/256 byte)
5728 basis, so explicit erase commands are not necessary for flash programming.
5729 However, there is an ``EraseAll`` command that can erase an entire flash
5730 plane (of up to 256KB), and it will be used automatically when you issue
5731 @command{flash erase_sector} or @command{flash erase_address} commands.
5732
5733 @deffn Command {at91sam7 gpnvm} bitnum (@option{set}|@option{clear})
5734 Set or clear a ``General Purpose Non-Volatile Memory'' (GPNVM)
5735 bit for the processor. Each processor has a number of such bits,
5736 used for controlling features such as brownout detection (so they
5737 are not truly general purpose).
5738 @quotation Note
5739 This assumes that the first flash bank (number 0) is associated with
5740 the appropriate at91sam7 target.
5741 @end quotation
5742 @end deffn
5743 @end deffn
5744
5745 @deffn {Flash Driver} avr
5746 The AVR 8-bit microcontrollers from Atmel integrate flash memory.
5747 @emph{The current implementation is incomplete.}
5748 @comment - defines mass_erase ... pointless given flash_erase_address
5749 @end deffn
5750
5751 @deffn {Flash Driver} bluenrg-x
5752 STMicroelectronics BlueNRG-1 and BlueNRG-2 Bluetooth low energy wireless system-on-chip. They include ARM Cortex-M0 core and internal flash memory.
5753 The driver automatically recognizes these chips using
5754 the chip identification registers, and autoconfigures itself.
5755
5756 @example
5757 flash bank $_FLASHNAME bluenrg-x 0 0 0 0 $_TARGETNAME
5758 @end example
5759
5760 Note that when users ask to erase all the sectors of the flash, a mass erase command is used which is faster than erasing
5761 each single sector one by one.
5762
5763 @example
5764 flash erase_sector 0 0 79 # It will perform a mass erase on BlueNRG-1
5765 @end example
5766
5767 @example
5768 flash erase_sector 0 0 127 # It will perform a mass erase on BlueNRG-2
5769 @end example
5770
5771 Triggering a mass erase is also useful when users want to disable readout protection.
5772 @end deffn
5773
5774 @deffn {Flash Driver} cc26xx
5775 All versions of the SimpleLink CC13xx and CC26xx microcontrollers from Texas
5776 Instruments include internal flash. The cc26xx flash driver supports both the
5777 CC13xx and CC26xx family of devices. The driver automatically recognizes the
5778 specific version's flash parameters and autoconfigures itself. The flash bank
5779 starts at address 0.
5780
5781 @example
5782 flash bank $_FLASHNAME cc26xx 0 0 0 0 $_TARGETNAME
5783 @end example
5784 @end deffn
5785
5786 @deffn {Flash Driver} cc3220sf
5787 The CC3220SF version of the SimpleLink CC32xx microcontrollers from Texas
5788 Instruments includes 1MB of internal flash. The cc3220sf flash driver only
5789 supports the internal flash. The serial flash on SimpleLink boards is
5790 programmed via the bootloader over a UART connection. Security features of
5791 the CC3220SF may erase the internal flash during power on reset. Refer to
5792 documentation at @url{www.ti.com/cc3220sf} for details on security features
5793 and programming the serial flash.
5794
5795 @example
5796 flash bank $_FLASHNAME cc3220sf 0 0 0 0 $_TARGETNAME
5797 @end example
5798 @end deffn
5799
5800 @deffn {Flash Driver} efm32
5801 All members of the EFM32 microcontroller family from Energy Micro include
5802 internal flash and use ARM Cortex-M3 cores. The driver automatically recognizes
5803 a number of these chips using the chip identification register, and
5804 autoconfigures itself.
5805 @example
5806 flash bank $_FLASHNAME efm32 0 0 0 0 $_TARGETNAME
5807 @end example
5808 A special feature of efm32 controllers is that it is possible to completely disable the
5809 debug interface by writing the correct values to the 'Debug Lock Word'. OpenOCD supports
5810 this via the following command:
5811 @example
5812 efm32 debuglock num
5813 @end example
5814 The @var{num} parameter is a value shown by @command{flash banks}.
5815 Note that in order for this command to take effect, the target needs to be reset.
5816 @emph{The current implementation is incomplete. Unprotecting flash pages is not
5817 supported.}
5818 @end deffn
5819
5820 @deffn {Flash Driver} esirisc
5821 Members of the eSi-RISC family may optionally include internal flash programmed
5822 via the eSi-TSMC Flash interface. Additional parameters are required to
5823 configure the driver: @option{cfg_address} is the base address of the
5824 configuration register interface, @option{clock_hz} is the expected clock
5825 frequency, and @option{wait_states} is the number of configured read wait states.
5826
5827 @example
5828 flash bank $_FLASHNAME esirisc base_address size_bytes 0 0 \
5829 $_TARGETNAME cfg_address clock_hz wait_states
5830 @end example
5831
5832 @deffn Command {esirisc flash mass_erase} bank_id
5833 Erase all pages in data memory for the bank identified by @option{bank_id}.
5834 @end deffn
5835
5836 @deffn Command {esirisc flash ref_erase} bank_id
5837 Erase the reference cell for the bank identified by @option{bank_id}. @emph{This
5838 is an uncommon operation.}
5839 @end deffn
5840 @end deffn
5841
5842 @deffn {Flash Driver} fm3
5843 All members of the FM3 microcontroller family from Fujitsu
5844 include internal flash and use ARM Cortex-M3 cores.
5845 The @var{fm3} driver uses the @var{target} parameter to select the
5846 correct bank config, it can currently be one of the following:
5847 @code{mb9bfxx1.cpu}, @code{mb9bfxx2.cpu}, @code{mb9bfxx3.cpu},
5848 @code{mb9bfxx4.cpu}, @code{mb9bfxx5.cpu} or @code{mb9bfxx6.cpu}.
5849
5850 @example
5851 flash bank $_FLASHNAME fm3 0 0 0 0 $_TARGETNAME
5852 @end example
5853 @end deffn
5854
5855 @deffn {Flash Driver} fm4
5856 All members of the FM4 microcontroller family from Spansion (formerly Fujitsu)
5857 include internal flash and use ARM Cortex-M4 cores.
5858 The @var{fm4} driver uses a @var{family} parameter to select the
5859 correct bank config, it can currently be one of the following:
5860 @code{MB9BFx64}, @code{MB9BFx65}, @code{MB9BFx66}, @code{MB9BFx67}, @code{MB9BFx68},
5861 @code{S6E2Cx8}, @code{S6E2Cx9}, @code{S6E2CxA} or @code{S6E2Dx},
5862 with @code{x} treated as wildcard and otherwise case (and any trailing
5863 characters) ignored.
5864
5865 @example
5866 flash bank $@{_FLASHNAME@}0 fm4 0x00000000 0 0 0 \
5867 $_TARGETNAME S6E2CCAJ0A
5868 flash bank $@{_FLASHNAME@}1 fm4 0x00100000 0 0 0 \
5869 $_TARGETNAME S6E2CCAJ0A
5870 @end example
5871 @emph{The current implementation is incomplete. Protection is not supported,
5872 nor is Chip Erase (only Sector Erase is implemented).}
5873 @end deffn
5874
5875 @deffn {Flash Driver} kinetis
5876 @cindex kinetis
5877 Kx, KLx, KVx and KE1x members of the Kinetis microcontroller family
5878 from NXP (former Freescale) include
5879 internal flash and use ARM Cortex-M0+ or M4 cores. The driver automatically
5880 recognizes flash size and a number of flash banks (1-4) using the chip
5881 identification register, and autoconfigures itself.
5882 Use kinetis_ke driver for KE0x and KEAx devices.
5883
5884 The @var{kinetis} driver defines option:
5885 @itemize
5886 @item -sim-base @var{addr} ... base of System Integration Module where chip identification resides. Driver tries two known locations if option is omitted.
5887 @end itemize
5888
5889 @example
5890 flash bank $_FLASHNAME kinetis 0 0 0 0 $_TARGETNAME
5891 @end example
5892
5893 @deffn Command {kinetis create_banks}
5894 Configuration command enables automatic creation of additional flash banks
5895 based on real flash layout of device. Banks are created during device probe.
5896 Use 'flash probe 0' to force probe.
5897 @end deffn
5898
5899 @deffn Command {kinetis fcf_source} [protection|write]
5900 Select what source is used when writing to a Flash Configuration Field.
5901 @option{protection} mode builds FCF content from protection bits previously
5902 set by 'flash protect' command.
5903 This mode is default. MCU is protected from unwanted locking by immediate
5904 writing FCF after erase of relevant sector.
5905 @option{write} mode enables direct write to FCF.
5906 Protection cannot be set by 'flash protect' command. FCF is written along
5907 with the rest of a flash image.
5908 @emph{BEWARE: Incorrect flash configuration may permanently lock the device!}
5909 @end deffn
5910
5911 @deffn Command {kinetis fopt} [num]
5912 Set value to write to FOPT byte of Flash Configuration Field.
5913 Used in kinetis 'fcf_source protection' mode only.
5914 @end deffn
5915
5916 @deffn Command {kinetis mdm check_security}
5917 Checks status of device security lock. Used internally in examine-end event.
5918 @end deffn
5919
5920 @deffn Command {kinetis mdm halt}
5921 Issues a halt via the MDM-AP. This command can be used to break a watchdog reset
5922 loop when connecting to an unsecured target.
5923 @end deffn
5924
5925 @deffn Command {kinetis mdm mass_erase}
5926 Issues a complete flash erase via the MDM-AP. This can be used to erase a chip
5927 back to its factory state, removing security. It does not require the processor
5928 to be halted, however the target will remain in a halted state after this
5929 command completes.
5930 @end deffn
5931
5932 @deffn Command {kinetis nvm_partition}
5933 For FlexNVM devices only (KxxDX and KxxFX).
5934 Command shows or sets data flash or EEPROM backup size in kilobytes,
5935 sets two EEPROM blocks sizes in bytes and enables/disables loading
5936 of EEPROM contents to FlexRAM during reset.
5937
5938 For details see device reference manual, Flash Memory Module,
5939 Program Partition command.
5940
5941 Setting is possible only once after mass_erase.
5942 Reset the device after partition setting.
5943
5944 Show partition size:
5945 @example
5946 kinetis nvm_partition info
5947 @end example
5948
5949 Set 32 KB data flash, rest of FlexNVM is EEPROM backup. EEPROM has two blocks
5950 of 512 and 1536 bytes and its contents is loaded to FlexRAM during reset:
5951 @example
5952 kinetis nvm_partition dataflash 32 512 1536 on
5953 @end example
5954
5955 Set 16 KB EEPROM backup, rest of FlexNVM is a data flash. EEPROM has two blocks
5956 of 1024 bytes and its contents is not loaded to FlexRAM during reset:
5957 @example
5958 kinetis nvm_partition eebkp 16 1024 1024 off
5959 @end example
5960 @end deffn
5961
5962 @deffn Command {kinetis mdm reset}
5963 Issues a reset via the MDM-AP. This causes the MCU to output a low pulse on the
5964 RESET pin, which can be used to reset other hardware on board.
5965 @end deffn
5966
5967 @deffn Command {kinetis disable_wdog}
5968 For Kx devices only (KLx has different COP watchdog, it is not supported).
5969 Command disables watchdog timer.
5970 @end deffn
5971 @end deffn
5972
5973 @deffn {Flash Driver} kinetis_ke
5974 @cindex kinetis_ke
5975 KE0x and KEAx members of the Kinetis microcontroller family from NXP include
5976 internal flash and use ARM Cortex-M0+. The driver automatically recognizes
5977 the KE0x sub-family using the chip identification register, and
5978 autoconfigures itself.
5979 Use kinetis (not kinetis_ke) driver for KE1x devices.
5980
5981 @example
5982 flash bank $_FLASHNAME kinetis_ke 0 0 0 0 $_TARGETNAME
5983 @end example
5984
5985 @deffn Command {kinetis_ke mdm check_security}
5986 Checks status of device security lock. Used internally in examine-end event.
5987 @end deffn
5988
5989 @deffn Command {kinetis_ke mdm mass_erase}
5990 Issues a complete Flash erase via the MDM-AP.
5991 This can be used to erase a chip back to its factory state.
5992 Command removes security lock from a device (use of SRST highly recommended).
5993 It does not require the processor to be halted.
5994 @end deffn
5995
5996 @deffn Command {kinetis_ke disable_wdog}
5997 Command disables watchdog timer.
5998 @end deffn
5999 @end deffn
6000
6001 @deffn {Flash Driver} lpc2000
6002 This is the driver to support internal flash of all members of the
6003 LPC11(x)00 and LPC1300 microcontroller families and most members of
6004 the LPC800, LPC1500, LPC1700, LPC1800, LPC2000, LPC4000, LPC54100,
6005 LPC8Nxx and NHS31xx microcontroller families from NXP.
6006
6007 @quotation Note
6008 There are LPC2000 devices which are not supported by the @var{lpc2000}
6009 driver:
6010 The LPC2888 is supported by the @var{lpc288x} driver.
6011 The LPC29xx family is supported by the @var{lpc2900} driver.
6012 @end quotation
6013
6014 The @var{lpc2000} driver defines two mandatory and two optional parameters,
6015 which must appear in the following order:
6016
6017 @itemize
6018 @item @var{variant} ... required, may be
6019 @option{lpc2000_v1} (older LPC21xx and LPC22xx)
6020 @option{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx)
6021 @option{lpc1700} (LPC175x and LPC176x and LPC177x/8x)
6022 @option{lpc4300} - available also as @option{lpc1800} alias (LPC18x[2357] and
6023 LPC43x[2357])
6024 @option{lpc800} (LPC8xx)
6025 @option{lpc1100} (LPC11(x)xx and LPC13xx)
6026 @option{lpc1500} (LPC15xx)
6027 @option{lpc54100} (LPC541xx)
6028 @option{lpc4000} (LPC40xx)
6029 or @option{auto} - automatically detects flash variant and size for LPC11(x)00,
6030 LPC8xx, LPC13xx, LPC17xx, LPC40xx, LPC8Nxx and NHS31xx
6031 @item @var{clock_kHz} ... the frequency, in kiloHertz,
6032 at which the core is running
6033 @item @option{calc_checksum} ... optional (but you probably want to provide this!),
6034 telling the driver to calculate a valid checksum for the exception vector table.
6035 @quotation Note
6036 If you don't provide @option{calc_checksum} when you're writing the vector
6037 table, the boot ROM will almost certainly ignore your flash image.
6038 However, if you do provide it,
6039 with most tool chains @command{verify_image} will fail.
6040 @end quotation
6041 @item @option{iap_entry} ... optional telling the driver to use a different
6042 ROM IAP entry point.
6043 @end itemize
6044
6045 LPC flashes don't require the chip and bus width to be specified.
6046
6047 @example
6048 flash bank $_FLASHNAME lpc2000 0x0 0x7d000 0 0 $_TARGETNAME \
6049 lpc2000_v2 14765 calc_checksum
6050 @end example
6051
6052 @deffn {Command} {lpc2000 part_id} bank
6053 Displays the four byte part identifier associated with
6054 the specified flash @var{bank}.
6055 @end deffn
6056 @end deffn
6057
6058 @deffn {Flash Driver} lpc288x
6059 The LPC2888 microcontroller from NXP needs slightly different flash
6060 support from its lpc2000 siblings.
6061 The @var{lpc288x} driver defines one mandatory parameter,
6062 the programming clock rate in Hz.
6063 LPC flashes don't require the chip and bus width to be specified.
6064
6065 @example
6066 flash bank $_FLASHNAME lpc288x 0 0 0 0 $_TARGETNAME 12000000
6067 @end example
6068 @end deffn
6069
6070 @deffn {Flash Driver} lpc2900
6071 This driver supports the LPC29xx ARM968E based microcontroller family
6072 from NXP.
6073
6074 The predefined parameters @var{base}, @var{size}, @var{chip_width} and
6075 @var{bus_width} of the @code{flash bank} command are ignored. Flash size and
6076 sector layout are auto-configured by the driver.
6077 The driver has one additional mandatory parameter: The CPU clock rate
6078 (in kHz) at the time the flash operations will take place. Most of the time this
6079 will not be the crystal frequency, but a higher PLL frequency. The
6080 @code{reset-init} event handler in the board script is usually the place where
6081 you start the PLL.
6082
6083 The driver rejects flashless devices (currently the LPC2930).
6084
6085 The EEPROM in LPC2900 devices is not mapped directly into the address space.
6086 It must be handled much more like NAND flash memory, and will therefore be
6087 handled by a separate @code{lpc2900_eeprom} driver (not yet available).
6088
6089 Sector protection in terms of the LPC2900 is handled transparently. Every time a
6090 sector needs to be erased or programmed, it is automatically unprotected.
6091 What is shown as protection status in the @code{flash info} command, is
6092 actually the LPC2900 @emph{sector security}. This is a mechanism to prevent a
6093 sector from ever being erased or programmed again. As this is an irreversible
6094 mechanism, it is handled by a special command (@code{lpc2900 secure_sector}),
6095 and not by the standard @code{flash protect} command.
6096
6097 Example for a 125 MHz clock frequency:
6098 @example
6099 flash bank $_FLASHNAME lpc2900 0 0 0 0 $_TARGETNAME 125000
6100 @end example
6101
6102 Some @code{lpc2900}-specific commands are defined. In the following command list,
6103 the @var{bank} parameter is the bank number as obtained by the
6104 @code{flash banks} command.
6105
6106 @deffn Command {lpc2900 signature} bank
6107 Calculates a 128-bit hash value, the @emph{signature}, from the whole flash
6108 content. This is a hardware feature of the flash block, hence the calculation is
6109 very fast. You may use this to verify the content of a programmed device against
6110 a known signature.
6111 Example:
6112 @example
6113 lpc2900 signature 0
6114 signature: 0x5f40cdc8:0xc64e592e:0x10490f89:0x32a0f317
6115 @end example
6116 @end deffn
6117
6118 @deffn Command {lpc2900 read_custom} bank filename
6119 Reads the 912 bytes of customer information from the flash index sector, and
6120 saves it to a file in binary format.
6121 Example:
6122 @example
6123 lpc2900 read_custom 0 /path_to/customer_info.bin
6124 @end example
6125 @end deffn
6126
6127 The index sector of the flash is a @emph{write-only} sector. It cannot be
6128 erased! In order to guard against unintentional write access, all following
6129 commands need to be preceded by a successful call to the @code{password}
6130 command:
6131
6132 @deffn Command {lpc2900 password} bank password
6133 You need to use this command right before each of the following commands:
6134 @code{lpc2900 write_custom}, @code{lpc2900 secure_sector},
6135 @code{lpc2900 secure_jtag}.
6136
6137 The password string is fixed to "I_know_what_I_am_doing".
6138 Example:
6139 @example
6140 lpc2900 password 0 I_know_what_I_am_doing
6141 Potentially dangerous operation allowed in next command!
6142 @end example
6143 @end deffn
6144
6145 @deffn Command {lpc2900 write_custom} bank filename type
6146 Writes the content of the file into the customer info space of the flash index
6147 sector. The filetype can be specified with the @var{type} field. Possible values
6148 for @var{type} are: @var{bin} (binary), @var{ihex} (Intel hex format),
6149 @var{elf} (ELF binary) or @var{s19} (Motorola S-records). The file must
6150 contain a single section, and the contained data length must be exactly
6151 912 bytes.
6152 @quotation Attention
6153 This cannot be reverted! Be careful!
6154 @end quotation
6155 Example:
6156 @example
6157 lpc2900 write_custom 0 /path_to/customer_info.bin bin
6158 @end example
6159 @end deffn
6160
6161 @deffn Command {lpc2900 secure_sector} bank first last
6162 Secures the sector range from @var{first} to @var{last} (including) against
6163 further program and erase operations. The sector security will be effective
6164 after the next power cycle.
6165 @quotation Attention
6166 This cannot be reverted! Be careful!
6167 @end quotation
6168 Secured sectors appear as @emph{protected} in the @code{flash info} command.
6169 Example:
6170 @example
6171 lpc2900 secure_sector 0 1 1
6172 flash info 0
6173 #0 : lpc2900 at 0x20000000, size 0x000c0000, (...)
6174 # 0: 0x00000000 (0x2000 8kB) not protected
6175 # 1: 0x00002000 (0x2000 8kB) protected
6176 # 2: 0x00004000 (0x2000 8kB) not protected
6177 @end example
6178 @end deffn
6179
6180 @deffn Command {lpc2900 secure_jtag} bank
6181 Irreversibly disable the JTAG port. The new JTAG security setting will be
6182 effective after the next power cycle.
6183 @quotation Attention
6184 This cannot be reverted! Be careful!
6185 @end quotation
6186 Examples:
6187 @example
6188 lpc2900 secure_jtag 0
6189 @end example
6190 @end deffn
6191 @end deffn
6192
6193 @deffn {Flash Driver} mdr
6194 This drivers handles the integrated NOR flash on Milandr Cortex-M
6195 based controllers. A known limitation is that the Info memory can't be
6196 read or verified as it's not memory mapped.
6197
6198 @example
6199 flash bank <name> mdr <base> <size> \
6200 0 0 <target#> @var{type} @var{page_count} @var{sec_count}
6201 @end example
6202
6203 @itemize @bullet
6204 @item @var{type} - 0 for main memory, 1 for info memory
6205 @item @var{page_count} - total number of pages
6206 @item @var{sec_count} - number of sector per page count
6207 @end itemize
6208
6209 Example usage:
6210 @example
6211 if @{ [info exists IMEMORY] && [string equal $IMEMORY true] @} @{
6212 flash bank $@{_CHIPNAME@}_info.flash mdr 0x00000000 0x01000 \
6213 0 0 $_TARGETNAME 1 1 4
6214 @} else @{
6215 flash bank $_CHIPNAME.flash mdr 0x00000000 0x20000 \
6216 0 0 $_TARGETNAME 0 32 4
6217 @}
6218 @end example
6219 @end deffn
6220
6221 @deffn {Flash Driver} msp432
6222 All versions of the SimpleLink MSP432 microcontrollers from Texas
6223 Instruments include internal flash. The msp432 flash driver automatically
6224 recognizes the specific version's flash parameters and autoconfigures itself.
6225 Main program flash (starting at address 0) is flash bank 0. Information flash
6226 region on MSP432P4 versions (starting at address 0x200000) is flash bank 1.
6227
6228 @example
6229 flash bank $_FLASHNAME msp432 0 0 0 0 $_TARGETNAME
6230 @end example
6231
6232 @deffn Command {msp432 mass_erase} [main|all]
6233 Performs a complete erase of flash. By default, @command{mass_erase} will erase
6234 only the main program flash.
6235
6236 On MSP432P4 versions, using @command{mass_erase all} will erase both the
6237 main program and information flash regions. To also erase the BSL in information
6238 flash, the user must first use the @command{bsl} command.
6239 @end deffn
6240
6241 @deffn Command {msp432 bsl} [unlock|lock]
6242 On MSP432P4 versions, @command{bsl} unlocks and locks the bootstrap loader (BSL)
6243 region in information flash so that flash commands can erase or write the BSL.
6244 Leave the BSL locked to prevent accidentally corrupting the bootstrap loader.
6245
6246 To erase and program the BSL:
6247 @example
6248 msp432 bsl unlock
6249 flash erase_address 0x202000 0x2000
6250 flash write_image bsl.bin 0x202000
6251 msp432 bsl lock
6252 @end example
6253 @end deffn
6254 @end deffn
6255
6256 @deffn {Flash Driver} niietcm4
6257 This drivers handles the integrated NOR flash on NIIET Cortex-M4
6258 based controllers. Flash size and sector layout are auto-configured by the driver.
6259 Main flash memory is called "Bootflash" and has main region and info region.
6260 Info region is NOT memory mapped by default,
6261 but it can replace first part of main region if needed.
6262 Full erase, single and block writes are supported for both main and info regions.
6263 There is additional not memory mapped flash called "Userflash", which
6264 also have division into regions: main and info.
6265 Purpose of userflash - to store system and user settings.
6266 Driver has special commands to perform operations with this memory.
6267
6268 @example
6269 flash bank $_FLASHNAME niietcm4 0 0 0 0 $_TARGETNAME
6270 @end example
6271
6272 Some niietcm4-specific commands are defined:
6273
6274 @deffn Command {niietcm4 uflash_read_byte} bank ('main'|'info') address
6275 Read byte from main or info userflash region.
6276 @end deffn
6277
6278 @deffn Command {niietcm4 uflash_write_byte} bank ('main'|'info') address value
6279 Write byte to main or info userflash region.
6280 @end deffn
6281
6282 @deffn Command {niietcm4 uflash_full_erase} bank
6283 Erase all userflash including info region.
6284 @end deffn
6285
6286 @deffn Command {niietcm4 uflash_erase} bank ('main'|'info') first_sector last_sector
6287 Erase sectors of main or info userflash region, starting at sector first up to and including last.
6288 @end deffn
6289
6290 @deffn Command {niietcm4 uflash_protect_check} bank ('main'|'info')
6291 Check sectors protect.
6292 @end deffn
6293
6294 @deffn Command {niietcm4 uflash_protect} bank ('main'|'info') first_sector last_sector ('on'|'off')
6295 Protect sectors of main or info userflash region, starting at sector first up to and including last.
6296 @end deffn
6297
6298 @deffn Command {niietcm4 bflash_info_remap} bank ('on'|'off')
6299 Enable remapping bootflash info region to 0x00000000 (or 0x40000000 if external memory boot used).
6300 @end deffn
6301
6302 @deffn Command {niietcm4 extmem_cfg} bank ('gpioa'|'gpiob'|'gpioc'|'gpiod'|'gpioe'|'gpiof'|'gpiog'|'gpioh') pin_num ('func1'|'func3')
6303 Configure external memory interface for boot.
6304 @end deffn
6305
6306 @deffn Command {niietcm4 service_mode_erase} bank
6307 Perform emergency erase of all flash (bootflash and userflash).
6308 @end deffn
6309
6310 @deffn Command {niietcm4 driver_info} bank
6311 Show information about flash driver.
6312 @end deffn
6313
6314 @end deffn
6315
6316 @deffn {Flash Driver} nrf5
6317 All members of the nRF51 microcontroller families from Nordic Semiconductor
6318 include internal flash and use ARM Cortex-M0 core.
6319 Also, the nRF52832 microcontroller from Nordic Semiconductor, which include
6320 internal flash and use an ARM Cortex-M4F core.
6321
6322 @example
6323 flash bank $_FLASHNAME nrf5 0 0x00000000 0 0 $_TARGETNAME
6324 @end example
6325
6326 Some nrf5-specific commands are defined:
6327
6328 @deffn Command {nrf5 mass_erase}
6329 Erases the contents of the code memory and user information
6330 configuration registers as well. It must be noted that this command
6331 works only for chips that do not have factory pre-programmed region 0
6332 code.
6333 @end deffn
6334
6335 @end deffn
6336
6337 @deffn {Flash Driver} ocl
6338 This driver is an implementation of the ``on chip flash loader''
6339 protocol proposed by Pavel Chromy.
6340
6341 It is a minimalistic command-response protocol intended to be used
6342 over a DCC when communicating with an internal or external flash
6343 loader running from RAM. An example implementation for AT91SAM7x is
6344 available in @file{contrib/loaders/flash/at91sam7x/}.
6345
6346 @example
6347 flash bank $_FLASHNAME ocl 0 0 0 0 $_TARGETNAME
6348 @end example
6349 @end deffn
6350
6351 @deffn {Flash Driver} pic32mx
6352 The PIC32MX microcontrollers are based on the MIPS 4K cores,
6353 and integrate flash memory.
6354
6355 @example
6356 flash bank $_FLASHNAME pix32mx 0x1fc00000 0 0 0 $_TARGETNAME
6357 flash bank $_FLASHNAME pix32mx 0x1d000000 0 0 0 $_TARGETNAME
6358 @end example
6359
6360 @comment numerous *disabled* commands are defined:
6361 @comment - chip_erase ... pointless given flash_erase_address
6362 @comment - lock, unlock ... pointless given protect on/off (yes?)
6363 @comment - pgm_word ... shouldn't bank be deduced from address??
6364 Some pic32mx-specific commands are defined:
6365 @deffn Command {pic32mx pgm_word} address value bank
6366 Programs the specified 32-bit @var{value} at the given @var{address}
6367 in the specified chip @var{bank}.
6368 @end deffn
6369 @deffn Command {pic32mx unlock} bank
6370 Unlock and erase specified chip @var{bank}.
6371 This will remove any Code Protection.
6372 @end deffn
6373 @end deffn
6374
6375 @deffn {Flash Driver} psoc4
6376 All members of the PSoC 41xx/42xx microcontroller family from Cypress
6377 include internal flash and use ARM Cortex-M0 cores.
6378 The driver automatically recognizes a number of these chips using
6379 the chip identification register, and autoconfigures itself.
6380
6381 Note: Erased internal flash reads as 00.
6382 System ROM of PSoC 4 does not implement erase of a flash sector.
6383
6384 @example
6385 flash bank $_FLASHNAME psoc4 0 0 0 0 $_TARGETNAME
6386 @end example
6387
6388 psoc4-specific commands
6389 @deffn Command {psoc4 flash_autoerase} num (on|off)
6390 Enables or disables autoerase mode for a flash bank.
6391
6392 If flash_autoerase is off, use mass_erase before flash programming.
6393 Flash erase command fails if region to erase is not whole flash memory.
6394
6395 If flash_autoerase is on, a sector is both erased and programmed in one
6396 system ROM call. Flash erase command is ignored.
6397 This mode is suitable for gdb load.
6398
6399 The @var{num} parameter is a value shown by @command{flash banks}.
6400 @end deffn
6401
6402 @deffn Command {psoc4 mass_erase} num
6403 Erases the contents of the flash memory, protection and security lock.
6404
6405 The @var{num} parameter is a value shown by @command{flash banks}.
6406 @end deffn
6407 @end deffn
6408
6409 @deffn {Flash Driver} psoc5lp
6410 All members of the PSoC 5LP microcontroller family from Cypress
6411 include internal program flash and use ARM Cortex-M3 cores.
6412 The driver probes for a number of these chips and autoconfigures itself,
6413 apart from the base address.
6414
6415 @example
6416 flash bank $_FLASHNAME psoc5lp 0x00000000 0 0 0 $_TARGETNAME
6417 @end example
6418
6419 @b{Note:} PSoC 5LP chips can be configured to have ECC enabled or disabled.
6420 @quotation Attention
6421 If flash operations are performed in ECC-disabled mode, they will also affect
6422 the ECC flash region. Erasing a 16k flash sector in the 0x00000000 area will
6423 then also erase the corresponding 2k data bytes in the 0x48000000 area.
6424 Writing to the ECC data bytes in ECC-disabled mode is not implemented.
6425 @end quotation
6426
6427 Commands defined in the @var{psoc5lp} driver:
6428
6429 @deffn Command {psoc5lp mass_erase}
6430 Erases all flash data and ECC/configuration bytes, all flash protection rows,
6431 and all row latches in all flash arrays on the device.
6432 @end deffn
6433 @end deffn
6434
6435 @deffn {Flash Driver} psoc5lp_eeprom
6436 All members of the PSoC 5LP microcontroller family from Cypress
6437 include internal EEPROM and use ARM Cortex-M3 cores.
6438 The driver probes for a number of these chips and autoconfigures itself,
6439 apart from the base address.
6440
6441 @example
6442 flash bank $_CHIPNAME.eeprom psoc5lp_eeprom 0x40008000 0 0 0 $_TARGETNAME
6443 @end example
6444 @end deffn
6445
6446 @deffn {Flash Driver} psoc5lp_nvl
6447 All members of the PSoC 5LP microcontroller family from Cypress
6448 include internal Nonvolatile Latches and use ARM Cortex-M3 cores.
6449 The driver probes for a number of these chips and autoconfigures itself.
6450
6451 @example
6452 flash bank $_CHIPNAME.nvl psoc5lp_nvl 0 0 0 0 $_TARGETNAME
6453 @end example
6454
6455 PSoC 5LP chips have multiple NV Latches:
6456
6457 @itemize
6458 @item Device Configuration NV Latch - 4 bytes
6459 @item Write Once (WO) NV Latch - 4 bytes
6460 @end itemize
6461
6462 @b{Note:} This driver only implements the Device Configuration NVL.
6463
6464 The @var{psoc5lp} driver reads the ECC mode from Device Configuration NVL.
6465 @quotation Attention
6466 Switching ECC mode via write to Device Configuration NVL will require a reset
6467 after successful write.
6468 @end quotation
6469 @end deffn
6470
6471 @deffn {Flash Driver} psoc6
6472 Supports PSoC6 (CY8C6xxx) family of Cypress microcontrollers.
6473 PSoC6 is a dual-core device with CM0+ and CM4 cores. Both cores share
6474 the same Flash/RAM/MMIO address space.
6475
6476 Flash in PSoC6 is split into three regions:
6477 @itemize @bullet
6478 @item Main Flash - this is the main storage for user application.
6479 Total size varies among devices, sector size: 256 kBytes, row size:
6480 512 bytes. Supports erase operation on individual rows.
6481 @item Work Flash - intended to be used as storage for user data
6482 (e.g. EEPROM emulation). Total size: 32 KBytes, sector size: 32 KBytes,
6483 row size: 512 bytes.
6484 @item Supervisory Flash - special region which contains device-specific
6485 service data. This region does not support erase operation. Only few rows can
6486 be programmed by the user, most of the rows are read only. Programming
6487 operation will erase row automatically.
6488 @end itemize
6489
6490 All three flash regions are supported by the driver. Flash geometry is detected
6491 automatically by parsing data in SPCIF_GEOMETRY register.
6492
6493 PSoC6 is equipped with NOR Flash so erased Flash reads as 0x00.
6494
6495 @example
6496 flash bank main_flash_cm0 psoc6 0x10000000 0 0 0 $@{TARGET@}.cm0
6497 flash bank work_flash_cm0 psoc6 0x14000000 0 0 0 $@{TARGET@}.cm0
6498 flash bank super_flash_user_cm0 psoc6 0x16000800 0 0 0 $@{TARGET@}.cm0
6499 flash bank super_flash_nar_cm0 psoc6 0x16001A00 0 0 0 $@{TARGET@}.cm0
6500 flash bank super_flash_key_cm0 psoc6 0x16005A00 0 0 0 $@{TARGET@}.cm0
6501 flash bank super_flash_toc2_cm0 psoc6 0x16007C00 0 0 0 $@{TARGET@}.cm0
6502
6503 flash bank main_flash_cm4 psoc6 0x10000000 0 0 0 $@{TARGET@}.cm4
6504 flash bank work_flash_cm4 psoc6 0x14000000 0 0 0 $@{TARGET@}.cm4
6505 flash bank super_flash_user_cm4 psoc6 0x16000800 0 0 0 $@{TARGET@}.cm4
6506 flash bank super_flash_nar_cm4 psoc6 0x16001A00 0 0 0 $@{TARGET@}.cm4
6507 flash bank super_flash_key_cm4 psoc6 0x16005A00 0 0 0 $@{TARGET@}.cm4
6508 flash bank super_flash_toc2_cm4 psoc6 0x16007C00 0 0 0 $@{TARGET@}.cm4
6509 @end example
6510
6511 psoc6-specific commands
6512 @deffn Command {psoc6 reset_halt}
6513 Command can be used to simulate broken Vector Catch from gdbinit or tcl scripts.
6514 When invoked for CM0+ target, it will set break point at application entry point
6515 and issue SYSRESETREQ. This will reset both cores and all peripherals. CM0+ will
6516 reset CM4 during boot anyway so this is safe. On CM4 target, VECTRESET is used
6517 instead of SYSRESETREQ to avoid unwanted reset of CM0+;
6518 @end deffn
6519
6520 @deffn Command {psoc6 mass_erase} num
6521 Erases the contents given flash bank. The @var{num} parameter is a value shown
6522 by @command{flash banks}.
6523 Note: only Main and Work flash regions support Erase operation.
6524 @end deffn
6525 @end deffn
6526
6527 @deffn {Flash Driver} sim3x
6528 All members of the SiM3 microcontroller family from Silicon Laboratories
6529 include internal flash and use ARM Cortex-M3 cores. It supports both JTAG
6530 and SWD interface.
6531 The @var{sim3x} driver tries to probe the device to auto detect the MCU.
6532 If this fails, it will use the @var{size} parameter as the size of flash bank.
6533
6534 @example
6535 flash bank $_FLASHNAME sim3x 0 $_CPUROMSIZE 0 0 $_TARGETNAME
6536 @end example
6537
6538 There are 2 commands defined in the @var{sim3x} driver:
6539
6540 @deffn Command {sim3x mass_erase}
6541 Erases the complete flash. This is used to unlock the flash.
6542 And this command is only possible when using the SWD interface.
6543 @end deffn
6544
6545 @deffn Command {sim3x lock}
6546 Lock the flash. To unlock use the @command{sim3x mass_erase} command.
6547 @end deffn
6548 @end deffn
6549
6550 @deffn {Flash Driver} stellaris
6551 All members of the Stellaris LM3Sxxx, LM4x and Tiva C microcontroller
6552 families from Texas Instruments include internal flash. The driver
6553 automatically recognizes a number of these chips using the chip
6554 identification register, and autoconfigures itself.
6555
6556 @example
6557 flash bank $_FLASHNAME stellaris 0 0 0 0 $_TARGETNAME
6558 @end example
6559
6560 @deffn Command {stellaris recover}
6561 Performs the @emph{Recovering a "Locked" Device} procedure to restore
6562 the flash and its associated nonvolatile registers to their factory
6563 default values (erased). This is the only way to remove flash
6564 protection or re-enable debugging if that capability has been
6565 disabled.
6566
6567 Note that the final "power cycle the chip" step in this procedure
6568 must be performed by hand, since OpenOCD can't do it.
6569 @quotation Warning
6570 if more than one Stellaris chip is connected, the procedure is
6571 applied to all of them.
6572 @end quotation
6573 @end deffn
6574 @end deffn
6575
6576 @deffn {Flash Driver} stm32f1x
6577 All members of the STM32F0, STM32F1 and STM32F3 microcontroller families
6578 from STMicroelectronics include internal flash and use ARM Cortex-M0/M3/M4 cores.
6579 The driver automatically recognizes a number of these chips using
6580 the chip identification register, and autoconfigures itself.
6581
6582 @example
6583 flash bank $_FLASHNAME stm32f1x 0 0 0 0 $_TARGETNAME
6584 @end example
6585
6586 Note that some devices have been found that have a flash size register that contains
6587 an invalid value, to workaround this issue you can override the probed value used by
6588 the flash driver.
6589
6590 @example
6591 flash bank $_FLASHNAME stm32f1x 0 0x20000 0 0 $_TARGETNAME
6592 @end example
6593
6594 If you have a target with dual flash banks then define the second bank
6595 as per the following example.
6596 @example
6597 flash bank $_FLASHNAME stm32f1x 0x08080000 0 0 0 $_TARGETNAME
6598 @end example
6599
6600 Some stm32f1x-specific commands are defined:
6601
6602 @deffn Command {stm32f1x lock} num
6603 Locks the entire stm32 device against reading.
6604 The @var{num} parameter is a value shown by @command{flash banks}.
6605 @end deffn
6606
6607 @deffn Command {stm32f1x unlock} num
6608 Unlocks the entire stm32 device for reading. This command will cause
6609 a mass erase of the entire stm32 device if previously locked.
6610 The @var{num} parameter is a value shown by @command{flash banks}.
6611 @end deffn
6612
6613 @deffn Command {stm32f1x mass_erase} num
6614 Mass erases the entire stm32 device.
6615 The @var{num} parameter is a value shown by @command{flash banks}.
6616 @end deffn
6617
6618 @deffn Command {stm32f1x options_read} num
6619 Reads and displays active stm32 option bytes loaded during POR
6620 or upon executing the @command{stm32f1x options_load} command.
6621 The @var{num} parameter is a value shown by @command{flash banks}.
6622 @end deffn
6623
6624 @deffn Command {stm32f1x options_write} num (@option{SWWDG}|@option{HWWDG}) (@option{RSTSTNDBY}|@option{NORSTSTNDBY}) (@option{RSTSTOP}|@option{NORSTSTOP}) (@option{USEROPT} user_data)
6625 Writes the stm32 option byte with the specified values.
6626 The @var{num} parameter is a value shown by @command{flash banks}.
6627 The @var{user_data} parameter is content of higher 16 bits of the option byte register (Data0 and Data1 as one 16bit number).
6628 @end deffn
6629
6630 @deffn Command {stm32f1x options_load} num
6631 Generates a special kind of reset to re-load the stm32 option bytes written
6632 by the @command{stm32f1x options_write} or @command{flash protect} commands
6633 without having to power cycle the target. Not applicable to stm32f1x devices.
6634 The @var{num} parameter is a value shown by @command{flash banks}.
6635 @end deffn
6636 @end deffn
6637
6638 @deffn {Flash Driver} stm32f2x
6639 All members of the STM32F2, STM32F4 and STM32F7 microcontroller families from STMicroelectronics
6640 include internal flash and use ARM Cortex-M3/M4/M7 cores.
6641 The driver automatically recognizes a number of these chips using
6642 the chip identification register, and autoconfigures itself.
6643
6644 @example
6645 flash bank $_FLASHNAME stm32f2x 0 0 0 0 $_TARGETNAME
6646 @end example
6647
6648 Note that some devices have been found that have a flash size register that contains
6649 an invalid value, to workaround this issue you can override the probed value used by
6650 the flash driver.
6651
6652 @example
6653 flash bank $_FLASHNAME stm32f2x 0 0x20000 0 0 $_TARGETNAME
6654 @end example
6655
6656 Some stm32f2x-specific commands are defined:
6657
6658 @deffn Command {stm32f2x lock} num
6659 Locks the entire stm32 device.
6660 The @var{num} parameter is a value shown by @command{flash banks}.
6661 @end deffn
6662
6663 @deffn Command {stm32f2x unlock} num
6664 Unlocks the entire stm32 device.
6665 The @var{num} parameter is a value shown by @command{flash banks}.
6666 @end deffn
6667
6668 @deffn Command {stm32f2x mass_erase} num
6669 Mass erases the entire stm32f2x device.
6670 The @var{num} parameter is a value shown by @command{flash banks}.
6671 @end deffn
6672
6673 @deffn Command {stm32f2x options_read} num
6674 Reads and displays user options and (where implemented) boot_addr0, boot_addr1, optcr2.
6675 The @var{num} parameter is a value shown by @command{flash banks}.
6676 @end deffn
6677
6678 @deffn Command {stm32f2x options_write} num user_options boot_addr0 boot_addr1
6679 Writes user options and (where implemented) boot_addr0 and boot_addr1 in raw format.
6680 Warning: The meaning of the various bits depends on the device, always check datasheet!
6681 The @var{num} parameter is a value shown by @command{flash banks}, @var{user_options} a
6682 12 bit value, consisting of bits 31-28 and 7-0 of FLASH_OPTCR, @var{boot_addr0} and
6683 @var{boot_addr1} two halfwords (of FLASH_OPTCR1).
6684 @end deffn
6685
6686 @deffn Command {stm32f2x optcr2_write} num optcr2
6687 Writes FLASH_OPTCR2 options. Warning: Clearing PCROPi bits requires a full mass erase!
6688 The @var{num} parameter is a value shown by @command{flash banks}, @var{optcr2} a 32-bit word.
6689 @end deffn
6690 @end deffn
6691
6692 @deffn {Flash Driver} stm32h7x
6693 All members of the STM32H7 microcontroller families from STMicroelectronics
6694 include internal flash and use ARM Cortex-M7 core.
6695 The driver automatically recognizes a number of these chips using
6696 the chip identification register, and autoconfigures itself.
6697
6698 @example
6699 flash bank $_FLASHNAME stm32h7x 0 0 0 0 $_TARGETNAME
6700 @end example
6701
6702 Note that some devices have been found that have a flash size register that contains
6703 an invalid value, to workaround this issue you can override the probed value used by
6704 the flash driver.
6705
6706 @example
6707 flash bank $_FLASHNAME stm32h7x 0 0x20000 0 0 $_TARGETNAME
6708 @end example
6709
6710 Some stm32h7x-specific commands are defined:
6711
6712 @deffn Command {stm32h7x lock} num
6713 Locks the entire stm32 device.
6714 The @var{num} parameter is a value shown by @command{flash banks}.
6715 @end deffn
6716
6717 @deffn Command {stm32h7x unlock} num
6718 Unlocks the entire stm32 device.
6719 The @var{num} parameter is a value shown by @command{flash banks}.
6720 @end deffn
6721
6722 @deffn Command {stm32h7x mass_erase} num
6723 Mass erases the entire stm32h7x device.
6724 The @var{num} parameter is a value shown by @command{flash banks}.
6725 @end deffn
6726 @end deffn
6727
6728 @deffn {Flash Driver} stm32lx
6729 All members of the STM32L microcontroller families from STMicroelectronics
6730 include internal flash and use ARM Cortex-M3 and Cortex-M0+ cores.
6731 The driver automatically recognizes a number of these chips using
6732 the chip identification register, and autoconfigures itself.
6733
6734 @example
6735 flash bank $_FLASHNAME stm32lx 0 0 0 0 $_TARGETNAME
6736 @end example
6737
6738 Note that some devices have been found that have a flash size register that contains
6739 an invalid value, to workaround this issue you can override the probed value used by
6740 the flash driver. If you use 0 as the bank base address, it tells the
6741 driver to autodetect the bank location assuming you're configuring the
6742 second bank.
6743
6744 @example
6745 flash bank $_FLASHNAME stm32lx 0x08000000 0x20000 0 0 $_TARGETNAME
6746 @end example
6747
6748 Some stm32lx-specific commands are defined:
6749
6750 @deffn Command {stm32lx lock} num
6751 Locks the entire stm32 device.
6752 The @var{num} parameter is a value shown by @command{flash banks}.
6753 @end deffn
6754
6755 @deffn Command {stm32lx unlock} num
6756 Unlocks the entire stm32 device.
6757 The @var{num} parameter is a value shown by @command{flash banks}.
6758 @end deffn
6759
6760 @deffn Command {stm32lx mass_erase} num
6761 Mass erases the entire stm32lx device (all flash banks and EEPROM
6762 data). This is the only way to unlock a protected flash (unless RDP
6763 Level is 2 which can't be unlocked at all).
6764 The @var{num} parameter is a value shown by @command{flash banks}.
6765 @end deffn
6766 @end deffn
6767
6768 @deffn {Flash Driver} stm32l4x
6769 All members of the STM32L4 microcontroller families from STMicroelectronics
6770 include internal flash and use ARM Cortex-M4 cores.
6771 The driver automatically recognizes a number of these chips using
6772 the chip identification register, and autoconfigures itself.
6773
6774 @example
6775 flash bank $_FLASHNAME stm32l4x 0 0 0 0 $_TARGETNAME
6776 @end example
6777
6778 Note that some devices have been found that have a flash size register that contains
6779 an invalid value, to workaround this issue you can override the probed value used by
6780 the flash driver.
6781
6782 @example
6783 flash bank $_FLASHNAME stm32l4x 0x08000000 0x40000 0 0 $_TARGETNAME
6784 @end example
6785
6786 Some stm32l4x-specific commands are defined:
6787
6788 @deffn Command {stm32l4x lock} num
6789 Locks the entire stm32 device.
6790 The @var{num} parameter is a value shown by @command{flash banks}.
6791 @end deffn
6792
6793 @deffn Command {stm32l4x unlock} num
6794 Unlocks the entire stm32 device.
6795 The @var{num} parameter is a value shown by @command{flash banks}.
6796 @end deffn
6797
6798 @deffn Command {stm32l4x mass_erase} num
6799 Mass erases the entire stm32l4x device.
6800 The @var{num} parameter is a value shown by @command{flash banks}.
6801 @end deffn
6802
6803 @deffn Command {stm32l4x option_read} num reg_offset
6804 Reads an option byte register from the stm32l4x device.
6805 The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
6806 is the register offset of the Option byte to read.
6807
6808 For example to read the FLASH_OPTR register:
6809 @example
6810 stm32l4x option_read 0 0x20
6811 # Option Register: <0x40022020> = 0xffeff8aa
6812 @end example
6813
6814 The above example will read out the FLASH_OPTR register which contains the RDP
6815 option byte, Watchdog configuration, BOR level etc.
6816 @end deffn
6817
6818 @deffn Command {stm32l4x option_write} num reg_offset reg_mask
6819 Write an option byte register of the stm32l4x device.
6820 The @var{num} parameter is a value shown by @command{flash banks}, @var{reg_offset}
6821 is the register offset of the Option byte to write, and @var{reg_mask} is the mask
6822 to apply when writing the register (only bits with a '1' will be touched).
6823
6824 For example to write the WRP1AR option bytes:
6825 @example
6826 stm32l4x option_write 0 0x28 0x00FF0000 0x00FF00FF
6827 @end example
6828
6829 The above example will write the WRP1AR option register configuring the Write protection
6830 Area A for bank 1. The above example set WRP1AR_END=255, WRP1AR_START=0.
6831 This will effectively write protect all sectors in flash bank 1.
6832 @end deffn
6833
6834 @deffn Command {stm32l4x option_load} num
6835 Forces a re-load of the option byte registers. Will cause a reset of the device.
6836 The @var{num} parameter is a value shown by @command{flash banks}.
6837 @end deffn
6838 @end deffn
6839
6840 @deffn {Flash Driver} str7x
6841 All members of the STR7 microcontroller family from STMicroelectronics
6842 include internal flash and use ARM7TDMI cores.
6843 The @var{str7x} driver defines one mandatory parameter, @var{variant},
6844 which is either @code{STR71x}, @code{STR73x} or @code{STR75x}.
6845
6846 @example
6847 flash bank $_FLASHNAME str7x \
6848 0x40000000 0x00040000 0 0 $_TARGETNAME STR71x
6849 @end example
6850
6851 @deffn Command {str7x disable_jtag} bank
6852 Activate the Debug/Readout protection mechanism
6853 for the specified flash bank.
6854 @end deffn
6855 @end deffn
6856
6857 @deffn {Flash Driver} str9x
6858 Most members of the STR9 microcontroller family from STMicroelectronics
6859 include internal flash and use ARM966E cores.
6860 The str9 needs the flash controller to be configured using
6861 the @command{str9x flash_config} command prior to Flash programming.
6862
6863 @example
6864 flash bank $_FLASHNAME str9x 0x40000000 0x00040000 0 0 $_TARGETNAME
6865 str9x flash_config 0 4 2 0 0x80000
6866 @end example
6867
6868 @deffn Command {str9x flash_config} num bbsr nbbsr bbadr nbbadr
6869 Configures the str9 flash controller.
6870 The @var{num} parameter is a value shown by @command{flash banks}.
6871
6872 @itemize @bullet
6873 @item @var{bbsr} - Boot Bank Size register
6874 @item @var{nbbsr} - Non Boot Bank Size register
6875 @item @var{bbadr} - Boot Bank Start Address register
6876 @item @var{nbbadr} - Boot Bank Start Address register
6877 @end itemize
6878 @end deffn
6879
6880 @end deffn
6881
6882 @deffn {Flash Driver} str9xpec
6883 @cindex str9xpec
6884
6885 Only use this driver for locking/unlocking the device or configuring the option bytes.
6886 Use the standard str9 driver for programming.
6887 Before using the flash commands the turbo mode must be enabled using the
6888 @command{str9xpec enable_turbo} command.
6889
6890 Here is some background info to help
6891 you better understand how this driver works. OpenOCD has two flash drivers for
6892 the str9:
6893 @enumerate
6894 @item
6895 Standard driver @option{str9x} programmed via the str9 core. Normally used for
6896 flash programming as it is faster than the @option{str9xpec} driver.
6897 @item
6898 Direct programming @option{str9xpec} using the flash controller. This is an
6899 ISC compliant (IEEE 1532) tap connected in series with the str9 core. The str9
6900 core does not need to be running to program using this flash driver. Typical use
6901 for this driver is locking/unlocking the target and programming the option bytes.
6902 @end enumerate
6903
6904 Before we run any commands using the @option{str9xpec} driver we must first disable
6905 the str9 core. This example assumes the @option{str9xpec} driver has been
6906 configured for flash bank 0.
6907 @example
6908 # assert srst, we do not want core running
6909 # while accessing str9xpec flash driver
6910 jtag_reset 0 1
6911 # turn off target polling
6912 poll off
6913 # disable str9 core
6914 str9xpec enable_turbo 0
6915 # read option bytes
6916 str9xpec options_read 0
6917 # re-enable str9 core
6918 str9xpec disable_turbo 0
6919 poll on
6920 reset halt
6921 @end example
6922 The above example will read the str9 option bytes.
6923 When performing a unlock remember that you will not be able to halt the str9 - it
6924 has been locked. Halting the core is not required for the @option{str9xpec} driver
6925 as mentioned above, just issue the commands above manually or from a telnet prompt.
6926
6927 Several str9xpec-specific commands are defined:
6928
6929 @deffn Command {str9xpec disable_turbo} num
6930 Restore the str9 into JTAG chain.
6931 @end deffn
6932
6933 @deffn Command {str9xpec enable_turbo} num
6934 Enable turbo mode, will simply remove the str9 from the chain and talk
6935 directly to the embedded flash controller.
6936 @end deffn
6937
6938 @deffn Command {str9xpec lock} num
6939 Lock str9 device. The str9 will only respond to an unlock command that will
6940 erase the device.
6941 @end deffn
6942
6943 @deffn Command {str9xpec part_id} num
6944 Prints the part identifier for bank @var{num}.
6945 @end deffn
6946
6947 @deffn Command {str9xpec options_cmap} num (@option{bank0}|@option{bank1})
6948 Configure str9 boot bank.
6949 @end deffn
6950
6951 @deffn Command {str9xpec options_lvdsel} num (@option{vdd}|@option{vdd_vddq})
6952 Configure str9 lvd source.
6953 @end deffn
6954
6955 @deffn Command {str9xpec options_lvdthd} num (@option{2.4v}|@option{2.7v})
6956 Configure str9 lvd threshold.
6957 @end deffn
6958
6959 @deffn Command {str9xpec options_lvdwarn} bank (@option{vdd}|@option{vdd_vddq})
6960 Configure str9 lvd reset warning source.
6961 @end deffn
6962
6963 @deffn Command {str9xpec options_read} num
6964 Read str9 option bytes.
6965 @end deffn
6966
6967 @deffn Command {str9xpec options_write} num
6968 Write str9 option bytes.
6969 @end deffn
6970
6971 @deffn Command {str9xpec unlock} num
6972 unlock str9 device.
6973 @end deffn
6974
6975 @end deffn
6976
6977 @deffn {Flash Driver} tms470
6978 Most members of the TMS470 microcontroller family from Texas Instruments
6979 include internal flash and use ARM7TDMI cores.
6980 This driver doesn't require the chip and bus width to be specified.
6981
6982 Some tms470-specific commands are defined:
6983
6984 @deffn Command {tms470 flash_keyset} key0 key1 key2 key3
6985 Saves programming keys in a register, to enable flash erase and write commands.
6986 @end deffn
6987
6988 @deffn Command {tms470 osc_mhz} clock_mhz
6989 Reports the clock speed, which is used to calculate timings.
6990 @end deffn
6991
6992 @deffn Command {tms470 plldis} (0|1)
6993 Disables (@var{1}) or enables (@var{0}) use of the PLL to speed up
6994 the flash clock.
6995 @end deffn
6996 @end deffn
6997
6998 @deffn {Flash Driver} w600
6999 W60x series Wi-Fi SoC from WinnerMicro
7000 are designed with ARM Cortex-M3 and have 1M Byte QFLASH inside.
7001 The @var{w600} driver uses the @var{target} parameter to select the
7002 correct bank config.
7003
7004 @example
7005 flash bank $_FLASHNAME w600 0x08000000 0 0 0 $_TARGETNAMEs
7006 @end example
7007 @end deffn
7008
7009 @deffn {Flash Driver} xmc1xxx
7010 All members of the XMC1xxx microcontroller family from Infineon.
7011 This driver does not require the chip and bus width to be specified.
7012 @end deffn
7013
7014 @deffn {Flash Driver} xmc4xxx
7015 All members of the XMC4xxx microcontroller family from Infineon.
7016 This driver does not require the chip and bus width to be specified.
7017
7018 Some xmc4xxx-specific commands are defined:
7019
7020 @deffn Command {xmc4xxx flash_password} bank_id passwd1 passwd2
7021 Saves flash protection passwords which are used to lock the user flash
7022 @end deffn
7023
7024 @deffn Command {xmc4xxx flash_unprotect} bank_id user_level[0-1]
7025 Removes Flash write protection from the selected user bank
7026 @end deffn
7027
7028 @end deffn
7029
7030 @section NAND Flash Commands
7031 @cindex NAND
7032
7033 Compared to NOR or SPI flash, NAND devices are inexpensive
7034 and high density. Today's NAND chips, and multi-chip modules,
7035 commonly hold multiple GigaBytes of data.
7036
7037 NAND chips consist of a number of ``erase blocks'' of a given
7038 size (such as 128 KBytes), each of which is divided into a
7039 number of pages (of perhaps 512 or 2048 bytes each). Each
7040 page of a NAND flash has an ``out of band'' (OOB) area to hold
7041 Error Correcting Code (ECC) and other metadata, usually 16 bytes
7042 of OOB for every 512 bytes of page data.
7043
7044 One key characteristic of NAND flash is that its error rate
7045 is higher than that of NOR flash. In normal operation, that
7046 ECC is used to correct and detect errors. However, NAND
7047 blocks can also wear out and become unusable; those blocks
7048 are then marked "bad". NAND chips are even shipped from the
7049 manufacturer with a few bad blocks. The highest density chips
7050 use a technology (MLC) that wears out more quickly, so ECC
7051 support is increasingly important as a way to detect blocks
7052 that have begun to fail, and help to preserve data integrity
7053 with techniques such as wear leveling.
7054
7055 Software is used to manage the ECC. Some controllers don't
7056 support ECC directly; in those cases, software ECC is used.
7057 Other controllers speed up the ECC calculations with hardware.
7058 Single-bit error correction hardware is routine. Controllers
7059 geared for newer MLC chips may correct 4 or more errors for
7060 every 512 bytes of data.
7061
7062 You will need to make sure that any data you write using
7063 OpenOCD includes the appropriate kind of ECC. For example,
7064 that may mean passing the @code{oob_softecc} flag when
7065 writing NAND data, or ensuring that the correct hardware
7066 ECC mode is used.
7067
7068 The basic steps for using NAND devices include:
7069 @enumerate
7070 @item Declare via the command @command{nand device}
7071 @* Do this in a board-specific configuration file,
7072 passing parameters as needed by the controller.
7073 @item Configure each device using @command{nand probe}.
7074 @* Do this only after the associated target is set up,
7075 such as in its reset-init script or in procures defined
7076 to access that device.
7077 @item Operate on the flash via @command{nand subcommand}
7078 @* Often commands to manipulate the flash are typed by a human, or run
7079 via a script in some automated way. Common task include writing a
7080 boot loader, operating system, or other data needed to initialize or
7081 de-brick a board.
7082 @end enumerate
7083
7084 @b{NOTE:} At the time this text was written, the largest NAND
7085 flash fully supported by OpenOCD is 2 GiBytes (16 GiBits).
7086 This is because the variables used to hold offsets and lengths
7087 are only 32 bits wide.
7088 (Larger chips may work in some cases, unless an offset or length
7089 is larger than 0xffffffff, the largest 32-bit unsigned integer.)
7090 Some larger devices will work, since they are actually multi-chip
7091 modules with two smaller chips and individual chipselect lines.
7092
7093 @anchor{nandconfiguration}
7094 @subsection NAND Configuration Commands
7095 @cindex NAND configuration
7096
7097 NAND chips must be declared in configuration scripts,
7098 plus some additional configuration that's done after
7099 OpenOCD has initialized.
7100
7101 @deffn {Config Command} {nand device} name driver target [configparams...]
7102 Declares a NAND device, which can be read and written to
7103 after it has been configured through @command{nand probe}.
7104 In OpenOCD, devices are single chips; this is unlike some
7105 operating systems, which may manage multiple chips as if
7106 they were a single (larger) device.
7107 In some cases, configuring a device will activate extra
7108 commands; see the controller-specific documentation.
7109
7110 @b{NOTE:} This command is not available after OpenOCD
7111 initialization has completed. Use it in board specific
7112 configuration files, not interactively.
7113
7114 @itemize @bullet
7115 @item @var{name} ... may be used to reference the NAND bank
7116 in most other NAND commands. A number is also available.
7117 @item @var{driver} ... identifies the NAND controller driver
7118 associated with the NAND device being declared.
7119 @xref{nanddriverlist,,NAND Driver List}.
7120 @item @var{target} ... names the target used when issuing
7121 commands to the NAND controller.
7122 @comment Actually, it's currently a controller-specific parameter...
7123 @item @var{configparams} ... controllers may support, or require,
7124 additional parameters. See the controller-specific documentation
7125 for more information.
7126 @end itemize
7127 @end deffn
7128
7129 @deffn Command {nand list}
7130 Prints a summary of each device declared
7131 using @command{nand device}, numbered from zero.
7132 Note that un-probed devices show no details.
7133 @example
7134 > nand list
7135 #0: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
7136 blocksize: 131072, blocks: 8192
7137 #1: NAND 1GiB 3,3V 8-bit (Micron) pagesize: 2048, buswidth: 8,
7138 blocksize: 131072, blocks: 8192
7139 >
7140 @end example
7141 @end deffn
7142
7143 @deffn Command {nand probe} num
7144 Probes the specified device to determine key characteristics
7145 like its page and block sizes, and how many blocks it has.
7146 The @var{num} parameter is the value shown by @command{nand list}.
7147 You must (successfully) probe a device before you can use
7148 it with most other NAND commands.
7149 @end deffn
7150
7151 @subsection Erasing, Reading, Writing to NAND Flash
7152
7153 @deffn Command {nand dump} num filename offset length [oob_option]
7154 @cindex NAND reading
7155 Reads binary data from the NAND device and writes it to the file,
7156 starting at the specified offset.
7157 The @var{num} parameter is the value shown by @command{nand list}.
7158
7159 Use a complete path name for @var{filename}, so you don't depend
7160 on the directory used to start the OpenOCD server.
7161
7162 The @var{offset} and @var{length} must be exact multiples of the
7163 device's page size. They describe a data region; the OOB data
7164 associated with each such page may also be accessed.
7165
7166 @b{NOTE:} At the time this text was written, no error correction
7167 was done on the data that's read, unless raw access was disabled
7168 and the underlying NAND controller driver had a @code{read_page}
7169 method which handled that error correction.
7170
7171 By default, only page data is saved to the specified file.
7172 Use an @var{oob_option} parameter to save OOB data:
7173 @itemize @bullet
7174 @item no oob_* parameter
7175 @*Output file holds only page data; OOB is discarded.
7176 @item @code{oob_raw}
7177 @*Output file interleaves page data and OOB data;
7178 the file will be longer than "length" by the size of the
7179 spare areas associated with each data page.
7180 Note that this kind of "raw" access is different from
7181 what's implied by @command{nand raw_access}, which just
7182 controls whether a hardware-aware access method is used.
7183 @item @code{oob_only}
7184 @*Output file has only raw OOB data, and will
7185 be smaller than "length" since it will contain only the
7186 spare areas associated with each data page.
7187 @end itemize
7188 @end deffn
7189
7190 @deffn Command {nand erase} num [offset length]
7191 @cindex NAND erasing
7192 @cindex NAND programming
7193 Erases blocks on the specified NAND device, starting at the
7194 specified @var{offset} and continuing for @var{length} bytes.
7195 Both of those values must be exact multiples of the device's
7196 block size, and the region they specify must fit entirely in the chip.
7197 If those parameters are not specified,
7198 the whole NAND chip will be erased.
7199 The @var{num} parameter is the value shown by @command{nand list}.
7200
7201 @b{NOTE:} This command will try to erase bad blocks, when told
7202 to do so, which will probably invalidate the manufacturer's bad
7203 block marker.
7204 For the remainder of the current server session, @command{nand info}
7205 will still report that the block ``is'' bad.
7206 @end deffn
7207
7208 @deffn Command {nand write} num filename offset [option...]
7209 @cindex NAND writing
7210 @cindex NAND programming
7211 Writes binary data from the file into the specified NAND device,
7212 starting at the specified offset. Those pages should already
7213 have been erased; you can't change zero bits to one bits.
7214 The @var{num} parameter is the value shown by @command{nand list}.
7215
7216 Use a complete path name for @var{filename}, so you don't depend
7217 on the directory used to start the OpenOCD server.
7218
7219 The @var{offset} must be an exact multiple of the device's page size.
7220 All data in the file will be written, assuming it doesn't run
7221 past the end of the device.
7222 Only full pages are written, and any extra space in the last
7223 page will be filled with 0xff bytes. (That includes OOB data,
7224 if that's being written.)
7225
7226 @b{NOTE:} At the time this text was written, bad blocks are
7227 ignored. That is, this routine will not skip bad blocks,
7228 but will instead try to write them. This can cause problems.
7229
7230 Provide at most one @var{option} parameter. With some
7231 NAND drivers, the meanings of these parameters may change
7232 if @command{nand raw_access} was used to disable hardware ECC.
7233 @itemize @bullet
7234 @item no oob_* parameter
7235 @*File has only page data, which is written.
7236 If raw access is in use, the OOB area will not be written.
7237 Otherwise, if the underlying NAND controller driver has
7238 a @code{write_page} routine, that routine may write the OOB
7239 with hardware-computed ECC data.
7240 @item @code{oob_only}
7241 @*File has only raw OOB data, which is written to the OOB area.
7242 Each page's data area stays untouched. @i{This can be a dangerous
7243 option}, since it can invalidate the ECC data.
7244 You may need to force raw access to use this mode.
7245 @item @code{oob_raw}
7246 @*File interleaves data and OOB data, both of which are written
7247 If raw access is enabled, the data is written first, then the
7248 un-altered OOB.
7249 Otherwise, if the underlying NAND controller driver has
7250 a @code{write_page} routine, that routine may modify the OOB
7251 before it's written, to include hardware-computed ECC data.
7252 @item @code{oob_softecc}
7253 @*File has only page data, which is written.
7254 The OOB area is filled with 0xff, except for a standard 1-bit
7255 software ECC code stored in conventional locations.
7256 You might need to force raw access to use this mode, to prevent
7257 the underlying driver from applying hardware ECC.
7258 @item @code{oob_softecc_kw}
7259 @*File has only page data, which is written.
7260 The OOB area is filled with 0xff, except for a 4-bit software ECC
7261 specific to the boot ROM in Marvell Kirkwood SoCs.
7262 You might need to force raw access to use this mode, to prevent
7263 the underlying driver from applying hardware ECC.
7264 @end itemize
7265 @end deffn
7266
7267 @deffn Command {nand verify} num filename offset [option...]
7268 @cindex NAND verification
7269 @cindex NAND programming
7270 Verify the binary data in the file has been programmed to the
7271 specified NAND device, starting at the specified offset.
7272 The @var{num} parameter is the value shown by @command{nand list}.
7273
7274 Use a complete path name for @var{filename}, so you don't depend
7275 on the directory used to start the OpenOCD server.
7276
7277 The @var{offset} must be an exact multiple of the device's page size.
7278 All data in the file will be read and compared to the contents of the
7279 flash, assuming it doesn't run past the end of the device.
7280 As with @command{nand write}, only full pages are verified, so any extra
7281 space in the last page will be filled with 0xff bytes.
7282
7283 The same @var{options} accepted by @command{nand write},
7284 and the file will be processed similarly to produce the buffers that
7285 can be compared against the contents produced from @command{nand dump}.
7286
7287 @b{NOTE:} This will not work when the underlying NAND controller
7288 driver's @code{write_page} routine must update the OOB with a
7289 hardware-computed ECC before the data is written. This limitation may
7290 be removed in a future release.
7291 @end deffn
7292
7293 @subsection Other NAND commands
7294 @cindex NAND other commands
7295
7296 @deffn Command {nand check_bad_blocks} num [offset length]
7297 Checks for manufacturer bad block markers on the specified NAND
7298 device. If no parameters are provided, checks the whole
7299 device; otherwise, starts at the specified @var{offset} and
7300 continues for @var{length} bytes.
7301 Both of those values must be exact multiples of the device's
7302 block size, and the region they specify must fit entirely in the chip.
7303 The @var{num} parameter is the value shown by @command{nand list}.
7304
7305 @b{NOTE:} Before using this command you should force raw access
7306 with @command{nand raw_access enable} to ensure that the underlying
7307 driver will not try to apply hardware ECC.
7308 @end deffn
7309
7310 @deffn Command {nand info} num
7311 The @var{num} parameter is the value shown by @command{nand list}.
7312 This prints the one-line summary from "nand list", plus for
7313 devices which have been probed this also prints any known
7314 status for each block.
7315 @end deffn
7316
7317 @deffn Command {nand raw_access} num (@option{enable}|@option{disable})
7318 Sets or clears an flag affecting how page I/O is done.
7319 The @var{num} parameter is the value shown by @command{nand list}.
7320
7321 This flag is cleared (disabled) by default, but changing that
7322 value won't affect all NAND devices. The key factor is whether
7323 the underlying driver provides @code{read_page} or @code{write_page}
7324 methods. If it doesn't provide those methods, the setting of
7325 this flag is irrelevant; all access is effectively ``raw''.
7326
7327 When those methods exist, they are normally used when reading
7328 data (@command{nand dump} or reading bad block markers) or
7329 writing it (@command{nand write}). However, enabling
7330 raw access (setting the flag) prevents use of those methods,
7331 bypassing hardware ECC logic.
7332 @i{This can be a dangerous option}, since writing blocks
7333 with the wrong ECC data can cause them to be marked as bad.
7334 @end deffn
7335
7336 @anchor{nanddriverlist}
7337 @subsection NAND Driver List
7338 As noted above, the @command{nand device} command allows
7339 driver-specific options and behaviors.
7340 Some controllers also activate controller-specific commands.
7341
7342 @deffn {NAND Driver} at91sam9
7343 This driver handles the NAND controllers found on AT91SAM9 family chips from
7344 Atmel. It takes two extra parameters: address of the NAND chip;
7345 address of the ECC controller.
7346 @example
7347 nand device $NANDFLASH at91sam9 $CHIPNAME 0x40000000 0xfffffe800
7348 @end example
7349 AT91SAM9 chips support single-bit ECC hardware. The @code{write_page} and
7350 @code{read_page} methods are used to utilize the ECC hardware unless they are
7351 disabled by using the @command{nand raw_access} command. There are four
7352 additional commands that are needed to fully configure the AT91SAM9 NAND
7353 controller. Two are optional; most boards use the same wiring for ALE/CLE:
7354 @deffn Command {at91sam9 cle} num addr_line
7355 Configure the address line used for latching commands. The @var{num}
7356 parameter is the value shown by @command{nand list}.
7357 @end deffn
7358 @deffn Command {at91sam9 ale} num addr_line
7359 Configure the address line used for latching addresses. The @var{num}
7360 parameter is the value shown by @command{nand list}.
7361 @end deffn
7362
7363 For the next two commands, it is assumed that the pins have already been
7364 properly configured for input or output.
7365 @deffn Command {at91sam9 rdy_busy} num pio_base_addr pin
7366 Configure the RDY/nBUSY input from the NAND device. The @var{num}
7367 parameter is the value shown by @command{nand list}. @var{pio_base_addr}
7368 is the base address of the PIO controller and @var{pin} is the pin number.
7369 @end deffn
7370 @deffn Command {at91sam9 ce} num pio_base_addr pin
7371 Configure the chip enable input to the NAND device. The @var{num}
7372 parameter is the value shown by @command{nand list}. @var{pio_base_addr}
7373 is the base address of the PIO controller and @var{pin} is the pin number.
7374 @end deffn
7375 @end deffn
7376
7377 @deffn {NAND Driver} davinci
7378 This driver handles the NAND controllers found on DaVinci family
7379 chips from Texas Instruments.
7380 It takes three extra parameters:
7381 address of the NAND chip;
7382 hardware ECC mode to use (@option{hwecc1},
7383 @option{hwecc4}, @option{hwecc4_infix});
7384 address of the AEMIF controller on this processor.
7385 @example
7386 nand device davinci dm355.arm 0x02000000 hwecc4 0x01e10000
7387 @end example
7388 All DaVinci processors support the single-bit ECC hardware,
7389 and newer ones also support the four-bit ECC hardware.
7390 The @code{write_page} and @code{read_page} methods are used
7391 to implement those ECC modes, unless they are disabled using
7392 the @command{nand raw_access} command.
7393 @end deffn
7394
7395 @deffn {NAND Driver} lpc3180
7396 These controllers require an extra @command{nand device}
7397 parameter: the clock rate used by the controller.
7398 @deffn Command {lpc3180 select} num [mlc|slc]
7399 Configures use of the MLC or SLC controller mode.
7400 MLC implies use of hardware ECC.
7401 The @var{num} parameter is the value shown by @command{nand list}.
7402 @end deffn
7403
7404 At this writing, this driver includes @code{write_page}
7405 and @code{read_page} methods. Using @command{nand raw_access}
7406 to disable those methods will prevent use of hardware ECC
7407 in the MLC controller mode, but won't change SLC behavior.
7408 @end deffn
7409 @comment current lpc3180 code won't issue 5-byte address cycles
7410
7411 @deffn {NAND Driver} mx3
7412 This driver handles the NAND controller in i.MX31. The mxc driver
7413 should work for this chip as well.
7414 @end deffn
7415
7416 @deffn {NAND Driver} mxc
7417 This driver handles the NAND controller found in Freescale i.MX
7418 chips. It has support for v1 (i.MX27 and i.MX31) and v2 (i.MX35).
7419 The driver takes 3 extra arguments, chip (@option{mx27},
7420 @option{mx31}, @option{mx35}), ecc (@option{noecc}, @option{hwecc})
7421 and optionally if bad block information should be swapped between
7422 main area and spare area (@option{biswap}), defaults to off.
7423 @example
7424 nand device mx35.nand mxc imx35.cpu mx35 hwecc biswap
7425 @end example
7426 @deffn Command {mxc biswap} bank_num [enable|disable]
7427 Turns on/off bad block information swapping from main area,
7428 without parameter query status.
7429 @end deffn
7430 @end deffn
7431
7432 @deffn {NAND Driver} orion
7433 These controllers require an extra @command{nand device}
7434 parameter: the address of the controller.
7435 @example
7436 nand device orion 0xd8000000
7437 @end example
7438 These controllers don't define any specialized commands.
7439 At this writing, their drivers don't include @code{write_page}
7440 or @code{read_page} methods, so @command{nand raw_access} won't
7441 change any behavior.
7442 @end deffn
7443
7444 @deffn {NAND Driver} s3c2410
7445 @deffnx {NAND Driver} s3c2412
7446 @deffnx {NAND Driver} s3c2440
7447 @deffnx {NAND Driver} s3c2443
7448 @deffnx {NAND Driver} s3c6400
7449 These S3C family controllers don't have any special
7450 @command{nand device} options, and don't define any
7451 specialized commands.
7452 At this writing, their drivers don't include @code{write_page}
7453 or @code{read_page} methods, so @command{nand raw_access} won't
7454 change any behavior.
7455 @end deffn
7456
7457 @section mFlash
7458
7459 @subsection mFlash Configuration
7460 @cindex mFlash Configuration
7461
7462 @deffn {Config Command} {mflash bank} soc base RST_pin target
7463 Configures a mflash for @var{soc} host bank at
7464 address @var{base}.
7465 The pin number format depends on the host GPIO naming convention.
7466 Currently, the mflash driver supports s3c2440 and pxa270.
7467
7468 Example for s3c2440 mflash where @var{RST pin} is GPIO B1:
7469
7470 @example
7471 mflash bank $_FLASHNAME s3c2440 0x10000000 1b 0
7472 @end example
7473
7474 Example for pxa270 mflash where @var{RST pin} is GPIO 43:
7475
7476 @example
7477 mflash bank $_FLASHNAME pxa270 0x08000000 43 0
7478 @end example
7479 @end deffn
7480
7481 @subsection mFlash commands
7482 @cindex mFlash commands
7483
7484 @deffn Command {mflash config pll} frequency
7485 Configure mflash PLL.
7486 The @var{frequency} is the mflash input frequency, in Hz.
7487 Issuing this command will erase mflash's whole internal nand and write new pll.
7488 After this command, mflash needs power-on-reset for normal operation.
7489 If pll was newly configured, storage and boot(optional) info also need to be update.
7490 @end deffn
7491
7492 @deffn Command {mflash config boot}
7493 Configure bootable option.
7494 If bootable option is set, mflash offer the first 8 sectors
7495 (4kB) for boot.
7496 @end deffn
7497
7498 @deffn Command {mflash config storage}
7499 Configure storage information.
7500 For the normal storage operation, this information must be
7501 written.
7502 @end deffn
7503
7504 @deffn Command {mflash dump} num filename offset size
7505 Dump @var{size} bytes, starting at @var{offset} bytes from the
7506 beginning of the bank @var{num}, to the file named @var{filename}.
7507 @end deffn
7508
7509 @deffn Command {mflash probe}
7510 Probe mflash.
7511 @end deffn
7512
7513 @deffn Command {mflash write} num filename offset
7514 Write the binary file @var{filename} to mflash bank @var{num}, starting at
7515 @var{offset} bytes from the beginning of the bank.
7516 @end deffn
7517
7518 @node Flash Programming
7519 @chapter Flash Programming
7520
7521 OpenOCD implements numerous ways to program the target flash, whether internal or external.
7522 Programming can be achieved by either using GDB @ref{programmingusinggdb,,Programming using GDB},
7523 or using the commands given in @ref{flashprogrammingcommands,,Flash Programming Commands}.
7524
7525 @*To simplify using the flash commands directly a jimtcl script is available that handles the programming and verify stage.
7526 OpenOCD will program/verify/reset the target and optionally shutdown.
7527
7528 The script is executed as follows and by default the following actions will be performed.
7529 @enumerate
7530 @item 'init' is executed.
7531 @item 'reset init' is called to reset and halt the target, any 'reset init' scripts are executed.
7532 @item @code{flash write_image} is called to erase and write any flash using the filename given.
7533 @item @code{verify_image} is called if @option{verify} parameter is given.
7534 @item @code{reset run} is called if @option{reset} parameter is given.
7535 @item OpenOCD is shutdown if @option{exit} parameter is given.
7536 @end enumerate
7537
7538 An example of usage is given below. @xref{program}.
7539
7540 @example
7541 # program and verify using elf/hex/s19. verify and reset
7542 # are optional parameters
7543 openocd -f board/stm32f3discovery.cfg \
7544 -c "program filename.elf verify reset exit"
7545
7546 # binary files need the flash address passing
7547 openocd -f board/stm32f3discovery.cfg \
7548 -c "program filename.bin exit 0x08000000"
7549 @end example
7550
7551 @node PLD/FPGA Commands
7552 @chapter PLD/FPGA Commands
7553 @cindex PLD
7554 @cindex FPGA
7555
7556 Programmable Logic Devices (PLDs) and the more flexible
7557 Field Programmable Gate Arrays (FPGAs) are both types of programmable hardware.
7558 OpenOCD can support programming them.
7559 Although PLDs are generally restrictive (cells are less functional, and
7560 there are no special purpose cells for memory or computational tasks),
7561 they share the same OpenOCD infrastructure.
7562 Accordingly, both are called PLDs here.
7563
7564 @section PLD/FPGA Configuration and Commands
7565
7566 As it does for JTAG TAPs, debug targets, and flash chips (both NOR and NAND),
7567 OpenOCD maintains a list of PLDs available for use in various commands.
7568 Also, each such PLD requires a driver.
7569
7570 They are referenced by the number shown by the @command{pld devices} command,
7571 and new PLDs are defined by @command{pld device driver_name}.
7572
7573 @deffn {Config Command} {pld device} driver_name tap_name [driver_options]
7574 Defines a new PLD device, supported by driver @var{driver_name},
7575 using the TAP named @var{tap_name}.
7576 The driver may make use of any @var{driver_options} to configure its
7577 behavior.
7578 @end deffn
7579
7580 @deffn {Command} {pld devices}
7581 Lists the PLDs and their numbers.
7582 @end deffn
7583
7584 @deffn {Command} {pld load} num filename
7585 Loads the file @file{filename} into the PLD identified by @var{num}.
7586 The file format must be inferred by the driver.
7587 @end deffn
7588
7589 @section PLD/FPGA Drivers, Options, and Commands
7590
7591 Drivers may support PLD-specific options to the @command{pld device}
7592 definition command, and may also define commands usable only with
7593 that particular type of PLD.
7594
7595 @deffn {FPGA Driver} virtex2 [no_jstart]
7596 Virtex-II is a family of FPGAs sold by Xilinx.
7597 It supports the IEEE 1532 standard for In-System Configuration (ISC).
7598
7599 If @var{no_jstart} is non-zero, the JSTART instruction is not used after
7600 loading the bitstream. While required for Series2, Series3, and Series6, it
7601 breaks bitstream loading on Series7.
7602
7603 @deffn {Command} {virtex2 read_stat} num
7604 Reads and displays the Virtex-II status register (STAT)
7605 for FPGA @var{num}.
7606 @end deffn
7607 @end deffn
7608
7609 @node General Commands
7610 @chapter General Commands
7611 @cindex commands
7612
7613 The commands documented in this chapter here are common commands that
7614 you, as a human, may want to type and see the output of. Configuration type
7615 commands are documented elsewhere.
7616
7617 Intent:
7618 @itemize @bullet
7619 @item @b{Source Of Commands}
7620 @* OpenOCD commands can occur in a configuration script (discussed
7621 elsewhere) or typed manually by a human or supplied programmatically,
7622 or via one of several TCP/IP Ports.
7623
7624 @item @b{From the human}
7625 @* A human should interact with the telnet interface (default port: 4444)
7626 or via GDB (default port 3333).
7627
7628 To issue commands from within a GDB session, use the @option{monitor}
7629 command, e.g. use @option{monitor poll} to issue the @option{poll}
7630 command. All output is relayed through the GDB session.
7631
7632 @item @b{Machine Interface}
7633 The Tcl interface's intent is to be a machine interface. The default Tcl
7634 port is 5555.
7635 @end itemize
7636
7637
7638 @section Server Commands
7639
7640 @deffn {Command} exit
7641 Exits the current telnet session.
7642 @end deffn
7643
7644 @deffn {Command} help [string]
7645 With no parameters, prints help text for all commands.
7646 Otherwise, prints each helptext containing @var{string}.
7647 Not every command provides helptext.
7648
7649 Configuration commands, and commands valid at any time, are
7650 explicitly noted in parenthesis.
7651 In most cases, no such restriction is listed; this indicates commands
7652 which are only available after the configuration stage has completed.
7653 @end deffn
7654
7655 @deffn Command sleep msec [@option{busy}]
7656 Wait for at least @var{msec} milliseconds before resuming.
7657 If @option{busy} is passed, busy-wait instead of sleeping.
7658 (This option is strongly discouraged.)
7659 Useful in connection with script files
7660 (@command{script} command and @command{target_name} configuration).
7661 @end deffn
7662
7663 @deffn Command shutdown [@option{error}]
7664 Close the OpenOCD server, disconnecting all clients (GDB, telnet,
7665 other). If option @option{error} is used, OpenOCD will return a
7666 non-zero exit code to the parent process.
7667
7668 Like any TCL commands, also @command{shutdown} can be redefined, e.g.:
7669 @example
7670 # redefine shutdown
7671 rename shutdown original_shutdown
7672 proc shutdown @{@} @{
7673 puts "This is my implementation of shutdown"
7674 # my own stuff before exit OpenOCD
7675 original_shutdown
7676 @}
7677 @end example
7678 If user types CTRL-C or kills OpenOCD, either the command @command{shutdown}
7679 or its replacement will be automatically executed before OpenOCD exits.
7680 @end deffn
7681
7682 @anchor{debuglevel}
7683 @deffn Command debug_level [n]
7684 @cindex message level
7685 Display debug level.
7686 If @var{n} (from 0..4) is provided, then set it to that level.
7687 This affects the kind of messages sent to the server log.
7688 Level 0 is error messages only;
7689 level 1 adds warnings;
7690 level 2 adds informational messages;
7691 level 3 adds debugging messages;
7692 and level 4 adds verbose low-level debug messages.
7693 The default is level 2, but that can be overridden on
7694 the command line along with the location of that log
7695 file (which is normally the server's standard output).
7696 @xref{Running}.
7697 @end deffn
7698
7699 @deffn Command echo [-n] message
7700 Logs a message at "user" priority.
7701 Output @var{message} to stdout.
7702 Option "-n" suppresses trailing newline.
7703 @example
7704 echo "Downloading kernel -- please wait"
7705 @end example
7706 @end deffn
7707
7708 @deffn Command log_output [filename]
7709 Redirect logging to @var{filename};
7710 the initial log output channel is stderr.
7711 @end deffn
7712
7713 @deffn Command add_script_search_dir [directory]
7714 Add @var{directory} to the file/script search path.
7715 @end deffn
7716
7717 @deffn Command bindto [@var{name}]
7718 Specify hostname or IPv4 address on which to listen for incoming
7719 TCP/IP connections. By default, OpenOCD will listen on the loopback
7720 interface only. If your network environment is safe, @code{bindto
7721 0.0.0.0} can be used to cover all available interfaces.
7722 @end deffn
7723
7724 @anchor{targetstatehandling}
7725 @section Target State handling
7726 @cindex reset
7727 @cindex halt
7728 @cindex target initialization
7729
7730 In this section ``target'' refers to a CPU configured as
7731 shown earlier (@pxref{CPU Configuration}).
7732 These commands, like many, implicitly refer to
7733 a current target which is used to perform the
7734 various operations. The current target may be changed
7735 by using @command{targets} command with the name of the
7736 target which should become current.
7737
7738 @deffn Command reg [(number|name) [(value|'force')]]
7739 Access a single register by @var{number} or by its @var{name}.
7740 The target must generally be halted before access to CPU core
7741 registers is allowed. Depending on the hardware, some other
7742 registers may be accessible while the target is running.
7743
7744 @emph{With no arguments}:
7745 list all available registers for the current target,
7746 showing number, name, size, value, and cache status.
7747 For valid entries, a value is shown; valid entries
7748 which are also dirty (and will be written back later)
7749 are flagged as such.
7750
7751 @emph{With number/name}: display that register's value.
7752 Use @var{force} argument to read directly from the target,
7753 bypassing any internal cache.
7754
7755 @emph{With both number/name and value}: set register's value.
7756 Writes may be held in a writeback cache internal to OpenOCD,
7757 so that setting the value marks the register as dirty instead
7758 of immediately flushing that value. Resuming CPU execution
7759 (including by single stepping) or otherwise activating the
7760 relevant module will flush such values.
7761
7762 Cores may have surprisingly many registers in their
7763 Debug and trace infrastructure:
7764
7765 @example
7766 > reg
7767 ===== ARM registers
7768 (0) r0 (/32): 0x0000D3C2 (dirty)
7769 (1) r1 (/32): 0xFD61F31C
7770 (2) r2 (/32)
7771 ...
7772 (164) ETM_contextid_comparator_mask (/32)
7773 >
7774 @end example
7775 @end deffn
7776
7777 @deffn Command halt [ms]
7778 @deffnx Command wait_halt [ms]
7779 The @command{halt} command first sends a halt request to the target,
7780 which @command{wait_halt} doesn't.
7781 Otherwise these behave the same: wait up to @var{ms} milliseconds,
7782 or 5 seconds if there is no parameter, for the target to halt
7783 (and enter debug mode).
7784 Using 0 as the @var{ms} parameter prevents OpenOCD from waiting.
7785
7786 @quotation Warning
7787 On ARM cores, software using the @emph{wait for interrupt} operation
7788 often blocks the JTAG access needed by a @command{halt} command.
7789 This is because that operation also puts the core into a low
7790 power mode by gating the core clock;
7791 but the core clock is needed to detect JTAG clock transitions.
7792
7793 One partial workaround uses adaptive clocking: when the core is
7794 interrupted the operation completes, then JTAG clocks are accepted
7795 at least until the interrupt handler completes.
7796 However, this workaround is often unusable since the processor, board,
7797 and JTAG adapter must all support adaptive JTAG clocking.
7798 Also, it can't work until an interrupt is issued.
7799
7800 A more complete workaround is to not use that operation while you
7801 work with a JTAG debugger.
7802 Tasking environments generally have idle loops where the body is the
7803 @emph{wait for interrupt} operation.
7804 (On older cores, it is a coprocessor action;
7805 newer cores have a @option{wfi} instruction.)
7806 Such loops can just remove that operation, at the cost of higher
7807 power consumption (because the CPU is needlessly clocked).
7808 @end quotation
7809
7810 @end deffn
7811
7812 @deffn Command resume [address]
7813 Resume the target at its current code position,
7814 or the optional @var{address} if it is provided.
7815 OpenOCD will wait 5 seconds for the target to resume.
7816 @end deffn
7817
7818 @deffn Command step [address]
7819 Single-step the target at its current code position,
7820 or the optional @var{address} if it is provided.
7821 @end deffn
7822
7823 @anchor{resetcommand}
7824 @deffn Command reset
7825 @deffnx Command {reset run}
7826 @deffnx Command {reset halt}
7827 @deffnx Command {reset init}
7828 Perform as hard a reset as possible, using SRST if possible.
7829 @emph{All defined targets will be reset, and target
7830 events will fire during the reset sequence.}
7831
7832 The optional parameter specifies what should
7833 happen after the reset.
7834 If there is no parameter, a @command{reset run} is executed.
7835 The other options will not work on all systems.
7836 @xref{Reset Configuration}.
7837
7838 @itemize @minus
7839 @item @b{run} Let the target run
7840 @item @b{halt} Immediately halt the target
7841 @item @b{init} Immediately halt the target, and execute the reset-init script
7842 @end itemize
7843 @end deffn
7844
7845 @deffn Command soft_reset_halt
7846 Requesting target halt and executing a soft reset. This is often used
7847 when a target cannot be reset and halted. The target, after reset is
7848 released begins to execute code. OpenOCD attempts to stop the CPU and
7849 then sets the program counter back to the reset vector. Unfortunately
7850 the code that was executed may have left the hardware in an unknown
7851 state.
7852 @end deffn
7853
7854 @section I/O Utilities
7855
7856 These commands are available when
7857 OpenOCD is built with @option{--enable-ioutil}.
7858 They are mainly useful on embedded targets,
7859 notably the ZY1000.
7860 Hosts with operating systems have complementary tools.
7861
7862 @emph{Note:} there are several more such commands.
7863
7864 @deffn Command append_file filename [string]*
7865 Appends the @var{string} parameters to
7866 the text file @file{filename}.
7867 Each string except the last one is followed by one space.
7868 The last string is followed by a newline.
7869 @end deffn
7870
7871 @deffn Command cat filename
7872 Reads and displays the text file @file{filename}.
7873 @end deffn
7874
7875 @deffn Command cp src_filename dest_filename
7876 Copies contents from the file @file{src_filename}
7877 into @file{dest_filename}.
7878 @end deffn
7879
7880 @deffn Command ip
7881 @emph{No description provided.}
7882 @end deffn
7883
7884 @deffn Command ls
7885 @emph{No description provided.}
7886 @end deffn
7887
7888 @deffn Command mac
7889 @emph{No description provided.}
7890 @end deffn
7891
7892 @deffn Command meminfo
7893 Display available RAM memory on OpenOCD host.
7894 Used in OpenOCD regression testing scripts.
7895 @end deffn
7896
7897 @deffn Command peek
7898 @emph{No description provided.}
7899 @end deffn
7900
7901 @deffn Command poke
7902 @emph{No description provided.}
7903 @end deffn
7904
7905 @deffn Command rm filename
7906 @c "rm" has both normal and Jim-level versions??
7907 Unlinks the file @file{filename}.
7908 @end deffn
7909
7910 @deffn Command trunc filename
7911 Removes all data in the file @file{filename}.
7912 @end deffn
7913
7914 @anchor{memoryaccess}
7915 @section Memory access commands
7916 @cindex memory access
7917
7918 These commands allow accesses of a specific size to the memory
7919 system. Often these are used to configure the current target in some
7920 special way. For example - one may need to write certain values to the
7921 SDRAM controller to enable SDRAM.
7922
7923 @enumerate
7924 @item Use the @command{targets} (plural) command
7925 to change the current target.
7926 @item In system level scripts these commands are deprecated.
7927 Please use their TARGET object siblings to avoid making assumptions
7928 about what TAP is the current target, or about MMU configuration.
7929 @end enumerate
7930
7931 @deffn Command mdw [phys] addr [count]
7932 @deffnx Command mdh [phys] addr [count]
7933 @deffnx Command mdb [phys] addr [count]
7934 Display contents of address @var{addr}, as
7935 32-bit words (@command{mdw}), 16-bit halfwords (@command{mdh}),
7936 or 8-bit bytes (@command{mdb}).
7937 When the current target has an MMU which is present and active,
7938 @var{addr} is interpreted as a virtual address.
7939 Otherwise, or if the optional @var{phys} flag is specified,
7940 @var{addr} is interpreted as a physical address.
7941 If @var{count} is specified, displays that many units.
7942 (If you want to manipulate the data instead of displaying it,
7943 see the @code{mem2array} primitives.)
7944 @end deffn
7945
7946 @deffn Command mww [phys] addr word
7947 @deffnx Command mwh [phys] addr halfword
7948 @deffnx Command mwb [phys] addr byte
7949 Writes the specified @var{word} (32 bits),
7950 @var{halfword} (16 bits), or @var{byte} (8-bit) value,
7951 at the specified address @var{addr}.
7952 When the current target has an MMU which is present and active,
7953 @var{addr} is interpreted as a virtual address.
7954 Otherwise, or if the optional @var{phys} flag is specified,
7955 @var{addr} is interpreted as a physical address.
7956 @end deffn
7957
7958 @anchor{imageaccess}
7959 @section Image loading commands
7960 @cindex image loading
7961 @cindex image dumping
7962
7963 @deffn Command {dump_image} filename address size
7964 Dump @var{size} bytes of target memory starting at @var{address} to the
7965 binary file named @var{filename}.
7966 @end deffn
7967
7968 @deffn Command {fast_load}
7969 Loads an image stored in memory by @command{fast_load_image} to the
7970 current target. Must be preceded by fast_load_image.
7971 @end deffn
7972
7973 @deffn Command {fast_load_image} filename address [@option{bin}|@option{ihex}|@option{elf}|@option{s19}]
7974 Normally you should be using @command{load_image} or GDB load. However, for
7975 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
7976 host), storing the image in memory and uploading the image to the target
7977 can be a way to upload e.g. multiple debug sessions when the binary does not change.
7978 Arguments are the same as @command{load_image}, but the image is stored in OpenOCD host
7979 memory, i.e. does not affect target. This approach is also useful when profiling
7980 target programming performance as I/O and target programming can easily be profiled
7981 separately.
7982 @end deffn
7983
7984 @deffn Command {load_image} filename address [[@option{bin}|@option{ihex}|@option{elf}|@option{s19}] @option{min_addr} @option{max_length}]
7985 Load image from file @var{filename} to target memory offset by @var{address} from its load address.
7986 The file format may optionally be specified
7987 (@option{bin}, @option{ihex}, @option{elf}, or @option{s19}).
7988 In addition the following arguments may be specified:
7989 @var{min_addr} - ignore data below @var{min_addr} (this is w.r.t. to the target's load address + @var{address})
7990 @var{max_length} - maximum number of bytes to load.
7991 @example
7992 proc load_image_bin @{fname foffset address length @} @{
7993 # Load data from fname filename at foffset offset to
7994 # target at address. Load at most length bytes.
7995 load_image $fname [expr $address - $foffset] bin \
7996 $address $length
7997 @}
7998 @end example
7999 @end deffn
8000
8001 @deffn Command {test_image} filename [address [@option{bin}|@option{ihex}|@option{elf}]]
8002 Displays image section sizes and addresses
8003 as if @var{filename} were loaded into target memory
8004 starting at @var{address} (defaults to zero).
8005 The file format may optionally be specified
8006 (@option{bin}, @option{ihex}, or @option{elf})
8007 @end deffn
8008
8009 @deffn Command {verify_image} filename address [@option{bin}|@option{ihex}|@option{elf}]
8010 Verify @var{filename} against target memory starting at @var{address}.
8011 The file format may optionally be specified
8012 (@option{bin}, @option{ihex}, or @option{elf})
8013 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
8014 @end deffn
8015
8016 @deffn Command {verify_image_checksum} filename address [@option{bin}|@option{ihex}|@option{elf}]
8017 Verify @var{filename} against target memory starting at @var{address}.
8018 The file format may optionally be specified
8019 (@option{bin}, @option{ihex}, or @option{elf})
8020 This perform a comparison using a CRC checksum only
8021 @end deffn
8022
8023
8024 @section Breakpoint and Watchpoint commands
8025 @cindex breakpoint
8026 @cindex watchpoint
8027
8028 CPUs often make debug modules accessible through JTAG, with
8029 hardware support for a handful of code breakpoints and data
8030 watchpoints.
8031 In addition, CPUs almost always support software breakpoints.
8032
8033 @deffn Command {bp} [address len [@option{hw}]]
8034 With no parameters, lists all active breakpoints.
8035 Else sets a breakpoint on code execution starting
8036 at @var{address} for @var{length} bytes.
8037 This is a software breakpoint, unless @option{hw} is specified
8038 in which case it will be a hardware breakpoint.
8039
8040 (@xref{arm9vectorcatch,,arm9 vector_catch}, or @pxref{xscalevectorcatch,,xscale vector_catch},
8041 for similar mechanisms that do not consume hardware breakpoints.)
8042 @end deffn
8043
8044 @deffn Command {rbp} address
8045 Remove the breakpoint at @var{address}.
8046 @end deffn
8047
8048 @deffn Command {rwp} address
8049 Remove data watchpoint on @var{address}
8050 @end deffn
8051
8052 @deffn Command {wp} [address len [(@option{r}|@option{w}|@option{a}) [value [mask]]]]
8053 With no parameters, lists all active watchpoints.
8054 Else sets a data watchpoint on data from @var{address} for @var{length} bytes.
8055 The watch point is an "access" watchpoint unless
8056 the @option{r} or @option{w} parameter is provided,
8057 defining it as respectively a read or write watchpoint.
8058 If a @var{value} is provided, that value is used when determining if
8059 the watchpoint should trigger. The value may be first be masked
8060 using @var{mask} to mark ``don't care'' fields.
8061 @end deffn
8062
8063 @section Misc Commands
8064
8065 @cindex profiling
8066 @deffn Command {profile} seconds filename [start end]
8067 Profiling samples the CPU's program counter as quickly as possible,
8068 which is useful for non-intrusive stochastic profiling.
8069 Saves up to 10000 samples in @file{filename} using ``gmon.out''
8070 format. Optional @option{start} and @option{end} parameters allow to
8071 limit the address range.
8072 @end deffn
8073
8074 @deffn Command {version}
8075 Displays a string identifying the version of this OpenOCD server.
8076 @end deffn
8077
8078 @deffn Command {virt2phys} virtual_address
8079 Requests the current target to map the specified @var{virtual_address}
8080 to its corresponding physical address, and displays the result.
8081 @end deffn
8082
8083 @node Architecture and Core Commands
8084 @chapter Architecture and Core Commands
8085 @cindex Architecture Specific Commands
8086 @cindex Core Specific Commands
8087
8088 Most CPUs have specialized JTAG operations to support debugging.
8089 OpenOCD packages most such operations in its standard command framework.
8090 Some of those operations don't fit well in that framework, so they are
8091 exposed here as architecture or implementation (core) specific commands.
8092
8093 @anchor{armhardwaretracing}
8094 @section ARM Hardware Tracing
8095 @cindex tracing
8096 @cindex ETM
8097 @cindex ETB
8098
8099 CPUs based on ARM cores may include standard tracing interfaces,
8100 based on an ``Embedded Trace Module'' (ETM) which sends voluminous
8101 address and data bus trace records to a ``Trace Port''.
8102
8103 @itemize
8104 @item
8105 Development-oriented boards will sometimes provide a high speed
8106 trace connector for collecting that data, when the particular CPU
8107 supports such an interface.
8108 (The standard connector is a 38-pin Mictor, with both JTAG
8109 and trace port support.)
8110 Those trace connectors are supported by higher end JTAG adapters
8111 and some logic analyzer modules; frequently those modules can
8112 buffer several megabytes of trace data.
8113 Configuring an ETM coupled to such an external trace port belongs
8114 in the board-specific configuration file.
8115 @item
8116 If the CPU doesn't provide an external interface, it probably
8117 has an ``Embedded Trace Buffer'' (ETB) on the chip, which is a
8118 dedicated SRAM. 4KBytes is one common ETB size.
8119 Configuring an ETM coupled only to an ETB belongs in the CPU-specific
8120 (target) configuration file, since it works the same on all boards.
8121 @end itemize
8122
8123 ETM support in OpenOCD doesn't seem to be widely used yet.
8124
8125 @quotation Issues
8126 ETM support may be buggy, and at least some @command{etm config}
8127 parameters should be detected by asking the ETM for them.
8128
8129 ETM trigger events could also implement a kind of complex
8130 hardware breakpoint, much more powerful than the simple
8131 watchpoint hardware exported by EmbeddedICE modules.
8132 @emph{Such breakpoints can be triggered even when using the
8133 dummy trace port driver}.
8134
8135 It seems like a GDB hookup should be possible,
8136 as well as tracing only during specific states
8137 (perhaps @emph{handling IRQ 23} or @emph{calls foo()}).
8138
8139 There should be GUI tools to manipulate saved trace data and help
8140 analyse it in conjunction with the source code.
8141 It's unclear how much of a common interface is shared
8142 with the current XScale trace support, or should be
8143 shared with eventual Nexus-style trace module support.
8144
8145 At this writing (November 2009) only ARM7, ARM9, and ARM11 support
8146 for ETM modules is available. The code should be able to
8147 work with some newer cores; but not all of them support
8148 this original style of JTAG access.
8149 @end quotation
8150
8151 @subsection ETM Configuration
8152 ETM setup is coupled with the trace port driver configuration.
8153
8154 @deffn {Config Command} {etm config} target width mode clocking driver
8155 Declares the ETM associated with @var{target}, and associates it
8156 with a given trace port @var{driver}. @xref{traceportdrivers,,Trace Port Drivers}.
8157
8158 Several of the parameters must reflect the trace port capabilities,
8159 which are a function of silicon capabilities (exposed later
8160 using @command{etm info}) and of what hardware is connected to
8161 that port (such as an external pod, or ETB).
8162 The @var{width} must be either 4, 8, or 16,
8163 except with ETMv3.0 and newer modules which may also
8164 support 1, 2, 24, 32, 48, and 64 bit widths.
8165 (With those versions, @command{etm info} also shows whether
8166 the selected port width and mode are supported.)
8167
8168 The @var{mode} must be @option{normal}, @option{multiplexed},
8169 or @option{demultiplexed}.
8170 The @var{clocking} must be @option{half} or @option{full}.
8171
8172 @quotation Warning
8173 With ETMv3.0 and newer, the bits set with the @var{mode} and
8174 @var{clocking} parameters both control the mode.
8175 This modified mode does not map to the values supported by
8176 previous ETM modules, so this syntax is subject to change.
8177 @end quotation
8178
8179 @quotation Note
8180 You can see the ETM registers using the @command{reg} command.
8181 Not all possible registers are present in every ETM.
8182 Most of the registers are write-only, and are used to configure
8183 what CPU activities are traced.
8184 @end quotation
8185 @end deffn
8186
8187 @deffn Command {etm info}
8188 Displays information about the current target's ETM.
8189 This includes resource counts from the @code{ETM_CONFIG} register,
8190 as well as silicon capabilities (except on rather old modules).
8191 from the @code{ETM_SYS_CONFIG} register.
8192 @end deffn
8193
8194 @deffn Command {etm status}
8195 Displays status of the current target's ETM and trace port driver:
8196 is the ETM idle, or is it collecting data?
8197 Did trace data overflow?
8198 Was it triggered?
8199 @end deffn
8200
8201 @deffn Command {etm tracemode} [type context_id_bits cycle_accurate branch_output]
8202 Displays what data that ETM will collect.
8203 If arguments are provided, first configures that data.
8204 When the configuration changes, tracing is stopped
8205 and any buffered trace data is invalidated.
8206
8207 @itemize
8208 @item @var{type} ... describing how data accesses are traced,
8209 when they pass any ViewData filtering that that was set up.
8210 The value is one of
8211 @option{none} (save nothing),
8212 @option{data} (save data),
8213 @option{address} (save addresses),
8214 @option{all} (save data and addresses)
8215 @item @var{context_id_bits} ... 0, 8, 16, or 32
8216 @item @var{cycle_accurate} ... @option{enable} or @option{disable}
8217 cycle-accurate instruction tracing.
8218 Before ETMv3, enabling this causes much extra data to be recorded.
8219 @item @var{branch_output} ... @option{enable} or @option{disable}.
8220 Disable this unless you need to try reconstructing the instruction
8221 trace stream without an image of the code.
8222 @end itemize
8223 @end deffn
8224
8225 @deffn Command {etm trigger_debug} (@option{enable}|@option{disable})
8226 Displays whether ETM triggering debug entry (like a breakpoint) is
8227 enabled or disabled, after optionally modifying that configuration.
8228 The default behaviour is @option{disable}.
8229 Any change takes effect after the next @command{etm start}.
8230
8231 By using script commands to configure ETM registers, you can make the
8232 processor enter debug state automatically when certain conditions,
8233 more complex than supported by the breakpoint hardware, happen.
8234 @end deffn
8235
8236 @subsection ETM Trace Operation
8237
8238 After setting up the ETM, you can use it to collect data.
8239 That data can be exported to files for later analysis.
8240 It can also be parsed with OpenOCD, for basic sanity checking.
8241
8242 To configure what is being traced, you will need to write
8243 various trace registers using @command{reg ETM_*} commands.
8244 For the definitions of these registers, read ARM publication
8245 @emph{IHI 0014, ``Embedded Trace Macrocell, Architecture Specification''}.
8246 Be aware that most of the relevant registers are write-only,
8247 and that ETM resources are limited. There are only a handful
8248 of address comparators, data comparators, counters, and so on.
8249
8250 Examples of scenarios you might arrange to trace include:
8251
8252 @itemize
8253 @item Code flow within a function, @emph{excluding} subroutines
8254 it calls. Use address range comparators to enable tracing
8255 for instruction access within that function's body.
8256 @item Code flow within a function, @emph{including} subroutines
8257 it calls. Use the sequencer and address comparators to activate
8258 tracing on an ``entered function'' state, then deactivate it by
8259 exiting that state when the function's exit code is invoked.
8260 @item Code flow starting at the fifth invocation of a function,
8261 combining one of the above models with a counter.
8262 @item CPU data accesses to the registers for a particular device,
8263 using address range comparators and the ViewData logic.
8264 @item Such data accesses only during IRQ handling, combining the above
8265 model with sequencer triggers which on entry and exit to the IRQ handler.
8266 @item @emph{... more}
8267 @end itemize
8268
8269 At this writing, September 2009, there are no Tcl utility
8270 procedures to help set up any common tracing scenarios.
8271
8272 @deffn Command {etm analyze}
8273 Reads trace data into memory, if it wasn't already present.
8274 Decodes and prints the data that was collected.
8275 @end deffn
8276
8277 @deffn Command {etm dump} filename
8278 Stores the captured trace data in @file{filename}.
8279 @end deffn
8280
8281 @deffn Command {etm image} filename [base_address] [type]
8282 Opens an image file.
8283 @end deffn
8284
8285 @deffn Command {etm load} filename
8286 Loads captured trace data from @file{filename}.
8287 @end deffn
8288
8289 @deffn Command {etm start}
8290 Starts trace data collection.
8291 @end deffn
8292
8293 @deffn Command {etm stop}
8294 Stops trace data collection.
8295 @end deffn
8296
8297 @anchor{traceportdrivers}
8298 @subsection Trace Port Drivers
8299
8300 To use an ETM trace port it must be associated with a driver.
8301
8302 @deffn {Trace Port Driver} dummy
8303 Use the @option{dummy} driver if you are configuring an ETM that's
8304 not connected to anything (on-chip ETB or off-chip trace connector).
8305 @emph{This driver lets OpenOCD talk to the ETM, but it does not expose
8306 any trace data collection.}
8307 @deffn {Config Command} {etm_dummy config} target
8308 Associates the ETM for @var{target} with a dummy driver.
8309 @end deffn
8310 @end deffn
8311
8312 @deffn {Trace Port Driver} etb
8313 Use the @option{etb} driver if you are configuring an ETM
8314 to use on-chip ETB memory.
8315 @deffn {Config Command} {etb config} target etb_tap
8316 Associates the ETM for @var{target} with the ETB at @var{etb_tap}.
8317 You can see the ETB registers using the @command{reg} command.
8318 @end deffn
8319 @deffn Command {etb trigger_percent} [percent]
8320 This displays, or optionally changes, ETB behavior after the
8321 ETM's configured @emph{trigger} event fires.
8322 It controls how much more trace data is saved after the (single)
8323 trace trigger becomes active.
8324
8325 @itemize
8326 @item The default corresponds to @emph{trace around} usage,
8327 recording 50 percent data before the event and the rest
8328 afterwards.
8329 @item The minimum value of @var{percent} is 2 percent,
8330 recording almost exclusively data before the trigger.
8331 Such extreme @emph{trace before} usage can help figure out
8332 what caused that event to happen.
8333 @item The maximum value of @var{percent} is 100 percent,
8334 recording data almost exclusively after the event.
8335 This extreme @emph{trace after} usage might help sort out
8336 how the event caused trouble.
8337 @end itemize
8338 @c REVISIT allow "break" too -- enter debug mode.
8339 @end deffn
8340
8341 @end deffn
8342
8343 @deffn {Trace Port Driver} oocd_trace
8344 This driver isn't available unless OpenOCD was explicitly configured
8345 with the @option{--enable-oocd_trace} option. You probably don't want
8346 to configure it unless you've built the appropriate prototype hardware;
8347 it's @emph{proof-of-concept} software.
8348
8349 Use the @option{oocd_trace} driver if you are configuring an ETM that's
8350 connected to an off-chip trace connector.
8351
8352 @deffn {Config Command} {oocd_trace config} target tty
8353 Associates the ETM for @var{target} with a trace driver which
8354 collects data through the serial port @var{tty}.
8355 @end deffn
8356
8357 @deffn Command {oocd_trace resync}
8358 Re-synchronizes with the capture clock.
8359 @end deffn
8360
8361 @deffn Command {oocd_trace status}
8362 Reports whether the capture clock is locked or not.
8363 @end deffn
8364 @end deffn
8365
8366 @anchor{armcrosstrigger}
8367 @section ARM Cross-Trigger Interface
8368 @cindex CTI
8369
8370 The ARM Cross-Trigger Interface (CTI) is a generic CoreSight component
8371 that connects event sources like tracing components or CPU cores with each
8372 other through a common trigger matrix (CTM). For ARMv8 architecture, a
8373 CTI is mandatory for core run control and each core has an individual
8374 CTI instance attached to it. OpenOCD has limited support for CTI using
8375 the @emph{cti} group of commands.
8376
8377 @deffn Command {cti create} cti_name @option{-dap} dap_name @option{-ap-num} apn @option{-ctibase} base_address
8378 Creates a CTI instance @var{cti_name} on the DAP instance @var{dap_name} on MEM-AP
8379 @var{apn}. The @var{base_address} must match the base address of the CTI
8380 on the respective MEM-AP. All arguments are mandatory. This creates a
8381 new command @command{$cti_name} which is used for various purposes
8382 including additional configuration.
8383 @end deffn
8384
8385 @deffn Command {$cti_name enable} @option{on|off}
8386 Enable (@option{on}) or disable (@option{off}) the CTI.
8387 @end deffn
8388
8389 @deffn Command {$cti_name dump}
8390 Displays a register dump of the CTI.
8391 @end deffn
8392
8393 @deffn Command {$cti_name write } @var{reg_name} @var{value}
8394 Write @var{value} to the CTI register with the symbolic name @var{reg_name}.
8395 @end deffn
8396
8397 @deffn Command {$cti_name read} @var{reg_name}
8398 Print the value read from the CTI register with the symbolic name @var{reg_name}.
8399 @end deffn
8400
8401 @deffn Command {$cti_name testmode} @option{on|off}
8402 Enable (@option{on}) or disable (@option{off}) the integration test mode
8403 of the CTI.
8404 @end deffn
8405
8406 @deffn Command {cti names}
8407 Prints a list of names of all CTI objects created. This command is mainly
8408 useful in TCL scripting.
8409 @end deffn
8410
8411 @section Generic ARM
8412 @cindex ARM
8413
8414 These commands should be available on all ARM processors.
8415 They are available in addition to other core-specific
8416 commands that may be available.
8417
8418 @deffn Command {arm core_state} [@option{arm}|@option{thumb}]
8419 Displays the core_state, optionally changing it to process
8420 either @option{arm} or @option{thumb} instructions.
8421 The target may later be resumed in the currently set core_state.
8422 (Processors may also support the Jazelle state, but
8423 that is not currently supported in OpenOCD.)
8424 @end deffn
8425
8426 @deffn Command {arm disassemble} address [count [@option{thumb}]]
8427 @cindex disassemble
8428 Disassembles @var{count} instructions starting at @var{address}.
8429 If @var{count} is not specified, a single instruction is disassembled.
8430 If @option{thumb} is specified, or the low bit of the address is set,
8431 Thumb2 (mixed 16/32-bit) instructions are used;
8432 else ARM (32-bit) instructions are used.
8433 (Processors may also support the Jazelle state, but
8434 those instructions are not currently understood by OpenOCD.)
8435
8436 Note that all Thumb instructions are Thumb2 instructions,
8437 so older processors (without Thumb2 support) will still
8438 see correct disassembly of Thumb code.
8439 Also, ThumbEE opcodes are the same as Thumb2,
8440 with a handful of exceptions.
8441 ThumbEE disassembly currently has no explicit support.
8442 @end deffn
8443
8444 @deffn Command {arm mcr} pX op1 CRn CRm op2 value
8445 Write @var{value} to a coprocessor @var{pX} register
8446 passing parameters @var{CRn},
8447 @var{CRm}, opcodes @var{opc1} and @var{opc2},
8448 and using the MCR instruction.
8449 (Parameter sequence matches the ARM instruction, but omits
8450 an ARM register.)
8451 @end deffn
8452
8453 @deffn Command {arm mrc} pX coproc op1 CRn CRm op2
8454 Read a coprocessor @var{pX} register passing parameters @var{CRn},
8455 @var{CRm}, opcodes @var{opc1} and @var{opc2},
8456 and the MRC instruction.
8457 Returns the result so it can be manipulated by Jim scripts.
8458 (Parameter sequence matches the ARM instruction, but omits
8459 an ARM register.)
8460 @end deffn
8461
8462 @deffn Command {arm reg}
8463 Display a table of all banked core registers, fetching the current value from every
8464 core mode if necessary.
8465 @end deffn
8466
8467 @deffn Command {arm semihosting} [@option{enable}|@option{disable}]
8468 @cindex ARM semihosting
8469 Display status of semihosting, after optionally changing that status.
8470
8471 Semihosting allows for code executing on an ARM target to use the
8472 I/O facilities on the host computer i.e. the system where OpenOCD
8473 is running. The target application must be linked against a library
8474 implementing the ARM semihosting convention that forwards operation
8475 requests by using a special SVC instruction that is trapped at the
8476 Supervisor Call vector by OpenOCD.
8477 @end deffn
8478
8479 @deffn Command {arm semihosting_cmdline} [@option{enable}|@option{disable}]
8480 @cindex ARM semihosting
8481 Set the command line to be passed to the debugger.
8482
8483 @example
8484 arm semihosting_cmdline argv0 argv1 argv2 ...
8485 @end example
8486
8487 This option lets one set the command line arguments to be passed to
8488 the program. The first argument (argv0) is the program name in a
8489 standard C environment (argv[0]). Depending on the program (not much
8490 programs look at argv[0]), argv0 is ignored and can be any string.
8491 @end deffn
8492
8493 @deffn Command {arm semihosting_fileio} [@option{enable}|@option{disable}]
8494 @cindex ARM semihosting
8495 Display status of semihosting fileio, after optionally changing that
8496 status.
8497
8498 Enabling this option forwards semihosting I/O to GDB process using the
8499 File-I/O remote protocol extension. This is especially useful for
8500 interacting with remote files or displaying console messages in the
8501 debugger.
8502 @end deffn
8503
8504 @deffn Command {arm semihosting_resexit} [@option{enable}|@option{disable}]
8505 @cindex ARM semihosting
8506 Enable resumable SEMIHOSTING_SYS_EXIT.
8507
8508 When SEMIHOSTING_SYS_EXIT is called outside a debug session,
8509 things are simple, the openocd process calls exit() and passes
8510 the value returned by the target.
8511
8512 When SEMIHOSTING_SYS_EXIT is called during a debug session,
8513 by default execution returns to the debugger, leaving the
8514 debugger in a HALT state, similar to the state entered when
8515 encountering a break.
8516
8517 In some use cases, it is useful to have SEMIHOSTING_SYS_EXIT
8518 return normally, as any semihosting call, and do not break
8519 to the debugger.
8520 The standard allows this to happen, but the condition
8521 to trigger it is a bit obscure ("by performing an RDI_Execute
8522 request or equivalent").
8523
8524 To make the SEMIHOSTING_SYS_EXIT call return normally, enable
8525 this option (default: disabled).
8526 @end deffn
8527
8528 @section ARMv4 and ARMv5 Architecture
8529 @cindex ARMv4
8530 @cindex ARMv5
8531
8532 The ARMv4 and ARMv5 architectures are widely used in embedded systems,
8533 and introduced core parts of the instruction set in use today.
8534 That includes the Thumb instruction set, introduced in the ARMv4T
8535 variant.
8536
8537 @subsection ARM7 and ARM9 specific commands
8538 @cindex ARM7
8539 @cindex ARM9
8540
8541 These commands are specific to ARM7 and ARM9 cores, like ARM7TDMI, ARM720T,
8542 ARM9TDMI, ARM920T or ARM926EJ-S.
8543 They are available in addition to the ARM commands,
8544 and any other core-specific commands that may be available.
8545
8546 @deffn Command {arm7_9 dbgrq} [@option{enable}|@option{disable}]
8547 Displays the value of the flag controlling use of the
8548 the EmbeddedIce DBGRQ signal to force entry into debug mode,
8549 instead of breakpoints.
8550 If a boolean parameter is provided, first assigns that flag.
8551
8552 This should be
8553 safe for all but ARM7TDMI-S cores (like NXP LPC).
8554 This feature is enabled by default on most ARM9 cores,
8555 including ARM9TDMI, ARM920T, and ARM926EJ-S.
8556 @end deffn
8557
8558 @deffn Command {arm7_9 dcc_downloads} [@option{enable}|@option{disable}]
8559 @cindex DCC
8560 Displays the value of the flag controlling use of the debug communications
8561 channel (DCC) to write larger (>128 byte) amounts of memory.
8562 If a boolean parameter is provided, first assigns that flag.
8563
8564 DCC downloads offer a huge speed increase, but might be
8565 unsafe, especially with targets running at very low speeds. This command was introduced
8566 with OpenOCD rev. 60, and requires a few bytes of working area.
8567 @end deffn
8568
8569 @deffn Command {arm7_9 fast_memory_access} [@option{enable}|@option{disable}]
8570 Displays the value of the flag controlling use of memory writes and reads
8571 that don't check completion of the operation.
8572 If a boolean parameter is provided, first assigns that flag.
8573
8574 This provides a huge speed increase, especially with USB JTAG
8575 cables (FT2232), but might be unsafe if used with targets running at very low
8576 speeds, like the 32kHz startup clock of an AT91RM9200.
8577 @end deffn
8578
8579 @subsection ARM720T specific commands
8580 @cindex ARM720T
8581
8582 These commands are available to ARM720T based CPUs,
8583 which are implementations of the ARMv4T architecture
8584 based on the ARM7TDMI-S integer core.
8585 They are available in addition to the ARM and ARM7/ARM9 commands.
8586
8587 @deffn Command {arm720t cp15} opcode [value]
8588 @emph{DEPRECATED -- avoid using this.
8589 Use the @command{arm mrc} or @command{arm mcr} commands instead.}
8590
8591 Display cp15 register returned by the ARM instruction @var{opcode};
8592 else if a @var{value} is provided, that value is written to that register.
8593 The @var{opcode} should be the value of either an MRC or MCR instruction.
8594 @end deffn
8595
8596 @subsection ARM9 specific commands
8597 @cindex ARM9
8598
8599 ARM9-family cores are built around ARM9TDMI or ARM9E (including ARM9EJS)
8600 integer processors.
8601 Such cores include the ARM920T, ARM926EJ-S, and ARM966.
8602
8603 @c 9-june-2009: tried this on arm920t, it didn't work.
8604 @c no-params always lists nothing caught, and that's how it acts.
8605 @c 23-oct-2009: doesn't work _consistently_ ... as if the ICE
8606 @c versions have different rules about when they commit writes.
8607
8608 @anchor{arm9vectorcatch}
8609 @deffn Command {arm9 vector_catch} [@option{all}|@option{none}|list]
8610 @cindex vector_catch
8611 Vector Catch hardware provides a sort of dedicated breakpoint
8612 for hardware events such as reset, interrupt, and abort.
8613 You can use this to conserve normal breakpoint resources,
8614 so long as you're not concerned with code that branches directly
8615 to those hardware vectors.
8616
8617 This always finishes by listing the current configuration.
8618 If parameters are provided, it first reconfigures the
8619 vector catch hardware to intercept
8620 @option{all} of the hardware vectors,
8621 @option{none} of them,
8622 or a list with one or more of the following:
8623 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt}
8624 @option{irq} @option{fiq}.
8625 @end deffn
8626
8627 @subsection ARM920T specific commands
8628 @cindex ARM920T
8629
8630 These commands are available to ARM920T based CPUs,
8631 which are implementations of the ARMv4T architecture
8632 built using the ARM9TDMI integer core.
8633 They are available in addition to the ARM, ARM7/ARM9,
8634 and ARM9 commands.
8635
8636 @deffn Command {arm920t cache_info}
8637 Print information about the caches found. This allows to see whether your target
8638 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
8639 @end deffn
8640
8641 @deffn Command {arm920t cp15} regnum [value]
8642 Display cp15 register @var{regnum};
8643 else if a @var{value} is provided, that value is written to that register.
8644 This uses "physical access" and the register number is as
8645 shown in bits 38..33 of table 9-9 in the ARM920T TRM.
8646 (Not all registers can be written.)
8647 @end deffn
8648
8649 @deffn Command {arm920t cp15i} opcode [value [address]]
8650 @emph{DEPRECATED -- avoid using this.
8651 Use the @command{arm mrc} or @command{arm mcr} commands instead.}
8652
8653 Interpreted access using ARM instruction @var{opcode}, which should
8654 be the value of either an MRC or MCR instruction
8655 (as shown tables 9-11, 9-12, and 9-13 in the ARM920T TRM).
8656 If no @var{value} is provided, the result is displayed.
8657 Else if that value is written using the specified @var{address},
8658 or using zero if no other address is provided.
8659 @end deffn
8660
8661 @deffn Command {arm920t read_cache} filename
8662 Dump the content of ICache and DCache to a file named @file{filename}.
8663 @end deffn
8664
8665 @deffn Command {arm920t read_mmu} filename
8666 Dump the content of the ITLB and DTLB to a file named @file{filename}.
8667 @end deffn
8668
8669 @subsection ARM926ej-s specific commands
8670 @cindex ARM926ej-s
8671
8672 These commands are available to ARM926ej-s based CPUs,
8673 which are implementations of the ARMv5TEJ architecture
8674 based on the ARM9EJ-S integer core.
8675 They are available in addition to the ARM, ARM7/ARM9,
8676 and ARM9 commands.
8677
8678 The Feroceon cores also support these commands, although
8679 they are not built from ARM926ej-s designs.
8680
8681 @deffn Command {arm926ejs cache_info}
8682 Print information about the caches found.
8683 @end deffn
8684
8685 @subsection ARM966E specific commands
8686 @cindex ARM966E
8687
8688 These commands are available to ARM966 based CPUs,
8689 which are implementations of the ARMv5TE architecture.
8690 They are available in addition to the ARM, ARM7/ARM9,
8691 and ARM9 commands.
8692
8693 @deffn Command {arm966e cp15} regnum [value]
8694 Display cp15 register @var{regnum};
8695 else if a @var{value} is provided, that value is written to that register.
8696 The six bit @var{regnum} values are bits 37..32 from table 7-2 of the
8697 ARM966E-S TRM.
8698 There is no current control over bits 31..30 from that table,
8699 as required for BIST support.
8700 @end deffn
8701
8702 @subsection XScale specific commands
8703 @cindex XScale
8704
8705 Some notes about the debug implementation on the XScale CPUs:
8706
8707 The XScale CPU provides a special debug-only mini-instruction cache
8708 (mini-IC) in which exception vectors and target-resident debug handler
8709 code are placed by OpenOCD. In order to get access to the CPU, OpenOCD
8710 must point vector 0 (the reset vector) to the entry of the debug
8711 handler. However, this means that the complete first cacheline in the
8712 mini-IC is marked valid, which makes the CPU fetch all exception
8713 handlers from the mini-IC, ignoring the code in RAM.
8714
8715 To address this situation, OpenOCD provides the @code{xscale
8716 vector_table} command, which allows the user to explicitly write
8717 individual entries to either the high or low vector table stored in
8718 the mini-IC.
8719
8720 It is recommended to place a pc-relative indirect branch in the vector
8721 table, and put the branch destination somewhere in memory. Doing so
8722 makes sure the code in the vector table stays constant regardless of
8723 code layout in memory:
8724 @example
8725 _vectors:
8726 ldr pc,[pc,#0x100-8]
8727 ldr pc,[pc,#0x100-8]
8728 ldr pc,[pc,#0x100-8]
8729 ldr pc,[pc,#0x100-8]
8730 ldr pc,[pc,#0x100-8]
8731 ldr pc,[pc,#0x100-8]
8732 ldr pc,[pc,#0x100-8]
8733 ldr pc,[pc,#0x100-8]
8734 .org 0x100
8735 .long real_reset_vector
8736 .long real_ui_handler
8737 .long real_swi_handler
8738 .long real_pf_abort
8739 .long real_data_abort
8740 .long 0 /* unused */
8741 .long real_irq_handler
8742 .long real_fiq_handler
8743 @end example
8744
8745 Alternatively, you may choose to keep some or all of the mini-IC
8746 vector table entries synced with those written to memory by your
8747 system software. The mini-IC can not be modified while the processor
8748 is executing, but for each vector table entry not previously defined
8749 using the @code{xscale vector_table} command, OpenOCD will copy the
8750 value from memory to the mini-IC every time execution resumes from a
8751 halt. This is done for both high and low vector tables (although the
8752 table not in use may not be mapped to valid memory, and in this case
8753 that copy operation will silently fail). This means that you will
8754 need to briefly halt execution at some strategic point during system
8755 start-up; e.g., after the software has initialized the vector table,
8756 but before exceptions are enabled. A breakpoint can be used to
8757 accomplish this once the appropriate location in the start-up code has
8758 been identified. A watchpoint over the vector table region is helpful
8759 in finding the location if you're not sure. Note that the same
8760 situation exists any time the vector table is modified by the system
8761 software.
8762
8763 The debug handler must be placed somewhere in the address space using
8764 the @code{xscale debug_handler} command. The allowed locations for the
8765 debug handler are either (0x800 - 0x1fef800) or (0xfe000800 -
8766 0xfffff800). The default value is 0xfe000800.
8767
8768 XScale has resources to support two hardware breakpoints and two
8769 watchpoints. However, the following restrictions on watchpoint
8770 functionality apply: (1) the value and mask arguments to the @code{wp}
8771 command are not supported, (2) the watchpoint length must be a
8772 power of two and not less than four, and can not be greater than the
8773 watchpoint address, and (3) a watchpoint with a length greater than
8774 four consumes all the watchpoint hardware resources. This means that
8775 at any one time, you can have enabled either two watchpoints with a
8776 length of four, or one watchpoint with a length greater than four.
8777
8778 These commands are available to XScale based CPUs,
8779 which are implementations of the ARMv5TE architecture.
8780
8781 @deffn Command {xscale analyze_trace}
8782 Displays the contents of the trace buffer.
8783 @end deffn
8784
8785 @deffn Command {xscale cache_clean_address} address
8786 Changes the address used when cleaning the data cache.
8787 @end deffn
8788
8789 @deffn Command {xscale cache_info}
8790 Displays information about the CPU caches.
8791 @end deffn
8792
8793 @deffn Command {xscale cp15} regnum [value]
8794 Display cp15 register @var{regnum};
8795 else if a @var{value} is provided, that value is written to that register.
8796 @end deffn
8797
8798 @deffn Command {xscale debug_handler} target address
8799 Changes the address used for the specified target's debug handler.
8800 @end deffn
8801
8802 @deffn Command {xscale dcache} [@option{enable}|@option{disable}]
8803 Enables or disable the CPU's data cache.
8804 @end deffn
8805
8806 @deffn Command {xscale dump_trace} filename
8807 Dumps the raw contents of the trace buffer to @file{filename}.
8808 @end deffn
8809
8810 @deffn Command {xscale icache} [@option{enable}|@option{disable}]
8811 Enables or disable the CPU's instruction cache.
8812 @end deffn
8813
8814 @deffn Command {xscale mmu} [@option{enable}|@option{disable}]
8815 Enables or disable the CPU's memory management unit.
8816 @end deffn
8817
8818 @deffn Command {xscale trace_buffer} [@option{enable}|@option{disable} [@option{fill} [n] | @option{wrap}]]
8819 Displays the trace buffer status, after optionally
8820 enabling or disabling the trace buffer
8821 and modifying how it is emptied.
8822 @end deffn
8823
8824 @deffn Command {xscale trace_image} filename [offset [type]]
8825 Opens a trace image from @file{filename}, optionally rebasing
8826 its segment addresses by @var{offset}.
8827 The image @var{type} may be one of
8828 @option{bin} (binary), @option{ihex} (Intel hex),
8829 @option{elf} (ELF file), @option{s19} (Motorola s19),
8830 @option{mem}, or @option{builder}.
8831 @end deffn
8832
8833 @anchor{xscalevectorcatch}
8834 @deffn Command {xscale vector_catch} [mask]
8835 @cindex vector_catch
8836 Display a bitmask showing the hardware vectors to catch.
8837 If the optional parameter is provided, first set the bitmask to that value.
8838
8839 The mask bits correspond with bit 16..23 in the DCSR:
8840 @example
8841 0x01 Trap Reset
8842 0x02 Trap Undefined Instructions
8843 0x04 Trap Software Interrupt
8844 0x08 Trap Prefetch Abort
8845 0x10 Trap Data Abort
8846 0x20 reserved
8847 0x40 Trap IRQ
8848 0x80 Trap FIQ
8849 @end example
8850 @end deffn
8851
8852 @deffn Command {xscale vector_table} [(@option{low}|@option{high}) index value]
8853 @cindex vector_table
8854
8855 Set an entry in the mini-IC vector table. There are two tables: one for
8856 low vectors (at 0x00000000), and one for high vectors (0xFFFF0000), each
8857 holding the 8 exception vectors. @var{index} can be 1-7, because vector 0
8858 points to the debug handler entry and can not be overwritten.
8859 @var{value} holds the 32-bit opcode that is placed in the mini-IC.
8860
8861 Without arguments, the current settings are displayed.
8862
8863 @end deffn
8864
8865 @section ARMv6 Architecture
8866 @cindex ARMv6
8867
8868 @subsection ARM11 specific commands
8869 @cindex ARM11
8870
8871 @deffn Command {arm11 memwrite burst} [@option{enable}|@option{disable}]
8872 Displays the value of the memwrite burst-enable flag,
8873 which is enabled by default.
8874 If a boolean parameter is provided, first assigns that flag.
8875 Burst writes are only used for memory writes larger than 1 word.
8876 They improve performance by assuming that the CPU has read each data
8877 word over JTAG and completed its write before the next word arrives,
8878 instead of polling for a status flag to verify that completion.
8879 This is usually safe, because JTAG runs much slower than the CPU.
8880 @end deffn
8881
8882 @deffn Command {arm11 memwrite error_fatal} [@option{enable}|@option{disable}]
8883 Displays the value of the memwrite error_fatal flag,
8884 which is enabled by default.
8885 If a boolean parameter is provided, first assigns that flag.
8886 When set, certain memory write errors cause earlier transfer termination.
8887 @end deffn
8888
8889 @deffn Command {arm11 step_irq_enable} [@option{enable}|@option{disable}]
8890 Displays the value of the flag controlling whether
8891 IRQs are enabled during single stepping;
8892 they are disabled by default.
8893 If a boolean parameter is provided, first assigns that.
8894 @end deffn
8895
8896 @deffn Command {arm11 vcr} [value]
8897 @cindex vector_catch
8898 Displays the value of the @emph{Vector Catch Register (VCR)},
8899 coprocessor 14 register 7.
8900 If @var{value} is defined, first assigns that.
8901
8902 Vector Catch hardware provides dedicated breakpoints
8903 for certain hardware events.
8904 The specific bit values are core-specific (as in fact is using
8905 coprocessor 14 register 7 itself) but all current ARM11
8906 cores @emph{except the ARM1176} use the same six bits.
8907 @end deffn
8908
8909 @section ARMv7 and ARMv8 Architecture
8910 @cindex ARMv7
8911 @cindex ARMv8
8912
8913 @subsection ARMv7-A specific commands
8914 @cindex Cortex-A
8915
8916 @deffn Command {cortex_a cache_info}
8917 display information about target caches
8918 @end deffn
8919
8920 @deffn Command {cortex_a dacrfixup [@option{on}|@option{off}]}
8921 Work around issues with software breakpoints when the program text is
8922 mapped read-only by the operating system. This option sets the CP15 DACR
8923 to "all-manager" to bypass MMU permission checks on memory access.
8924 Defaults to 'off'.
8925 @end deffn
8926
8927 @deffn Command {cortex_a dbginit}
8928 Initialize core debug
8929 Enables debug by unlocking the Software Lock and clearing sticky powerdown indications
8930 @end deffn
8931
8932 @deffn Command {cortex_a smp_off}
8933 Disable SMP mode
8934 @end deffn
8935
8936 @deffn Command {cortex_a smp_on}
8937 Enable SMP mode
8938 @end deffn
8939
8940 @deffn Command {cortex_a smp_gdb} [core_id]
8941 Display/set the current core displayed in GDB
8942 @end deffn
8943
8944 @deffn Command {cortex_a maskisr} [@option{on}|@option{off}]
8945 Selects whether interrupts will be processed when single stepping
8946 @end deffn
8947
8948 @deffn Command {cache_config l2x} [base way]
8949 configure l2x cache
8950 @end deffn
8951
8952 @deffn Command {cortex_a mmu dump} [@option{0}|@option{1}|@option{addr} address [@option{num_entries}]]
8953 Dump the MMU translation table from TTB0 or TTB1 register, or from physical
8954 memory location @var{address}. When dumping the table from @var{address}, print at most
8955 @var{num_entries} page table entries. @var{num_entries} is optional, if omitted, the maximum
8956 possible (4096) entries are printed.
8957 @end deffn
8958
8959 @subsection ARMv7-R specific commands
8960 @cindex Cortex-R
8961
8962 @deffn Command {cortex_r dbginit}
8963 Initialize core debug
8964 Enables debug by unlocking the Software Lock and clearing sticky powerdown indications
8965 @end deffn
8966
8967 @deffn Command {cortex_r maskisr} [@option{on}|@option{off}]
8968 Selects whether interrupts will be processed when single stepping
8969 @end deffn
8970
8971
8972 @subsection ARMv7-M specific commands
8973 @cindex tracing
8974 @cindex SWO
8975 @cindex SWV
8976 @cindex TPIU
8977 @cindex ITM
8978 @cindex ETM
8979
8980 @deffn Command {tpiu config} (@option{disable} | ((@option{external} | @option{internal (@var{filename} | -)}) @
8981 (@option{sync @var{port_width}} | ((@option{manchester} | @option{uart}) @var{formatter_enable})) @
8982 @var{TRACECLKIN_freq} [@var{trace_freq}]))
8983
8984 ARMv7-M architecture provides several modules to generate debugging
8985 information internally (ITM, DWT and ETM). Their output is directed
8986 through TPIU to be captured externally either on an SWO pin (this
8987 configuration is called SWV) or on a synchronous parallel trace port.
8988
8989 This command configures the TPIU module of the target and, if internal
8990 capture mode is selected, starts to capture trace output by using the
8991 debugger adapter features.
8992
8993 Some targets require additional actions to be performed in the
8994 @b{trace-config} handler for trace port to be activated.
8995
8996 Command options:
8997 @itemize @minus
8998 @item @option{disable} disable TPIU handling;
8999 @item @option{external} configure TPIU to let user capture trace
9000 output externally (with an additional UART or logic analyzer hardware);
9001 @item @option{internal @var{filename}} configure TPIU and debug adapter to
9002 gather trace data and append it to @var{filename} (which can be
9003 either a regular file or a named pipe);
9004 @item @option{internal -} configure TPIU and debug adapter to
9005 gather trace data, but not write to any file. Useful in conjunction with the @command{tcl_trace} command;
9006 @item @option{sync @var{port_width}} use synchronous parallel trace output
9007 mode, and set port width to @var{port_width};
9008 @item @option{manchester} use asynchronous SWO mode with Manchester
9009 coding;
9010 @item @option{uart} use asynchronous SWO mode with NRZ (same as
9011 regular UART 8N1) coding;
9012 @item @var{formatter_enable} is @option{on} or @option{off} to enable
9013 or disable TPIU formatter which needs to be used when both ITM and ETM
9014 data is to be output via SWO;
9015 @item @var{TRACECLKIN_freq} this should be specified to match target's
9016 current TRACECLKIN frequency (usually the same as HCLK);
9017 @item @var{trace_freq} trace port frequency. Can be omitted in
9018 internal mode to let the adapter driver select the maximum supported
9019 rate automatically.
9020 @end itemize
9021
9022 Example usage:
9023 @enumerate
9024 @item STM32L152 board is programmed with an application that configures
9025 PLL to provide core clock with 24MHz frequency; to use ITM output it's
9026 enough to:
9027 @example
9028 #include <libopencm3/cm3/itm.h>
9029 ...
9030 ITM_STIM8(0) = c;
9031 ...
9032 @end example
9033 (the most obvious way is to use the first stimulus port for printf,
9034 for that this ITM_STIM8 assignment can be used inside _write(); to make it
9035 blocking to avoid data loss, add @code{while (!(ITM_STIM8(0) &
9036 ITM_STIM_FIFOREADY));});
9037 @item An FT2232H UART is connected to the SWO pin of the board;
9038 @item Commands to configure UART for 12MHz baud rate:
9039 @example
9040 $ setserial /dev/ttyUSB1 spd_cust divisor 5
9041 $ stty -F /dev/ttyUSB1 38400
9042 @end example
9043 (FT2232H's base frequency is 60MHz, spd_cust allows to alias 38400
9044 baud with our custom divisor to get 12MHz)
9045 @item @code{itmdump -f /dev/ttyUSB1 -d1}
9046 @item OpenOCD invocation line:
9047 @example
9048 openocd -f interface/stlink.cfg \
9049 -c "transport select hla_swd" \
9050 -f target/stm32l1.cfg \
9051 -c "tpiu config external uart off 24000000 12000000"
9052 @end example
9053 @end enumerate
9054 @end deffn
9055
9056 @deffn Command {itm port} @var{port} (@option{0}|@option{1}|@option{on}|@option{off})
9057 Enable or disable trace output for ITM stimulus @var{port} (counting
9058 from 0). Port 0 is enabled on target creation automatically.
9059 @end deffn
9060
9061 @deffn Command {itm ports} (@option{0}|@option{1}|@option{on}|@option{off})
9062 Enable or disable trace output for all ITM stimulus ports.
9063 @end deffn
9064
9065 @subsection Cortex-M specific commands
9066 @cindex Cortex-M
9067
9068 @deffn Command {cortex_m maskisr} (@option{auto}|@option{on}|@option{off})
9069 Control masking (disabling) interrupts during target step/resume.
9070
9071 The @option{auto} option handles interrupts during stepping in a way that they
9072 get served but don't disturb the program flow. The step command first allows
9073 pending interrupt handlers to execute, then disables interrupts and steps over
9074 the next instruction where the core was halted. After the step interrupts
9075 are enabled again. If the interrupt handlers don't complete within 500ms,
9076 the step command leaves with the core running.
9077
9078 Note that a free hardware (FPB) breakpoint is required for the @option{auto}
9079 option. If no breakpoint is available at the time of the step, then the step
9080 is taken with interrupts enabled, i.e. the same way the @option{off} option
9081 does.
9082
9083 Default is @option{auto}.
9084 @end deffn
9085
9086 @deffn Command {cortex_m vector_catch} [@option{all}|@option{none}|list]
9087 @cindex vector_catch
9088 Vector Catch hardware provides dedicated breakpoints
9089 for certain hardware events.
9090
9091 Parameters request interception of
9092 @option{all} of these hardware event vectors,
9093 @option{none} of them,
9094 or one or more of the following:
9095 @option{hard_err} for a HardFault exception;
9096 @option{mm_err} for a MemManage exception;
9097 @option{bus_err} for a BusFault exception;
9098 @option{irq_err},
9099 @option{state_err},
9100 @option{chk_err}, or
9101 @option{nocp_err} for various UsageFault exceptions; or
9102 @option{reset}.
9103 If NVIC setup code does not enable them,
9104 MemManage, BusFault, and UsageFault exceptions
9105 are mapped to HardFault.
9106 UsageFault checks for
9107 divide-by-zero and unaligned access
9108 must also be explicitly enabled.
9109
9110 This finishes by listing the current vector catch configuration.
9111 @end deffn
9112
9113 @deffn Command {cortex_m reset_config} (@option{sysresetreq}|@option{vectreset})
9114 Control reset handling if hardware srst is not fitted
9115 @xref{reset_config,,reset_config}.
9116
9117 @itemize @minus
9118 @item @option{sysresetreq} use AIRCR SYSRESETREQ to reset system.
9119 @item @option{vectreset} use AIRCR VECTRESET to reset system (default).
9120 @end itemize
9121
9122 Using @option{vectreset} is a safe option for Cortex-M3, M4 and M7 cores.
9123 This however has the disadvantage of only resetting the core, all peripherals
9124 are unaffected. A solution would be to use a @code{reset-init} event handler
9125 to manually reset the peripherals.
9126 @xref{targetevents,,Target Events}.
9127
9128 Cortex-M0, M0+ and M1 do not support @option{vectreset}, use @option{sysresetreq}
9129 instead.
9130 @end deffn
9131
9132 @subsection ARMv8-A specific commands
9133 @cindex ARMv8-A
9134 @cindex aarch64
9135
9136 @deffn Command {aarch64 cache_info}
9137 Display information about target caches
9138 @end deffn
9139
9140 @deffn Command {aarch64 dbginit}
9141 This command enables debugging by clearing the OS Lock and sticky power-down and reset
9142 indications. It also establishes the expected, basic cross-trigger configuration the aarch64
9143 target code relies on. In a configuration file, the command would typically be called from a
9144 @code{reset-end} or @code{reset-deassert-post} handler, to re-enable debugging after a system reset.
9145 However, normally it is not necessary to use the command at all.
9146 @end deffn
9147
9148 @deffn Command {aarch64 smp_on|smp_off}
9149 Enable and disable SMP handling. The state of SMP handling influences the way targets in an SMP group
9150 are handled by the run control. With SMP handling enabled, issuing halt or resume to one core will trigger
9151 halting or resuming of all cores in the group. The command @code{target smp} defines which targets are in the SMP
9152 group. With SMP handling disabled, all targets need to be treated individually.
9153 @end deffn
9154
9155 @deffn Command {aarch64 maskisr} [@option{on}|@option{off}]
9156 Selects whether interrupts will be processed when single stepping. The default configuration is
9157 @option{on}.
9158 @end deffn
9159
9160 @section EnSilica eSi-RISC Architecture
9161
9162 eSi-RISC is a highly configurable microprocessor architecture for embedded systems
9163 provided by EnSilica. (See: @url{http://www.ensilica.com/risc-ip/}.)
9164
9165 @subsection eSi-RISC Configuration
9166
9167 @deffn Command {esirisc cache_arch} (@option{harvard}|@option{von_neumann})
9168 Configure the caching architecture. Targets with the @code{UNIFIED_ADDRESS_SPACE}
9169 option disabled employ a Harvard architecture. By default, @option{von_neumann} is assumed.
9170 @end deffn
9171
9172 @deffn Command {esirisc hwdc} (@option{all}|@option{none}|mask ...)
9173 Configure hardware debug control. The HWDC register controls which exceptions return
9174 control back to the debugger. Possible masks are @option{all}, @option{none},
9175 @option{reset}, @option{interrupt}, @option{syscall}, @option{error}, and @option{debug}.
9176 By default, @option{reset}, @option{error}, and @option{debug} are enabled.
9177 @end deffn
9178
9179 @subsection eSi-RISC Operation
9180
9181 @deffn Command {esirisc flush_caches}
9182 Flush instruction and data caches. This command requires that the target is halted
9183 when the command is issued and configured with an instruction or data cache.
9184 @end deffn
9185
9186 @subsection eSi-Trace Configuration
9187
9188 eSi-RISC targets may be configured with support for instruction tracing. Trace
9189 data may be written to an in-memory buffer or FIFO. If a FIFO is configured, DMA
9190 is typically employed to move trace data off-device using a high-speed
9191 peripheral (eg. SPI). Collected trace data is encoded in one of three different
9192 formats. At a minimum, @command{esirisc trace buffer} or @command{esirisc trace
9193 fifo} must be issued along with @command{esirisc trace format} before trace data
9194 can be collected.
9195
9196 OpenOCD provides rudimentary analysis of collected trace data. If more detail is
9197 needed, collected trace data can be dumped to a file and processed by external
9198 tooling.
9199
9200 @quotation Issues
9201 OpenOCD is unable to process trace data sent to a FIFO. A potential workaround
9202 for this issue is to configure DMA to copy trace data to an in-memory buffer,
9203 which can then be passed to the @command{esirisc trace analyze} and
9204 @command{esirisc trace dump} commands.
9205
9206 It is possible to corrupt trace data when using a FIFO if the peripheral
9207 responsible for draining data from the FIFO is not fast enough. This can be
9208 managed by enabling flow control, however this can impact timing-sensitive
9209 software operation on the CPU.
9210 @end quotation
9211
9212 @deffn Command {esirisc trace buffer} address size [@option{wrap}]
9213 Configure trace buffer using the provided address and size. If the @option{wrap}
9214 option is specified, trace collection will continue once the end of the buffer
9215 is reached. By default, wrap is disabled.
9216 @end deffn
9217
9218 @deffn Command {esirisc trace fifo} address
9219 Configure trace FIFO using the provided address.
9220 @end deffn
9221
9222 @deffn Command {esirisc trace flow_control} (@option{enable}|@option{disable})
9223 Enable or disable stalling the CPU to collect trace data. By default, flow
9224 control is disabled.
9225 @end deffn
9226
9227 @deffn Command {esirisc trace format} (@option{full}|@option{branch}|@option{icache}) pc_bits
9228 Configure trace format and number of PC bits to be captured. @option{pc_bits}
9229 must be within 1 and 31 as the LSB is not collected. If external tooling is used
9230 to analyze collected trace data, these values must match.
9231
9232 Supported trace formats:
9233 @itemize
9234 @item @option{full} capture full trace data, allowing execution history and
9235 timing to be determined.
9236 @item @option{branch} capture taken branch instructions and branch target
9237 addresses.
9238 @item @option{icache} capture instruction cache misses.
9239 @end itemize
9240 @end deffn
9241
9242 @deffn Command {esirisc trace trigger start} (@option{condition}) [start_data start_mask]
9243 Configure trigger start condition using the provided start data and mask. A
9244 brief description of each condition is provided below; for more detail on how
9245 these values are used, see the eSi-RISC Architecture Manual.
9246
9247 Supported conditions:
9248 @itemize
9249 @item @option{none} manual tracing (see @command{esirisc trace start}).
9250 @item @option{pc} start tracing if the PC matches start data and mask.
9251 @item @option{load} start tracing if the effective address of a load
9252 instruction matches start data and mask.
9253 @item @option{store} start tracing if the effective address of a store
9254 instruction matches start data and mask.
9255 @item @option{exception} start tracing if the EID of an exception matches start
9256 data and mask.
9257 @item @option{eret} start tracing when an @code{ERET} instruction is executed.
9258 @item @option{wait} start tracing when a @code{WAIT} instruction is executed.
9259 @item @option{stop} start tracing when a @code{STOP} instruction is executed.
9260 @item @option{high} start tracing when an external signal is a logical high.
9261 @item @option{low} start tracing when an external signal is a logical low.
9262 @end itemize
9263 @end deffn
9264
9265 @deffn Command {esirisc trace trigger stop} (@option{condition}) [stop_data stop_mask]
9266 Configure trigger stop condition using the provided stop data and mask. A brief
9267 description of each condition is provided below; for more detail on how these
9268 values are used, see the eSi-RISC Architecture Manual.
9269
9270 Supported conditions:
9271 @itemize
9272 @item @option{none} manual tracing (see @command{esirisc trace stop}).
9273 @item @option{pc} stop tracing if the PC matches stop data and mask.
9274 @item @option{load} stop tracing if the effective address of a load
9275 instruction matches stop data and mask.
9276 @item @option{store} stop tracing if the effective address of a store
9277 instruction matches stop data and mask.
9278 @item @option{exception} stop tracing if the EID of an exception matches stop
9279 data and mask.
9280 @item @option{eret} stop tracing when an @code{ERET} instruction is executed.
9281 @item @option{wait} stop tracing when a @code{WAIT} instruction is executed.
9282 @item @option{stop} stop tracing when a @code{STOP} instruction is executed.
9283 @end itemize
9284 @end deffn
9285
9286 @deffn Command {esirisc trace trigger delay} (@option{trigger}) [cycles]
9287 Configure trigger start/stop delay in clock cycles.
9288
9289 Supported triggers:
9290 @itemize
9291 @item @option{none} no delay to start or stop collection.
9292 @item @option{start} delay @option{cycles} after trigger to start collection.
9293 @item @option{stop} delay @option{cycles} after trigger to stop collection.
9294 @item @option{both} delay @option{cycles} after both triggers to start or stop
9295 collection.
9296 @end itemize
9297 @end deffn
9298
9299 @subsection eSi-Trace Operation
9300
9301 @deffn Command {esirisc trace init}
9302 Initialize trace collection. This command must be called any time the
9303 configuration changes. If an trace buffer has been configured, the contents will
9304 be overwritten when trace collection starts.
9305 @end deffn
9306
9307 @deffn Command {esirisc trace info}
9308 Display trace configuration.
9309 @end deffn
9310
9311 @deffn Command {esirisc trace status}
9312 Display trace collection status.
9313 @end deffn
9314
9315 @deffn Command {esirisc trace start}
9316 Start manual trace collection.
9317 @end deffn
9318
9319 @deffn Command {esirisc trace stop}
9320 Stop manual trace collection.
9321 @end deffn
9322
9323 @deffn Command {esirisc trace analyze} [address size]
9324 Analyze collected trace data. This command may only be used if a trace buffer
9325 has been configured. If a trace FIFO has been configured, trace data must be
9326 copied to an in-memory buffer identified by the @option{address} and
9327 @option{size} options using DMA.
9328 @end deffn
9329
9330 @deffn Command {esirisc trace dump} [address size] @file{filename}
9331 Dump collected trace data to file. This command may only be used if a trace
9332 buffer has been configured. If a trace FIFO has been configured, trace data must
9333 be copied to an in-memory buffer identified by the @option{address} and
9334 @option{size} options using DMA.
9335 @end deffn
9336
9337 @section Intel Architecture
9338
9339 Intel Quark X10xx is the first product in the Quark family of SoCs. It is an IA-32
9340 (Pentium x86 ISA) compatible SoC. The core CPU in the X10xx is codenamed Lakemont.
9341 Lakemont version 1 (LMT1) is used in X10xx. The CPU TAP (Lakemont TAP) is used for
9342 software debug and the CLTAP is used for SoC level operations.
9343 Useful docs are here: https://communities.intel.com/community/makers/documentation
9344 @itemize
9345 @item Intel Quark SoC X1000 OpenOCD/GDB/Eclipse App Note (web search for doc num 330015)
9346 @item Intel Quark SoC X1000 Debug Operations User Guide (web search for doc num 329866)
9347 @item Intel Quark SoC X1000 Datasheet (web search for doc num 329676)
9348 @end itemize
9349
9350 @subsection x86 32-bit specific commands
9351 The three main address spaces for x86 are memory, I/O and configuration space.
9352 These commands allow a user to read and write to the 64Kbyte I/O address space.
9353
9354 @deffn Command {x86_32 idw} address
9355 Display the contents of a 32-bit I/O port from address range 0x0000 - 0xffff.
9356 @end deffn
9357
9358 @deffn Command {x86_32 idh} address
9359 Display the contents of a 16-bit I/O port from address range 0x0000 - 0xffff.
9360 @end deffn
9361
9362 @deffn Command {x86_32 idb} address
9363 Display the contents of a 8-bit I/O port from address range 0x0000 - 0xffff.
9364 @end deffn
9365
9366 @deffn Command {x86_32 iww} address
9367 Write the contents of a 32-bit I/O port to address range 0x0000 - 0xffff.
9368 @end deffn
9369
9370 @deffn Command {x86_32 iwh} address
9371 Write the contents of a 16-bit I/O port to address range 0x0000 - 0xffff.
9372 @end deffn
9373
9374 @deffn Command {x86_32 iwb} address
9375 Write the contents of a 8-bit I/O port to address range 0x0000 - 0xffff.
9376 @end deffn
9377
9378 @section OpenRISC Architecture
9379
9380 The OpenRISC CPU is a soft core. It is used in a programmable SoC which can be
9381 configured with any of the TAP / Debug Unit available.
9382
9383 @subsection TAP and Debug Unit selection commands
9384 @deffn Command {tap_select} (@option{vjtag}|@option{mohor}|@option{xilinx_bscan})
9385 Select between the Altera Virtual JTAG , Xilinx Virtual JTAG and Mohor TAP.
9386 @end deffn
9387 @deffn Command {du_select} (@option{adv}|@option{mohor}) [option]
9388 Select between the Advanced Debug Interface and the classic one.
9389
9390 An option can be passed as a second argument to the debug unit.
9391
9392 When using the Advanced Debug Interface, option = 1 means the RTL core is
9393 configured with ADBG_USE_HISPEED = 1. This configuration skips status checking
9394 between bytes while doing read or write bursts.
9395 @end deffn
9396
9397 @subsection Registers commands
9398 @deffn Command {addreg} [name] [address] [feature] [reg_group]
9399 Add a new register in the cpu register list. This register will be
9400 included in the generated target descriptor file.
9401
9402 @strong{[feature]} must be "org.gnu.gdb.or1k.group[0..10]".
9403
9404 @strong{[reg_group]} can be anything. The default register list defines "system",
9405 "dmmu", "immu", "dcache", "icache", "mac", "debug", "perf", "power", "pic"
9406 and "timer" groups.
9407
9408 @emph{example:}
9409 @example
9410 addreg rtest 0x1234 org.gnu.gdb.or1k.group0 system
9411 @end example
9412
9413
9414 @end deffn
9415 @deffn Command {readgroup} (@option{group})
9416 Display all registers in @emph{group}.
9417
9418 @emph{group} can be "system",
9419 "dmmu", "immu", "dcache", "icache", "mac", "debug", "perf", "power", "pic",
9420 "timer" or any new group created with addreg command.
9421 @end deffn
9422
9423 @section RISC-V Architecture
9424
9425 @uref{http://riscv.org/, RISC-V} is a free and open ISA. OpenOCD supports JTAG
9426 debug of RV32 and RV64 cores in heterogeneous multicore systems of up to 32
9427 harts. (It's possible to increase this limit to 1024 by changing
9428 RISCV_MAX_HARTS in riscv.h.) OpenOCD primarily supports 0.13 of the RISC-V
9429 Debug Specification, but there is also support for legacy targets that
9430 implement version 0.11.
9431
9432 @subsection RISC-V Terminology
9433
9434 A @emph{hart} is a hardware thread. A hart may share resources (eg. FPU) with
9435 another hart, or may be a separate core. RISC-V treats those the same, and
9436 OpenOCD exposes each hart as a separate core.
9437
9438 @subsection RISC-V Debug Configuration Commands
9439
9440 @deffn Command {riscv expose_csrs} n0[-m0][,n1[-m1]]...
9441 Configure a list of inclusive ranges for CSRs to expose in addition to the
9442 standard ones. This must be executed before `init`.
9443
9444 By default OpenOCD attempts to expose only CSRs that are mentioned in a spec,
9445 and then only if the corresponding extension appears to be implemented. This
9446 command can be used if OpenOCD gets this wrong, or a target implements custom
9447 CSRs.
9448 @end deffn
9449
9450 @deffn Command {riscv set_command_timeout_sec} [seconds]
9451 Set the wall-clock timeout (in seconds) for individual commands. The default
9452 should work fine for all but the slowest targets (eg. simulators).
9453 @end deffn
9454
9455 @deffn Command {riscv set_reset_timeout_sec} [seconds]
9456 Set the maximum time to wait for a hart to come out of reset after reset is
9457 deasserted.
9458 @end deffn
9459
9460 @deffn Command {riscv set_scratch_ram} none|[address]
9461 Set the address of 16 bytes of scratch RAM the debugger can use, or 'none'.
9462 This is used to access 64-bit floating point registers on 32-bit targets.
9463 @end deffn
9464
9465 @deffn Command {riscv set_prefer_sba} on|off
9466 When on, prefer to use System Bus Access to access memory. When off, prefer to
9467 use the Program Buffer to access memory.
9468 @end deffn
9469
9470 @subsection RISC-V Authentication Commands
9471
9472 The following commands can be used to authenticate to a RISC-V system. Eg. a
9473 trivial challenge-response protocol could be implemented as follows in a
9474 configuration file, immediately following @command{init}:
9475 @example
9476 set challenge [ocd_riscv authdata_read]
9477 riscv authdata_write [expr $challenge + 1]
9478 @end example
9479
9480 @deffn Command {riscv authdata_read}
9481 Return the 32-bit value read from authdata. Note that to get read value back in
9482 a TCL script, it needs to be invoked as @command{ocd_riscv authdata_read}.
9483 @end deffn
9484
9485 @deffn Command {riscv authdata_write} value
9486 Write the 32-bit value to authdata.
9487 @end deffn
9488
9489 @subsection RISC-V DMI Commands
9490
9491 The following commands allow direct access to the Debug Module Interface, which
9492 can be used to interact with custom debug features.
9493
9494 @deffn Command {riscv dmi_read}
9495 Perform a 32-bit DMI read at address, returning the value. Note that to get
9496 read value back in a TCL script, it needs to be invoked as @command{ocd_riscv
9497 dmi_read}.
9498 @end deffn
9499
9500 @deffn Command {riscv dmi_write} address value
9501 Perform a 32-bit DMI write of value at address.
9502 @end deffn
9503
9504 @anchor{softwaredebugmessagesandtracing}
9505 @section Software Debug Messages and Tracing
9506 @cindex Linux-ARM DCC support
9507 @cindex tracing
9508 @cindex libdcc
9509 @cindex DCC
9510 OpenOCD can process certain requests from target software, when
9511 the target uses appropriate libraries.
9512 The most powerful mechanism is semihosting, but there is also
9513 a lighter weight mechanism using only the DCC channel.
9514
9515 Currently @command{target_request debugmsgs}
9516 is supported only for @option{arm7_9} and @option{cortex_m} cores.
9517 These messages are received as part of target polling, so
9518 you need to have @command{poll on} active to receive them.
9519 They are intrusive in that they will affect program execution
9520 times. If that is a problem, @pxref{armhardwaretracing,,ARM Hardware Tracing}.
9521
9522 See @file{libdcc} in the contrib dir for more details.
9523 In addition to sending strings, characters, and
9524 arrays of various size integers from the target,
9525 @file{libdcc} also exports a software trace point mechanism.
9526 The target being debugged may
9527 issue trace messages which include a 24-bit @dfn{trace point} number.
9528 Trace point support includes two distinct mechanisms,
9529 each supported by a command:
9530
9531 @itemize
9532 @item @emph{History} ... A circular buffer of trace points
9533 can be set up, and then displayed at any time.
9534 This tracks where code has been, which can be invaluable in
9535 finding out how some fault was triggered.
9536
9537 The buffer may overflow, since it collects records continuously.
9538 It may be useful to use some of the 24 bits to represent a
9539 particular event, and other bits to hold data.
9540
9541 @item @emph{Counting} ... An array of counters can be set up,
9542 and then displayed at any time.
9543 This can help establish code coverage and identify hot spots.
9544
9545 The array of counters is directly indexed by the trace point
9546 number, so trace points with higher numbers are not counted.
9547 @end itemize
9548
9549 Linux-ARM kernels have a ``Kernel low-level debugging
9550 via EmbeddedICE DCC channel'' option (CONFIG_DEBUG_ICEDCC,
9551 depends on CONFIG_DEBUG_LL) which uses this mechanism to
9552 deliver messages before a serial console can be activated.
9553 This is not the same format used by @file{libdcc}.
9554 Other software, such as the U-Boot boot loader, sometimes
9555 does the same thing.
9556
9557 @deffn Command {target_request debugmsgs} [@option{enable}|@option{disable}|@option{charmsg}]
9558 Displays current handling of target DCC message requests.
9559 These messages may be sent to the debugger while the target is running.
9560 The optional @option{enable} and @option{charmsg} parameters
9561 both enable the messages, while @option{disable} disables them.
9562
9563 With @option{charmsg} the DCC words each contain one character,
9564 as used by Linux with CONFIG_DEBUG_ICEDCC;
9565 otherwise the libdcc format is used.
9566 @end deffn
9567
9568 @deffn Command {trace history} [@option{clear}|count]
9569 With no parameter, displays all the trace points that have triggered
9570 in the order they triggered.
9571 With the parameter @option{clear}, erases all current trace history records.
9572 With a @var{count} parameter, allocates space for that many
9573 history records.
9574 @end deffn
9575
9576 @deffn Command {trace point} [@option{clear}|identifier]
9577 With no parameter, displays all trace point identifiers and how many times
9578 they have been triggered.
9579 With the parameter @option{clear}, erases all current trace point counters.
9580 With a numeric @var{identifier} parameter, creates a new a trace point counter
9581 and associates it with that identifier.
9582
9583 @emph{Important:} The identifier and the trace point number
9584 are not related except by this command.
9585 These trace point numbers always start at zero (from server startup,
9586 or after @command{trace point clear}) and count up from there.
9587 @end deffn
9588
9589
9590 @node JTAG Commands
9591 @chapter JTAG Commands
9592 @cindex JTAG Commands
9593 Most general purpose JTAG commands have been presented earlier.
9594 (@xref{jtagspeed,,JTAG Speed}, @ref{Reset Configuration}, and @ref{TAP Declaration}.)
9595 Lower level JTAG commands, as presented here,
9596 may be needed to work with targets which require special
9597 attention during operations such as reset or initialization.
9598
9599 To use these commands you will need to understand some
9600 of the basics of JTAG, including:
9601
9602 @itemize @bullet
9603 @item A JTAG scan chain consists of a sequence of individual TAP
9604 devices such as a CPUs.
9605 @item Control operations involve moving each TAP through the same
9606 standard state machine (in parallel)
9607 using their shared TMS and clock signals.
9608 @item Data transfer involves shifting data through the chain of
9609 instruction or data registers of each TAP, writing new register values
9610 while the reading previous ones.
9611 @item Data register sizes are a function of the instruction active in
9612 a given TAP, while instruction register sizes are fixed for each TAP.
9613 All TAPs support a BYPASS instruction with a single bit data register.
9614 @item The way OpenOCD differentiates between TAP devices is by
9615 shifting different instructions into (and out of) their instruction
9616 registers.
9617 @end itemize
9618
9619 @section Low Level JTAG Commands
9620
9621 These commands are used by developers who need to access
9622 JTAG instruction or data registers, possibly controlling
9623 the order of TAP state transitions.
9624 If you're not debugging OpenOCD internals, or bringing up a
9625 new JTAG adapter or a new type of TAP device (like a CPU or
9626 JTAG router), you probably won't need to use these commands.
9627 In a debug session that doesn't use JTAG for its transport protocol,
9628 these commands are not available.
9629
9630 @deffn Command {drscan} tap [numbits value]+ [@option{-endstate} tap_state]
9631 Loads the data register of @var{tap} with a series of bit fields
9632 that specify the entire register.
9633 Each field is @var{numbits} bits long with
9634 a numeric @var{value} (hexadecimal encouraged).
9635 The return value holds the original value of each
9636 of those fields.
9637
9638 For example, a 38 bit number might be specified as one
9639 field of 32 bits then one of 6 bits.
9640 @emph{For portability, never pass fields which are more
9641 than 32 bits long. Many OpenOCD implementations do not
9642 support 64-bit (or larger) integer values.}
9643
9644 All TAPs other than @var{tap} must be in BYPASS mode.
9645 The single bit in their data registers does not matter.
9646
9647 When @var{tap_state} is specified, the JTAG state machine is left
9648 in that state.
9649 For example @sc{drpause} might be specified, so that more
9650 instructions can be issued before re-entering the @sc{run/idle} state.
9651 If the end state is not specified, the @sc{run/idle} state is entered.
9652
9653 @quotation Warning
9654 OpenOCD does not record information about data register lengths,
9655 so @emph{it is important that you get the bit field lengths right}.
9656 Remember that different JTAG instructions refer to different
9657 data registers, which may have different lengths.
9658 Moreover, those lengths may not be fixed;
9659 the SCAN_N instruction can change the length of
9660 the register accessed by the INTEST instruction
9661 (by connecting a different scan chain).
9662 @end quotation
9663 @end deffn
9664
9665 @deffn Command {flush_count}
9666 Returns the number of times the JTAG queue has been flushed.
9667 This may be used for performance tuning.
9668
9669 For example, flushing a queue over USB involves a
9670 minimum latency, often several milliseconds, which does
9671 not change with the amount of data which is written.
9672 You may be able to identify performance problems by finding
9673 tasks which waste bandwidth by flushing small transfers too often,
9674 instead of batching them into larger operations.
9675 @end deffn
9676
9677 @deffn Command {irscan} [tap instruction]+ [@option{-endstate} tap_state]
9678 For each @var{tap} listed, loads the instruction register
9679 with its associated numeric @var{instruction}.
9680 (The number of bits in that instruction may be displayed
9681 using the @command{scan_chain} command.)
9682 For other TAPs, a BYPASS instruction is loaded.
9683
9684 When @var{tap_state} is specified, the JTAG state machine is left
9685 in that state.
9686 For example @sc{irpause} might be specified, so the data register
9687 can be loaded before re-entering the @sc{run/idle} state.
9688 If the end state is not specified, the @sc{run/idle} state is entered.
9689
9690 @quotation Note
9691 OpenOCD currently supports only a single field for instruction
9692 register values, unlike data register values.
9693 For TAPs where the instruction register length is more than 32 bits,
9694 portable scripts currently must issue only BYPASS instructions.
9695 @end quotation
9696 @end deffn
9697
9698 @deffn Command {jtag_reset} trst srst
9699 Set values of reset signals.
9700 The @var{trst} and @var{srst} parameter values may be
9701 @option{0}, indicating that reset is inactive (pulled or driven high),
9702 or @option{1}, indicating it is active (pulled or driven low).
9703 The @command{reset_config} command should already have been used
9704 to configure how the board and JTAG adapter treat these two
9705 signals, and to say if either signal is even present.
9706 @xref{Reset Configuration}.
9707
9708 Note that TRST is specially handled.
9709 It actually signifies JTAG's @sc{reset} state.
9710 So if the board doesn't support the optional TRST signal,
9711 or it doesn't support it along with the specified SRST value,
9712 JTAG reset is triggered with TMS and TCK signals
9713 instead of the TRST signal.
9714 And no matter how that JTAG reset is triggered, once
9715 the scan chain enters @sc{reset} with TRST inactive,
9716 TAP @code{post-reset} events are delivered to all TAPs
9717 with handlers for that event.
9718 @end deffn
9719
9720 @deffn Command {pathmove} start_state [next_state ...]
9721 Start by moving to @var{start_state}, which
9722 must be one of the @emph{stable} states.
9723 Unless it is the only state given, this will often be the
9724 current state, so that no TCK transitions are needed.
9725 Then, in a series of single state transitions
9726 (conforming to the JTAG state machine) shift to
9727 each @var{next_state} in sequence, one per TCK cycle.
9728 The final state must also be stable.
9729 @end deffn
9730
9731 @deffn Command {runtest} @var{num_cycles}
9732 Move to the @sc{run/idle} state, and execute at least
9733 @var{num_cycles} of the JTAG clock (TCK).
9734 Instructions often need some time
9735 to execute before they take effect.
9736 @end deffn
9737
9738 @c tms_sequence (short|long)
9739 @c ... temporary, debug-only, other than USBprog bug workaround...
9740
9741 @deffn Command {verify_ircapture} (@option{enable}|@option{disable})
9742 Verify values captured during @sc{ircapture} and returned
9743 during IR scans. Default is enabled, but this can be
9744 overridden by @command{verify_jtag}.
9745 This flag is ignored when validating JTAG chain configuration.
9746 @end deffn
9747
9748 @deffn Command {verify_jtag} (@option{enable}|@option{disable})
9749 Enables verification of DR and IR scans, to help detect
9750 programming errors. For IR scans, @command{verify_ircapture}
9751 must also be enabled.
9752 Default is enabled.
9753 @end deffn
9754
9755 @section TAP state names
9756 @cindex TAP state names
9757
9758 The @var{tap_state} names used by OpenOCD in the @command{drscan},
9759 @command{irscan}, and @command{pathmove} commands are the same
9760 as those used in SVF boundary scan documents, except that
9761 SVF uses @sc{idle} instead of @sc{run/idle}.
9762
9763 @itemize @bullet
9764 @item @b{RESET} ... @emph{stable} (with TMS high);
9765 acts as if TRST were pulsed
9766 @item @b{RUN/IDLE} ... @emph{stable}; don't assume this always means IDLE
9767 @item @b{DRSELECT}
9768 @item @b{DRCAPTURE}
9769 @item @b{DRSHIFT} ... @emph{stable}; TDI/TDO shifting
9770 through the data register
9771 @item @b{DREXIT1}
9772 @item @b{DRPAUSE} ... @emph{stable}; data register ready
9773 for update or more shifting
9774 @item @b{DREXIT2}
9775 @item @b{DRUPDATE}
9776 @item @b{IRSELECT}
9777 @item @b{IRCAPTURE}
9778 @item @b{IRSHIFT} ... @emph{stable}; TDI/TDO shifting
9779 through the instruction register
9780 @item @b{IREXIT1}
9781 @item @b{IRPAUSE} ... @emph{stable}; instruction register ready
9782 for update or more shifting
9783 @item @b{IREXIT2}
9784 @item @b{IRUPDATE}
9785 @end itemize
9786
9787 Note that only six of those states are fully ``stable'' in the
9788 face of TMS fixed (low except for @sc{reset})
9789 and a free-running JTAG clock. For all the
9790 others, the next TCK transition changes to a new state.
9791
9792 @itemize @bullet
9793 @item From @sc{drshift} and @sc{irshift}, clock transitions will
9794 produce side effects by changing register contents. The values
9795 to be latched in upcoming @sc{drupdate} or @sc{irupdate} states
9796 may not be as expected.
9797 @item @sc{run/idle}, @sc{drpause}, and @sc{irpause} are reasonable
9798 choices after @command{drscan} or @command{irscan} commands,
9799 since they are free of JTAG side effects.
9800 @item @sc{run/idle} may have side effects that appear at non-JTAG
9801 levels, such as advancing the ARM9E-S instruction pipeline.
9802 Consult the documentation for the TAP(s) you are working with.
9803 @end itemize
9804
9805 @node Boundary Scan Commands
9806 @chapter Boundary Scan Commands
9807
9808 One of the original purposes of JTAG was to support
9809 boundary scan based hardware testing.
9810 Although its primary focus is to support On-Chip Debugging,
9811 OpenOCD also includes some boundary scan commands.
9812
9813 @section SVF: Serial Vector Format
9814 @cindex Serial Vector Format
9815 @cindex SVF
9816
9817 The Serial Vector Format, better known as @dfn{SVF}, is a
9818 way to represent JTAG test patterns in text files.
9819 In a debug session using JTAG for its transport protocol,
9820 OpenOCD supports running such test files.
9821
9822 @deffn Command {svf} @file{filename} [@option{-tap @var{tapname}}] [@option{[-]quiet}] @
9823 [@option{[-]nil}] [@option{[-]progress}] [@option{[-]ignore_error}]
9824 This issues a JTAG reset (Test-Logic-Reset) and then
9825 runs the SVF script from @file{filename}.
9826
9827 Arguments can be specified in any order; the optional dash doesn't
9828 affect their semantics.
9829
9830 Command options:
9831 @itemize @minus
9832 @item @option{-tap @var{tapname}} ignore IR and DR headers and footers
9833 specified by the SVF file with HIR, TIR, HDR and TDR commands;
9834 instead, calculate them automatically according to the current JTAG
9835 chain configuration, targeting @var{tapname};
9836 @item @option{[-]quiet} do not log every command before execution;
9837 @item @option{[-]nil} ``dry run'', i.e., do not perform any operations
9838 on the real interface;
9839 @item @option{[-]progress} enable progress indication;
9840 @item @option{[-]ignore_error} continue execution despite TDO check
9841 errors.
9842 @end itemize
9843 @end deffn
9844
9845 @section XSVF: Xilinx Serial Vector Format
9846 @cindex Xilinx Serial Vector Format
9847 @cindex XSVF
9848
9849 The Xilinx Serial Vector Format, better known as @dfn{XSVF}, is a
9850 binary representation of SVF which is optimized for use with
9851 Xilinx devices.
9852 In a debug session using JTAG for its transport protocol,
9853 OpenOCD supports running such test files.
9854
9855 @quotation Important
9856 Not all XSVF commands are supported.
9857 @end quotation
9858
9859 @deffn Command {xsvf} (tapname|@option{plain}) filename [@option{virt2}] [@option{quiet}]
9860 This issues a JTAG reset (Test-Logic-Reset) and then
9861 runs the XSVF script from @file{filename}.
9862 When a @var{tapname} is specified, the commands are directed at
9863 that TAP.
9864 When @option{virt2} is specified, the @sc{xruntest} command counts
9865 are interpreted as TCK cycles instead of microseconds.
9866 Unless the @option{quiet} option is specified,
9867 messages are logged for comments and some retries.
9868 @end deffn
9869
9870 The OpenOCD sources also include two utility scripts
9871 for working with XSVF; they are not currently installed
9872 after building the software.
9873 You may find them useful:
9874
9875 @itemize
9876 @item @emph{svf2xsvf} ... converts SVF files into the extended XSVF
9877 syntax understood by the @command{xsvf} command; see notes below.
9878 @item @emph{xsvfdump} ... converts XSVF files into a text output format;
9879 understands the OpenOCD extensions.
9880 @end itemize
9881
9882 The input format accepts a handful of non-standard extensions.
9883 These include three opcodes corresponding to SVF extensions
9884 from Lattice Semiconductor (LCOUNT, LDELAY, LDSR), and
9885 two opcodes supporting a more accurate translation of SVF
9886 (XTRST, XWAITSTATE).
9887 If @emph{xsvfdump} shows a file is using those opcodes, it
9888 probably will not be usable with other XSVF tools.
9889
9890
9891 @node Utility Commands
9892 @chapter Utility Commands
9893 @cindex Utility Commands
9894
9895 @section RAM testing
9896 @cindex RAM testing
9897
9898 There is often a need to stress-test random access memory (RAM) for
9899 errors. OpenOCD comes with a Tcl implementation of well-known memory
9900 testing procedures allowing the detection of all sorts of issues with
9901 electrical wiring, defective chips, PCB layout and other common
9902 hardware problems.
9903
9904 To use them, you usually need to initialise your RAM controller first;
9905 consult your SoC's documentation to get the recommended list of
9906 register operations and translate them to the corresponding
9907 @command{mww}/@command{mwb} commands.
9908
9909 Load the memory testing functions with
9910
9911 @example
9912 source [find tools/memtest.tcl]
9913 @end example
9914
9915 to get access to the following facilities:
9916
9917 @deffn Command {memTestDataBus} address
9918 Test the data bus wiring in a memory region by performing a walking
9919 1's test at a fixed address within that region.
9920 @end deffn
9921
9922 @deffn Command {memTestAddressBus} baseaddress size
9923 Perform a walking 1's test on the relevant bits of the address and
9924 check for aliasing. This test will find single-bit address failures
9925 such as stuck-high, stuck-low, and shorted pins.
9926 @end deffn
9927
9928 @deffn Command {memTestDevice} baseaddress size
9929 Test the integrity of a physical memory device by performing an
9930 increment/decrement test over the entire region. In the process every
9931 storage bit in the device is tested as zero and as one.
9932 @end deffn
9933
9934 @deffn Command {runAllMemTests} baseaddress size
9935 Run all of the above tests over a specified memory region.
9936 @end deffn
9937
9938 @section Firmware recovery helpers
9939 @cindex Firmware recovery
9940
9941 OpenOCD includes an easy-to-use script to facilitate mass-market
9942 devices recovery with JTAG.
9943
9944 For quickstart instructions run:
9945 @example
9946 openocd -f tools/firmware-recovery.tcl -c firmware_help
9947 @end example
9948
9949 @node TFTP
9950 @chapter TFTP
9951 @cindex TFTP
9952 If OpenOCD runs on an embedded host (as ZY1000 does), then TFTP can
9953 be used to access files on PCs (either the developer's PC or some other PC).
9954
9955 The way this works on the ZY1000 is to prefix a filename by
9956 "/tftp/ip/" and append the TFTP path on the TFTP
9957 server (tftpd). For example,
9958
9959 @example
9960 load_image /tftp/10.0.0.96/c:\temp\abc.elf
9961 @end example
9962
9963 will load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
9964 if the file was hosted on the embedded host.
9965
9966 In order to achieve decent performance, you must choose a TFTP server
9967 that supports a packet size bigger than the default packet size (512 bytes). There
9968 are numerous TFTP servers out there (free and commercial) and you will have to do
9969 a bit of googling to find something that fits your requirements.
9970
9971 @node GDB and OpenOCD
9972 @chapter GDB and OpenOCD
9973 @cindex GDB
9974 OpenOCD complies with the remote gdbserver protocol and, as such, can be used
9975 to debug remote targets.
9976 Setting up GDB to work with OpenOCD can involve several components:
9977
9978 @itemize
9979 @item The OpenOCD server support for GDB may need to be configured.
9980 @xref{gdbconfiguration,,GDB Configuration}.
9981 @item GDB's support for OpenOCD may need configuration,
9982 as shown in this chapter.
9983 @item If you have a GUI environment like Eclipse,
9984 that also will probably need to be configured.
9985 @end itemize
9986
9987 Of course, the version of GDB you use will need to be one which has
9988 been built to know about the target CPU you're using. It's probably
9989 part of the tool chain you're using. For example, if you are doing
9990 cross-development for ARM on an x86 PC, instead of using the native
9991 x86 @command{gdb} command you might use @command{arm-none-eabi-gdb}
9992 if that's the tool chain used to compile your code.
9993
9994 @section Connecting to GDB
9995 @cindex Connecting to GDB
9996 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
9997 instance GDB 6.3 has a known bug that produces bogus memory access
9998 errors, which has since been fixed; see
9999 @url{http://osdir.com/ml/gdb.bugs.discuss/2004-12/msg00018.html}
10000
10001 OpenOCD can communicate with GDB in two ways:
10002
10003 @enumerate
10004 @item
10005 A socket (TCP/IP) connection is typically started as follows:
10006 @example
10007 target remote localhost:3333
10008 @end example
10009 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
10010
10011 It is also possible to use the GDB extended remote protocol as follows:
10012 @example
10013 target extended-remote localhost:3333
10014 @end example
10015 @item
10016 A pipe connection is typically started as follows:
10017 @example
10018 target remote | openocd -c "gdb_port pipe; log_output openocd.log"
10019 @end example
10020 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
10021 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
10022 session. log_output sends the log output to a file to ensure that the pipe is
10023 not saturated when using higher debug level outputs.
10024 @end enumerate
10025
10026 To list the available OpenOCD commands type @command{monitor help} on the
10027 GDB command line.
10028
10029 @section Sample GDB session startup
10030
10031 With the remote protocol, GDB sessions start a little differently
10032 than they do when you're debugging locally.
10033 Here's an example showing how to start a debug session with a
10034 small ARM program.
10035 In this case the program was linked to be loaded into SRAM on a Cortex-M3.
10036 Most programs would be written into flash (address 0) and run from there.
10037
10038 @example
10039 $ arm-none-eabi-gdb example.elf
10040 (gdb) target remote localhost:3333
10041 Remote debugging using localhost:3333
10042 ...
10043 (gdb) monitor reset halt
10044 ...
10045 (gdb) load
10046 Loading section .vectors, size 0x100 lma 0x20000000
10047 Loading section .text, size 0x5a0 lma 0x20000100
10048 Loading section .data, size 0x18 lma 0x200006a0
10049 Start address 0x2000061c, load size 1720
10050 Transfer rate: 22 KB/sec, 573 bytes/write.
10051 (gdb) continue
10052 Continuing.
10053 ...
10054 @end example
10055
10056 You could then interrupt the GDB session to make the program break,
10057 type @command{where} to show the stack, @command{list} to show the
10058 code around the program counter, @command{step} through code,
10059 set breakpoints or watchpoints, and so on.
10060
10061 @section Configuring GDB for OpenOCD
10062
10063 OpenOCD supports the gdb @option{qSupported} packet, this enables information
10064 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
10065 packet size and the device's memory map.
10066 You do not need to configure the packet size by hand,
10067 and the relevant parts of the memory map should be automatically
10068 set up when you declare (NOR) flash banks.
10069
10070 However, there are other things which GDB can't currently query.
10071 You may need to set those up by hand.
10072 As OpenOCD starts up, you will often see a line reporting
10073 something like:
10074
10075 @example
10076 Info : lm3s.cpu: hardware has 6 breakpoints, 4 watchpoints
10077 @end example
10078
10079 You can pass that information to GDB with these commands:
10080
10081 @example
10082 set remote hardware-breakpoint-limit 6
10083 set remote hardware-watchpoint-limit 4
10084 @end example
10085
10086 With that particular hardware (Cortex-M3) the hardware breakpoints
10087 only work for code running from flash memory. Most other ARM systems
10088 do not have such restrictions.
10089
10090 Rather than typing such commands interactively, you may prefer to
10091 save them in a file and have GDB execute them as it starts, perhaps
10092 using a @file{.gdbinit} in your project directory or starting GDB
10093 using @command{gdb -x filename}.
10094
10095 @section Programming using GDB
10096 @cindex Programming using GDB
10097 @anchor{programmingusinggdb}
10098
10099 By default the target memory map is sent to GDB. This can be disabled by
10100 the following OpenOCD configuration option:
10101 @example
10102 gdb_memory_map disable
10103 @end example
10104 For this to function correctly a valid flash configuration must also be set
10105 in OpenOCD. For faster performance you should also configure a valid
10106 working area.
10107
10108 Informing GDB of the memory map of the target will enable GDB to protect any
10109 flash areas of the target and use hardware breakpoints by default. This means
10110 that the OpenOCD option @command{gdb_breakpoint_override} is not required when
10111 using a memory map. @xref{gdbbreakpointoverride,,gdb_breakpoint_override}.
10112
10113 To view the configured memory map in GDB, use the GDB command @option{info mem}.
10114 All other unassigned addresses within GDB are treated as RAM.
10115
10116 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
10117 This can be changed to the old behaviour by using the following GDB command
10118 @example
10119 set mem inaccessible-by-default off
10120 @end example
10121
10122 If @command{gdb_flash_program enable} is also used, GDB will be able to
10123 program any flash memory using the vFlash interface.
10124
10125 GDB will look at the target memory map when a load command is given, if any
10126 areas to be programmed lie within the target flash area the vFlash packets
10127 will be used.
10128
10129 If the target needs configuring before GDB programming, set target
10130 event gdb-flash-erase-start:
10131 @example
10132 $_TARGETNAME configure -event gdb-flash-erase-start BODY
10133 @end example
10134 @xref{targetevents,,Target Events}, for other GDB programming related events.
10135
10136 To verify any flash programming the GDB command @option{compare-sections}
10137 can be used.
10138
10139 @section Using GDB as a non-intrusive memory inspector
10140 @cindex Using GDB as a non-intrusive memory inspector
10141 @anchor{gdbmeminspect}
10142
10143 If your project controls more than a blinking LED, let's say a heavy industrial
10144 robot or an experimental nuclear reactor, stopping the controlling process
10145 just because you want to attach GDB is not a good option.
10146
10147 OpenOCD does not support GDB non-stop mode (might be implemented in the future).
10148 Though there is a possible setup where the target does not get stopped
10149 and GDB treats it as it were running.
10150 If the target supports background access to memory while it is running,
10151 you can use GDB in this mode to inspect memory (mainly global variables)
10152 without any intrusion of the target process.
10153
10154 Remove default setting of gdb-attach event. @xref{targetevents,,Target Events}.
10155 Place following command after target configuration:
10156 @example
10157 $_TARGETNAME configure -event gdb-attach @{@}
10158 @end example
10159
10160 If any of installed flash banks does not support probe on running target,
10161 switch off gdb_memory_map:
10162 @example
10163 gdb_memory_map disable
10164 @end example
10165
10166 Ensure GDB is configured without interrupt-on-connect.
10167 Some GDB versions set it by default, some does not.
10168 @example
10169 set remote interrupt-on-connect off
10170 @end example
10171
10172 If you switched gdb_memory_map off, you may want to setup GDB memory map
10173 manually or issue @command{set mem inaccessible-by-default off}
10174
10175 Now you can issue GDB command @command{target remote ...} and inspect memory
10176 of a running target. Do not use GDB commands @command{continue},
10177 @command{step} or @command{next} as they synchronize GDB with your target
10178 and GDB would require stopping the target to get the prompt back.
10179
10180 Do not use this mode under an IDE like Eclipse as it caches values of
10181 previously shown varibles.
10182
10183 @anchor{usingopenocdsmpwithgdb}
10184 @section Using OpenOCD SMP with GDB
10185 @cindex SMP
10186 For SMP support following GDB serial protocol packet have been defined :
10187 @itemize @bullet
10188 @item j - smp status request
10189 @item J - smp set request
10190 @end itemize
10191
10192 OpenOCD implements :
10193 @itemize @bullet
10194 @item @option{jc} packet for reading core id displayed by
10195 GDB connection. Reply is @option{XXXXXXXX} (8 hex digits giving core id) or
10196 @option{E01} for target not smp.
10197 @item @option{JcXXXXXXXX} (8 hex digits) packet for setting core id displayed at next GDB continue
10198 (core id -1 is reserved for returning to normal resume mode). Reply @option{E01}
10199 for target not smp or @option{OK} on success.
10200 @end itemize
10201
10202 Handling of this packet within GDB can be done :
10203 @itemize @bullet
10204 @item by the creation of an internal variable (i.e @option{_core}) by mean
10205 of function allocate_computed_value allowing following GDB command.
10206 @example
10207 set $_core 1
10208 #Jc01 packet is sent
10209 print $_core
10210 #jc packet is sent and result is affected in $
10211 @end example
10212
10213 @item by the usage of GDB maintenance command as described in following example (2 cpus in SMP with
10214 core id 0 and 1 @pxref{definecputargetsworkinginsmp,,Define CPU targets working in SMP}).
10215
10216 @example
10217 # toggle0 : force display of coreid 0
10218 define toggle0
10219 maint packet Jc0
10220 continue
10221 main packet Jc-1
10222 end
10223 # toggle1 : force display of coreid 1
10224 define toggle1
10225 maint packet Jc1
10226 continue
10227 main packet Jc-1
10228 end
10229 @end example
10230 @end itemize
10231
10232 @section RTOS Support
10233 @cindex RTOS Support
10234 @anchor{gdbrtossupport}
10235
10236 OpenOCD includes RTOS support, this will however need enabling as it defaults to disabled.
10237 It can be enabled by passing @option{-rtos} arg to the target. @xref{rtostype,,RTOS Type}.
10238
10239 @xref{Threads, Debugging Programs with Multiple Threads,
10240 Debugging Programs with Multiple Threads, gdb, GDB manual}, for details about relevant
10241 GDB commands.
10242
10243 @* An example setup is below:
10244
10245 @example
10246 $_TARGETNAME configure -rtos auto
10247 @end example
10248
10249 This will attempt to auto detect the RTOS within your application.
10250
10251 Currently supported rtos's include:
10252 @itemize @bullet
10253 @item @option{eCos}
10254 @item @option{ThreadX}
10255 @item @option{FreeRTOS}
10256 @item @option{linux}
10257 @item @option{ChibiOS}
10258 @item @option{embKernel}
10259 @item @option{mqx}
10260 @item @option{uCOS-III}
10261 @item @option{nuttx}
10262 @end itemize
10263
10264 @quotation Note
10265 Before an RTOS can be detected, it must export certain symbols; otherwise, it cannot
10266 be used by OpenOCD. Below is a list of the required symbols for each supported RTOS.
10267 @end quotation
10268
10269 @table @code
10270 @item eCos symbols
10271 Cyg_Thread::thread_list, Cyg_Scheduler_Base::current_thread.
10272 @item ThreadX symbols
10273 _tx_thread_current_ptr, _tx_thread_created_ptr, _tx_thread_created_count.
10274 @item FreeRTOS symbols
10275 @c The following is taken from recent texinfo to provide compatibility
10276 @c with ancient versions that do not support @raggedright
10277 @tex
10278 \begingroup
10279 \rightskip0pt plus2em \spaceskip.3333em \xspaceskip.5em\relax
10280 pxCurrentTCB, pxReadyTasksLists, xDelayedTaskList1, xDelayedTaskList2,
10281 pxDelayedTaskList, pxOverflowDelayedTaskList, xPendingReadyList,
10282 uxCurrentNumberOfTasks, uxTopUsedPriority.
10283 \par
10284 \endgroup
10285 @end tex
10286 @item linux symbols
10287 init_task.
10288 @item ChibiOS symbols
10289 rlist, ch_debug, chSysInit.
10290 @item embKernel symbols
10291 Rtos::sCurrentTask, Rtos::sListReady, Rtos::sListSleep,
10292 Rtos::sListSuspended, Rtos::sMaxPriorities, Rtos::sCurrentTaskCount.
10293 @item mqx symbols
10294 _mqx_kernel_data, MQX_init_struct.
10295 @item uC/OS-III symbols
10296 OSRunning, OSTCBCurPtr, OSTaskDbgListPtr, OSTaskQty
10297 @item nuttx symbols
10298 g_readytorun, g_tasklisttable
10299 @end table
10300
10301 For most RTOS supported the above symbols will be exported by default. However for
10302 some, eg. FreeRTOS and uC/OS-III, extra steps must be taken.
10303
10304 These RTOSes may require additional OpenOCD-specific file to be linked
10305 along with the project:
10306
10307 @table @code
10308 @item FreeRTOS
10309 contrib/rtos-helpers/FreeRTOS-openocd.c
10310 @item uC/OS-III
10311 contrib/rtos-helpers/uCOS-III-openocd.c
10312 @end table
10313
10314 @node Tcl Scripting API
10315 @chapter Tcl Scripting API
10316 @cindex Tcl Scripting API
10317 @cindex Tcl scripts
10318 @section API rules
10319
10320 Tcl commands are stateless; e.g. the @command{telnet} command has
10321 a concept of currently active target, the Tcl API proc's take this sort
10322 of state information as an argument to each proc.
10323
10324 There are three main types of return values: single value, name value
10325 pair list and lists.
10326
10327 Name value pair. The proc 'foo' below returns a name/value pair
10328 list.
10329
10330 @example
10331 > set foo(me) Duane
10332 > set foo(you) Oyvind
10333 > set foo(mouse) Micky
10334 > set foo(duck) Donald
10335 @end example
10336
10337 If one does this:
10338
10339 @example
10340 > set foo
10341 @end example
10342
10343 The result is:
10344
10345 @example
10346 me Duane you Oyvind mouse Micky duck Donald
10347 @end example
10348
10349 Thus, to get the names of the associative array is easy:
10350
10351 @verbatim
10352 foreach { name value } [set foo] {
10353 puts "Name: $name, Value: $value"
10354 }
10355 @end verbatim
10356
10357 Lists returned should be relatively small. Otherwise, a range
10358 should be passed in to the proc in question.
10359
10360 @section Internal low-level Commands
10361
10362 By "low-level," we mean commands that a human would typically not
10363 invoke directly.
10364
10365 Some low-level commands need to be prefixed with "ocd_"; e.g.
10366 @command{ocd_flash_banks}
10367 is the low-level API upon which @command{flash banks} is implemented.
10368
10369 @itemize @bullet
10370 @item @b{mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
10371
10372 Read memory and return as a Tcl array for script processing
10373 @item @b{array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
10374
10375 Convert a Tcl array to memory locations and write the values
10376 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
10377
10378 Return information about the flash banks
10379
10380 @item @b{capture} <@var{command}>
10381
10382 Run <@var{command}> and return full log output that was produced during
10383 its execution. Example:
10384
10385 @example
10386 > capture "reset init"
10387 @end example
10388
10389 @end itemize
10390
10391 OpenOCD commands can consist of two words, e.g. "flash banks". The
10392 @file{startup.tcl} "unknown" proc will translate this into a Tcl proc
10393 called "flash_banks".
10394
10395 @section OpenOCD specific Global Variables
10396
10397 Real Tcl has ::tcl_platform(), and platform::identify, and many other
10398 variables. JimTCL, as implemented in OpenOCD creates $ocd_HOSTOS which
10399 holds one of the following values:
10400
10401 @itemize @bullet
10402 @item @b{cygwin} Running under Cygwin
10403 @item @b{darwin} Darwin (Mac-OS) is the underlying operating system.
10404 @item @b{freebsd} Running under FreeBSD
10405 @item @b{openbsd} Running under OpenBSD
10406 @item @b{netbsd} Running under NetBSD
10407 @item @b{linux} Linux is the underlying operating system
10408 @item @b{mingw32} Running under MingW32
10409 @item @b{winxx} Built using Microsoft Visual Studio
10410 @item @b{ecos} Running under eCos
10411 @item @b{other} Unknown, none of the above.
10412 @end itemize
10413
10414 Note: 'winxx' was chosen because today (March-2009) no distinction is made between Win32 and Win64.
10415
10416 @quotation Note
10417 We should add support for a variable like Tcl variable
10418 @code{tcl_platform(platform)}, it should be called
10419 @code{jim_platform} (because it
10420 is jim, not real tcl).
10421 @end quotation
10422
10423 @section Tcl RPC server
10424 @cindex RPC
10425
10426 OpenOCD provides a simple RPC server that allows to run arbitrary Tcl
10427 commands and receive the results.
10428
10429 To access it, your application needs to connect to a configured TCP port
10430 (see @command{tcl_port}). Then it can pass any string to the
10431 interpreter terminating it with @code{0x1a} and wait for the return
10432 value (it will be terminated with @code{0x1a} as well). This can be
10433 repeated as many times as desired without reopening the connection.
10434
10435 Remember that most of the OpenOCD commands need to be prefixed with
10436 @code{ocd_} to get the results back. Sometimes you might also need the
10437 @command{capture} command.
10438
10439 See @file{contrib/rpc_examples/} for specific client implementations.
10440
10441 @section Tcl RPC server notifications
10442 @cindex RPC Notifications
10443
10444 Notifications are sent asynchronously to other commands being executed over
10445 the RPC server, so the port must be polled continuously.
10446
10447 Target event, state and reset notifications are emitted as Tcl associative arrays
10448 in the following format.
10449
10450 @verbatim
10451 type target_event event [event-name]
10452 type target_state state [state-name]
10453 type target_reset mode [reset-mode]
10454 @end verbatim
10455
10456 @deffn {Command} tcl_notifications [on/off]
10457 Toggle output of target notifications to the current Tcl RPC server.
10458 Only available from the Tcl RPC server.
10459 Defaults to off.
10460
10461 @end deffn
10462
10463 @section Tcl RPC server trace output
10464 @cindex RPC trace output
10465
10466 Trace data is sent asynchronously to other commands being executed over
10467 the RPC server, so the port must be polled continuously.
10468
10469 Target trace data is emitted as a Tcl associative array in the following format.
10470
10471 @verbatim
10472 type target_trace data [trace-data-hex-encoded]
10473 @end verbatim
10474
10475 @deffn {Command} tcl_trace [on/off]
10476 Toggle output of target trace data to the current Tcl RPC server.
10477 Only available from the Tcl RPC server.
10478 Defaults to off.
10479
10480 See an example application here:
10481 @url{https://github.com/apmorton/OpenOcdTraceUtil} [OpenOcdTraceUtil]
10482
10483 @end deffn
10484
10485 @node FAQ
10486 @chapter FAQ
10487 @cindex faq
10488 @enumerate
10489 @anchor{faqrtck}
10490 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
10491 @cindex RTCK
10492 @cindex adaptive clocking
10493 @*
10494
10495 In digital circuit design it is often referred to as ``clock
10496 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
10497 operating at some speed, your CPU target is operating at another.
10498 The two clocks are not synchronised, they are ``asynchronous''
10499
10500 In order for the two to work together they must be synchronised
10501 well enough to work; JTAG can't go ten times faster than the CPU,
10502 for example. There are 2 basic options:
10503 @enumerate
10504 @item
10505 Use a special "adaptive clocking" circuit to change the JTAG
10506 clock rate to match what the CPU currently supports.
10507 @item
10508 The JTAG clock must be fixed at some speed that's enough slower than
10509 the CPU clock that all TMS and TDI transitions can be detected.
10510 @end enumerate
10511
10512 @b{Does this really matter?} For some chips and some situations, this
10513 is a non-issue, like a 500MHz ARM926 with a 5 MHz JTAG link;
10514 the CPU has no difficulty keeping up with JTAG.
10515 Startup sequences are often problematic though, as are other
10516 situations where the CPU clock rate changes (perhaps to save
10517 power).
10518
10519 For example, Atmel AT91SAM chips start operation from reset with
10520 a 32kHz system clock. Boot firmware may activate the main oscillator
10521 and PLL before switching to a faster clock (perhaps that 500 MHz
10522 ARM926 scenario).
10523 If you're using JTAG to debug that startup sequence, you must slow
10524 the JTAG clock to sometimes 1 to 4kHz. After startup completes,
10525 JTAG can use a faster clock.
10526
10527 Consider also debugging a 500MHz ARM926 hand held battery powered
10528 device that enters a low power ``deep sleep'' mode, at 32kHz CPU
10529 clock, between keystrokes unless it has work to do. When would
10530 that 5 MHz JTAG clock be usable?
10531
10532 @b{Solution #1 - A special circuit}
10533
10534 In order to make use of this,
10535 your CPU, board, and JTAG adapter must all support the RTCK
10536 feature. Not all of them support this; keep reading!
10537
10538 The RTCK ("Return TCK") signal in some ARM chips is used to help with
10539 this problem. ARM has a good description of the problem described at
10540 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
10541 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
10542 work? / how does adaptive clocking work?''.
10543
10544 The nice thing about adaptive clocking is that ``battery powered hand
10545 held device example'' - the adaptiveness works perfectly all the
10546 time. One can set a break point or halt the system in the deep power
10547 down code, slow step out until the system speeds up.
10548
10549 Note that adaptive clocking may also need to work at the board level,
10550 when a board-level scan chain has multiple chips.
10551 Parallel clock voting schemes are good way to implement this,
10552 both within and between chips, and can easily be implemented
10553 with a CPLD.
10554 It's not difficult to have logic fan a module's input TCK signal out
10555 to each TAP in the scan chain, and then wait until each TAP's RTCK comes
10556 back with the right polarity before changing the output RTCK signal.
10557 Texas Instruments makes some clock voting logic available
10558 for free (with no support) in VHDL form; see
10559 @url{http://tiexpressdsp.com/index.php/Adaptive_Clocking}
10560
10561 @b{Solution #2 - Always works - but may be slower}
10562
10563 Often this is a perfectly acceptable solution.
10564
10565 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
10566 the target clock speed. But what that ``magic division'' is varies
10567 depending on the chips on your board.
10568 @b{ARM rule of thumb} Most ARM based systems require an 6:1 division;
10569 ARM11 cores use an 8:1 division.
10570 @b{Xilinx rule of thumb} is 1/12 the clock speed.
10571
10572 Note: most full speed FT2232 based JTAG adapters are limited to a
10573 maximum of 6MHz. The ones using USB high speed chips (FT2232H)
10574 often support faster clock rates (and adaptive clocking).
10575
10576 You can still debug the 'low power' situations - you just need to
10577 either use a fixed and very slow JTAG clock rate ... or else
10578 manually adjust the clock speed at every step. (Adjusting is painful
10579 and tedious, and is not always practical.)
10580
10581 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
10582 have a special debug mode in your application that does a ``high power
10583 sleep''. If you are careful - 98% of your problems can be debugged
10584 this way.
10585
10586 Note that on ARM you may need to avoid using the @emph{wait for interrupt}
10587 operation in your idle loops even if you don't otherwise change the CPU
10588 clock rate.
10589 That operation gates the CPU clock, and thus the JTAG clock; which
10590 prevents JTAG access. One consequence is not being able to @command{halt}
10591 cores which are executing that @emph{wait for interrupt} operation.
10592
10593 To set the JTAG frequency use the command:
10594
10595 @example
10596 # Example: 1.234MHz
10597 adapter_khz 1234
10598 @end example
10599
10600
10601 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
10602
10603 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
10604 around Windows filenames.
10605
10606 @example
10607 > echo \a
10608
10609 > echo @{\a@}
10610 \a
10611 > echo "\a"
10612
10613 >
10614 @end example
10615
10616
10617 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
10618
10619 Make sure you have Cygwin installed, or at least a version of OpenOCD that
10620 claims to come with all the necessary DLLs. When using Cygwin, try launching
10621 OpenOCD from the Cygwin shell.
10622
10623 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a front-end like Insight or
10624 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
10625 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
10626
10627 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
10628 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
10629 software breakpoints consume one of the two available hardware breakpoints.
10630
10631 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
10632
10633 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
10634 clock at the time you're programming the flash. If you've specified the crystal's
10635 frequency, make sure the PLL is disabled. If you've specified the full core speed
10636 (e.g. 60MHz), make sure the PLL is enabled.
10637
10638 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
10639 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
10640 out while waiting for end of scan, rtck was disabled".
10641
10642 Make sure your PC's parallel port operates in EPP mode. You might have to try several
10643 settings in your PC BIOS (ECP, EPP, and different versions of those).
10644
10645 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
10646 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
10647 memory read caused data abort".
10648
10649 The errors are non-fatal, and are the result of GDB trying to trace stack frames
10650 beyond the last valid frame. It might be possible to prevent this by setting up
10651 a proper "initial" stack frame, if you happen to know what exactly has to
10652 be done, feel free to add this here.
10653
10654 @b{Simple:} In your startup code - push 8 registers of zeros onto the
10655 stack before calling main(). What GDB is doing is ``climbing'' the run
10656 time stack by reading various values on the stack using the standard
10657 call frame for the target. GDB keeps going - until one of 2 things
10658 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
10659 stackframes have been processed. By pushing zeros on the stack, GDB
10660 gracefully stops.
10661
10662 @b{Debugging Interrupt Service Routines} - In your ISR before you call
10663 your C code, do the same - artificially push some zeros onto the stack,
10664 remember to pop them off when the ISR is done.
10665
10666 @b{Also note:} If you have a multi-threaded operating system, they
10667 often do not @b{in the intrest of saving memory} waste these few
10668 bytes. Painful...
10669
10670
10671 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
10672 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
10673
10674 This warning doesn't indicate any serious problem, as long as you don't want to
10675 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
10676 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
10677 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
10678 independently. With this setup, it's not possible to halt the core right out of
10679 reset, everything else should work fine.
10680
10681 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
10682 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
10683 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
10684 quit with an error message. Is there a stability issue with OpenOCD?
10685
10686 No, this is not a stability issue concerning OpenOCD. Most users have solved
10687 this issue by simply using a self-powered USB hub, which they connect their
10688 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
10689 supply stable enough for the Amontec JTAGkey to be operated.
10690
10691 @b{Laptops running on battery have this problem too...}
10692
10693 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
10694 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
10695 What does that mean and what might be the reason for this?
10696
10697 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
10698 has closed the connection to OpenOCD. This might be a GDB issue.
10699
10700 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
10701 are described, there is a parameter for specifying the clock frequency
10702 for LPC2000 internal flash devices (e.g. @option{flash bank $_FLASHNAME lpc2000
10703 0x0 0x40000 0 0 $_TARGETNAME lpc2000_v1 14746 calc_checksum}), which must be
10704 specified in kilohertz. However, I do have a quartz crystal of a
10705 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
10706 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
10707 clock frequency?
10708
10709 No. The clock frequency specified here must be given as an integral number.
10710 However, this clock frequency is used by the In-Application-Programming (IAP)
10711 routines of the LPC2000 family only, which seems to be very tolerant concerning
10712 the given clock frequency, so a slight difference between the specified clock
10713 frequency and the actual clock frequency will not cause any trouble.
10714
10715 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
10716
10717 Well, yes and no. Commands can be given in arbitrary order, yet the
10718 devices listed for the JTAG scan chain must be given in the right
10719 order (jtag newdevice), with the device closest to the TDO-Pin being
10720 listed first. In general, whenever objects of the same type exist
10721 which require an index number, then these objects must be given in the
10722 right order (jtag newtap, targets and flash banks - a target
10723 references a jtag newtap and a flash bank references a target).
10724
10725 You can use the ``scan_chain'' command to verify and display the tap order.
10726
10727 Also, some commands can't execute until after @command{init} has been
10728 processed. Such commands include @command{nand probe} and everything
10729 else that needs to write to controller registers, perhaps for setting
10730 up DRAM and loading it with code.
10731
10732 @anchor{faqtaporder}
10733 @item @b{JTAG TAP Order} Do I have to declare the TAPS in some
10734 particular order?
10735
10736 Yes; whenever you have more than one, you must declare them in
10737 the same order used by the hardware.
10738
10739 Many newer devices have multiple JTAG TAPs. For example:
10740 STMicroelectronics STM32 chips have two TAPs, a ``boundary scan TAP'' and
10741 ``Cortex-M3'' TAP. Example: The STM32 reference manual, Document ID:
10742 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
10743 connected to the boundary scan TAP, which then connects to the
10744 Cortex-M3 TAP, which then connects to the TDO pin.
10745
10746 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
10747 (2) The boundary scan TAP. If your board includes an additional JTAG
10748 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
10749 place it before or after the STM32 chip in the chain. For example:
10750
10751 @itemize @bullet
10752 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
10753 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
10754 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
10755 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
10756 @item Xilinx TDO Pin -> OpenOCD TDO (input)
10757 @end itemize
10758
10759 The ``jtag device'' commands would thus be in the order shown below. Note:
10760
10761 @itemize @bullet
10762 @item jtag newtap Xilinx tap -irlen ...
10763 @item jtag newtap stm32 cpu -irlen ...
10764 @item jtag newtap stm32 bs -irlen ...
10765 @item # Create the debug target and say where it is
10766 @item target create stm32.cpu -chain-position stm32.cpu ...
10767 @end itemize
10768
10769
10770 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
10771 log file, I can see these error messages: Error: arm7_9_common.c:561
10772 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
10773
10774 TODO.
10775
10776 @end enumerate
10777
10778 @node Tcl Crash Course
10779 @chapter Tcl Crash Course
10780 @cindex Tcl
10781
10782 Not everyone knows Tcl - this is not intended to be a replacement for
10783 learning Tcl, the intent of this chapter is to give you some idea of
10784 how the Tcl scripts work.
10785
10786 This chapter is written with two audiences in mind. (1) OpenOCD users
10787 who need to understand a bit more of how Jim-Tcl works so they can do
10788 something useful, and (2) those that want to add a new command to
10789 OpenOCD.
10790
10791 @section Tcl Rule #1
10792 There is a famous joke, it goes like this:
10793 @enumerate
10794 @item Rule #1: The wife is always correct
10795 @item Rule #2: If you think otherwise, See Rule #1
10796 @end enumerate
10797
10798 The Tcl equal is this:
10799
10800 @enumerate
10801 @item Rule #1: Everything is a string
10802 @item Rule #2: If you think otherwise, See Rule #1
10803 @end enumerate
10804
10805 As in the famous joke, the consequences of Rule #1 are profound. Once
10806 you understand Rule #1, you will understand Tcl.
10807
10808 @section Tcl Rule #1b
10809 There is a second pair of rules.
10810 @enumerate
10811 @item Rule #1: Control flow does not exist. Only commands
10812 @* For example: the classic FOR loop or IF statement is not a control
10813 flow item, they are commands, there is no such thing as control flow
10814 in Tcl.
10815 @item Rule #2: If you think otherwise, See Rule #1
10816 @* Actually what happens is this: There are commands that by
10817 convention, act like control flow key words in other languages. One of
10818 those commands is the word ``for'', another command is ``if''.
10819 @end enumerate
10820
10821 @section Per Rule #1 - All Results are strings
10822 Every Tcl command results in a string. The word ``result'' is used
10823 deliberately. No result is just an empty string. Remember: @i{Rule #1 -
10824 Everything is a string}
10825
10826 @section Tcl Quoting Operators
10827 In life of a Tcl script, there are two important periods of time, the
10828 difference is subtle.
10829 @enumerate
10830 @item Parse Time
10831 @item Evaluation Time
10832 @end enumerate
10833
10834 The two key items here are how ``quoted things'' work in Tcl. Tcl has
10835 three primary quoting constructs, the [square-brackets] the
10836 @{curly-braces@} and ``double-quotes''
10837
10838 By now you should know $VARIABLES always start with a $DOLLAR
10839 sign. BTW: To set a variable, you actually use the command ``set'', as
10840 in ``set VARNAME VALUE'' much like the ancient BASIC language ``let x
10841 = 1'' statement, but without the equal sign.
10842
10843 @itemize @bullet
10844 @item @b{[square-brackets]}
10845 @* @b{[square-brackets]} are command substitutions. It operates much
10846 like Unix Shell `back-ticks`. The result of a [square-bracket]
10847 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
10848 string}. These two statements are roughly identical:
10849 @example
10850 # bash example
10851 X=`date`
10852 echo "The Date is: $X"
10853 # Tcl example
10854 set X [date]
10855 puts "The Date is: $X"
10856 @end example
10857 @item @b{``double-quoted-things''}
10858 @* @b{``double-quoted-things''} are just simply quoted
10859 text. $VARIABLES and [square-brackets] are expanded in place - the
10860 result however is exactly 1 string. @i{Remember Rule #1 - Everything
10861 is a string}
10862 @example
10863 set x "Dinner"
10864 puts "It is now \"[date]\", $x is in 1 hour"
10865 @end example
10866 @item @b{@{Curly-Braces@}}
10867 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
10868 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
10869 'single-quote' operators in BASH shell scripts, with the added
10870 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
10871 nested 3 times@}@}@} NOTE: [date] is a bad example;
10872 at this writing, Jim/OpenOCD does not have a date command.
10873 @end itemize
10874
10875 @section Consequences of Rule 1/2/3/4
10876
10877 The consequences of Rule 1 are profound.
10878
10879 @subsection Tokenisation & Execution.
10880
10881 Of course, whitespace, blank lines and #comment lines are handled in
10882 the normal way.
10883
10884 As a script is parsed, each (multi) line in the script file is
10885 tokenised and according to the quoting rules. After tokenisation, that
10886 line is immediately executed.
10887
10888 Multi line statements end with one or more ``still-open''
10889 @{curly-braces@} which - eventually - closes a few lines later.
10890
10891 @subsection Command Execution
10892
10893 Remember earlier: There are no ``control flow''
10894 statements in Tcl. Instead there are COMMANDS that simply act like
10895 control flow operators.
10896
10897 Commands are executed like this:
10898
10899 @enumerate
10900 @item Parse the next line into (argc) and (argv[]).
10901 @item Look up (argv[0]) in a table and call its function.
10902 @item Repeat until End Of File.
10903 @end enumerate
10904
10905 It sort of works like this:
10906 @example
10907 for(;;)@{
10908 ReadAndParse( &argc, &argv );
10909
10910 cmdPtr = LookupCommand( argv[0] );
10911
10912 (*cmdPtr->Execute)( argc, argv );
10913 @}
10914 @end example
10915
10916 When the command ``proc'' is parsed (which creates a procedure
10917 function) it gets 3 parameters on the command line. @b{1} the name of
10918 the proc (function), @b{2} the list of parameters, and @b{3} the body
10919 of the function. Not the choice of words: LIST and BODY. The PROC
10920 command stores these items in a table somewhere so it can be found by
10921 ``LookupCommand()''
10922
10923 @subsection The FOR command
10924
10925 The most interesting command to look at is the FOR command. In Tcl,
10926 the FOR command is normally implemented in C. Remember, FOR is a
10927 command just like any other command.
10928
10929 When the ascii text containing the FOR command is parsed, the parser
10930 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
10931 are:
10932
10933 @enumerate 0
10934 @item The ascii text 'for'
10935 @item The start text
10936 @item The test expression
10937 @item The next text
10938 @item The body text
10939 @end enumerate
10940
10941 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
10942 Remember @i{Rule #1 - Everything is a string.} The key point is this:
10943 Often many of those parameters are in @{curly-braces@} - thus the
10944 variables inside are not expanded or replaced until later.
10945
10946 Remember that every Tcl command looks like the classic ``main( argc,
10947 argv )'' function in C. In JimTCL - they actually look like this:
10948
10949 @example
10950 int
10951 MyCommand( Jim_Interp *interp,
10952 int *argc,
10953 Jim_Obj * const *argvs );
10954 @end example
10955
10956 Real Tcl is nearly identical. Although the newer versions have
10957 introduced a byte-code parser and interpreter, but at the core, it
10958 still operates in the same basic way.
10959
10960 @subsection FOR command implementation
10961
10962 To understand Tcl it is perhaps most helpful to see the FOR
10963 command. Remember, it is a COMMAND not a control flow structure.
10964
10965 In Tcl there are two underlying C helper functions.
10966
10967 Remember Rule #1 - You are a string.
10968
10969 The @b{first} helper parses and executes commands found in an ascii
10970 string. Commands can be separated by semicolons, or newlines. While
10971 parsing, variables are expanded via the quoting rules.
10972
10973 The @b{second} helper evaluates an ascii string as a numerical
10974 expression and returns a value.
10975
10976 Here is an example of how the @b{FOR} command could be
10977 implemented. The pseudo code below does not show error handling.
10978 @example
10979 void Execute_AsciiString( void *interp, const char *string );
10980
10981 int Evaluate_AsciiExpression( void *interp, const char *string );
10982
10983 int
10984 MyForCommand( void *interp,
10985 int argc,
10986 char **argv )
10987 @{
10988 if( argc != 5 )@{
10989 SetResult( interp, "WRONG number of parameters");
10990 return ERROR;
10991 @}
10992
10993 // argv[0] = the ascii string just like C
10994
10995 // Execute the start statement.
10996 Execute_AsciiString( interp, argv[1] );
10997
10998 // Top of loop test
10999 for(;;)@{
11000 i = Evaluate_AsciiExpression(interp, argv[2]);
11001 if( i == 0 )
11002 break;
11003
11004 // Execute the body
11005 Execute_AsciiString( interp, argv[3] );
11006
11007 // Execute the LOOP part
11008 Execute_AsciiString( interp, argv[4] );
11009 @}
11010
11011 // Return no error
11012 SetResult( interp, "" );
11013 return SUCCESS;
11014 @}
11015 @end example
11016
11017 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
11018 in the same basic way.
11019
11020 @section OpenOCD Tcl Usage
11021
11022 @subsection source and find commands
11023 @b{Where:} In many configuration files
11024 @* Example: @b{ source [find FILENAME] }
11025 @*Remember the parsing rules
11026 @enumerate
11027 @item The @command{find} command is in square brackets,
11028 and is executed with the parameter FILENAME. It should find and return
11029 the full path to a file with that name; it uses an internal search path.
11030 The RESULT is a string, which is substituted into the command line in
11031 place of the bracketed @command{find} command.
11032 (Don't try to use a FILENAME which includes the "#" character.
11033 That character begins Tcl comments.)
11034 @item The @command{source} command is executed with the resulting filename;
11035 it reads a file and executes as a script.
11036 @end enumerate
11037 @subsection format command
11038 @b{Where:} Generally occurs in numerous places.
11039 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
11040 @b{sprintf()}.
11041 @b{Example}
11042 @example
11043 set x 6
11044 set y 7
11045 puts [format "The answer: %d" [expr $x * $y]]
11046 @end example
11047 @enumerate
11048 @item The SET command creates 2 variables, X and Y.
11049 @item The double [nested] EXPR command performs math
11050 @* The EXPR command produces numerical result as a string.
11051 @* Refer to Rule #1
11052 @item The format command is executed, producing a single string
11053 @* Refer to Rule #1.
11054 @item The PUTS command outputs the text.
11055 @end enumerate
11056 @subsection Body or Inlined Text
11057 @b{Where:} Various TARGET scripts.
11058 @example
11059 #1 Good
11060 proc someproc @{@} @{
11061 ... multiple lines of stuff ...
11062 @}
11063 $_TARGETNAME configure -event FOO someproc
11064 #2 Good - no variables
11065 $_TARGETNAME configure -event foo "this ; that;"
11066 #3 Good Curly Braces
11067 $_TARGETNAME configure -event FOO @{
11068 puts "Time: [date]"
11069 @}
11070 #4 DANGER DANGER DANGER
11071 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
11072 @end example
11073 @enumerate
11074 @item The $_TARGETNAME is an OpenOCD variable convention.
11075 @*@b{$_TARGETNAME} represents the last target created, the value changes
11076 each time a new target is created. Remember the parsing rules. When
11077 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
11078 the name of the target which happens to be a TARGET (object)
11079 command.
11080 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
11081 @*There are 4 examples:
11082 @enumerate
11083 @item The TCLBODY is a simple string that happens to be a proc name
11084 @item The TCLBODY is several simple commands separated by semicolons
11085 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
11086 @item The TCLBODY is a string with variables that get expanded.
11087 @end enumerate
11088
11089 In the end, when the target event FOO occurs the TCLBODY is
11090 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
11091 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
11092
11093 Remember the parsing rules. In case #3, @{curly-braces@} mean the
11094 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
11095 and the text is evaluated. In case #4, they are replaced before the
11096 ``Target Object Command'' is executed. This occurs at the same time
11097 $_TARGETNAME is replaced. In case #4 the date will never
11098 change. @{BTW: [date] is a bad example; at this writing,
11099 Jim/OpenOCD does not have a date command@}
11100 @end enumerate
11101 @subsection Global Variables
11102 @b{Where:} You might discover this when writing your own procs @* In
11103 simple terms: Inside a PROC, if you need to access a global variable
11104 you must say so. See also ``upvar''. Example:
11105 @example
11106 proc myproc @{ @} @{
11107 set y 0 #Local variable Y
11108 global x #Global variable X
11109 puts [format "X=%d, Y=%d" $x $y]
11110 @}
11111 @end example
11112 @section Other Tcl Hacks
11113 @b{Dynamic variable creation}
11114 @example
11115 # Dynamically create a bunch of variables.
11116 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
11117 # Create var name
11118 set vn [format "BIT%d" $x]
11119 # Make it a global
11120 global $vn
11121 # Set it.
11122 set $vn [expr (1 << $x)]
11123 @}
11124 @end example
11125 @b{Dynamic proc/command creation}
11126 @example
11127 # One "X" function - 5 uart functions.
11128 foreach who @{A B C D E@}
11129 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
11130 @}
11131 @end example
11132
11133 @include fdl.texi
11134
11135 @node OpenOCD Concept Index
11136 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
11137 @comment case issue with ``Index.html'' and ``index.html''
11138 @comment Occurs when creating ``--html --no-split'' output
11139 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
11140 @unnumbered OpenOCD Concept Index
11141
11142 @printindex cp
11143
11144 @node Command and Driver Index
11145 @unnumbered Command and Driver Index
11146 @printindex fn
11147
11148 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)