more in_handler typo fixes
[openocd.git] / doc / openocd.texi
1 \input texinfo @c -*-texinfo-*-
2 @c %**start of header
3 @setfilename openocd.info
4 @settitle Open On-Chip Debugger (OpenOCD)
5 @dircategory Development
6 @direntry
7 @paragraphindent 0
8 * OpenOCD: (openocd). Open On-Chip Debugger.
9 @end direntry
10 @c %**end of header
11
12 @include version.texi
13
14 @copying
15
16 @itemize @bullet
17 @item Copyright @copyright{} 2008 The OpenOCD Project
18 @item Copyright @copyright{} 2007-2008 Spencer Oliver @email{spen@@spen-soft.co.uk}
19 @item Copyright @copyright{} 2008 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
20 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
21 @end itemize
22
23 @quotation
24 Permission is granted to copy, distribute and/or modify this document
25 under the terms of the GNU Free Documentation License, Version 1.2 or
26 any later version published by the Free Software Foundation; with no
27 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
28 Texts. A copy of the license is included in the section entitled ``GNU
29 Free Documentation License''.
30 @end quotation
31 @end copying
32
33 @titlepage
34 @title Open On-Chip Debugger (OpenOCD)
35 @subtitle Edition @value{EDITION} for OpenOCD version @value{VERSION}
36 @subtitle @value{UPDATED}
37 @page
38 @vskip 0pt plus 1filll
39 @insertcopying
40 @end titlepage
41
42 @summarycontents
43 @contents
44
45 @node Top, About, , (dir)
46 @top OpenOCD
47
48 This manual documents edition @value{EDITION} of the Open On-Chip Debugger
49 (OpenOCD) version @value{VERSION}, @value{UPDATED}.
50
51 @insertcopying
52
53 @menu
54 * About:: About OpenOCD
55 * Developers:: OpenOCD Developers
56 * Building:: Building OpenOCD
57 * JTAG Hardware Dongles:: JTAG Hardware Dongles
58 * Running:: Running OpenOCD
59 * Simple Configuration Files:: Simple Configuration Files
60 * Config File Guidelines:: Config File Guidelines
61 * About JIM-Tcl:: About JIM-Tcl
62 * Daemon Configuration:: Daemon Configuration
63 * Interface - Dongle Configuration:: Interface - Dongle Configuration
64 * Reset Configuration:: Reset Configuration
65 * Tap Creation:: Tap Creation
66 * Target Configuration:: Target Configuration
67 * Flash Configuration:: Flash Configuration
68 * General Commands:: General Commands
69 * JTAG Commands:: JTAG Commands
70 * Sample Scripts:: Sample Target Scripts
71 * TFTP:: TFTP
72 * GDB and OpenOCD:: Using GDB and OpenOCD
73 * Tcl Scripting API:: Tcl Scripting API
74 * Upgrading:: Deprecated/Removed Commands
75 * Target Library:: Target Library
76 * FAQ:: Frequently Asked Questions
77 * Tcl Crash Course:: Tcl Crash Course
78 * License:: GNU Free Documentation License
79 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
80 @comment case issue with ``Index.html'' and ``index.html''
81 @comment Occurs when creating ``--html --no-split'' output
82 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
83 * OpenOCD Index:: Main Index
84 @end menu
85
86 @node About
87 @unnumbered About
88 @cindex about
89
90 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
91 in-system programming and boundary-scan testing for embedded target
92 devices.
93
94 @b{JTAG:} OpenOCD uses a ``hardware interface dongle'' to communicate
95 with the JTAG (IEEE 1149.1) compliant taps on your target board.
96
97 @b{Dongles:} OpenOCD currently supports many types of hardware dongles: USB
98 based, parallel port based, and other standalone boxes that run
99 OpenOCD internally. See the section titled: @xref{JTAG Hardware Dongles}.
100
101 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920T,
102 ARM922T, ARM926EJ--S, ARM966E--S), XScale (PXA25x, IXP42x) and
103 Cortex-M3 (Luminary Stellaris LM3 and ST STM32) based cores to be
104 debugged via the GDB protocol.
105
106 @b{Flash Programing:} Flash writing is supported for external CFI
107 compatible flashes (Intel and AMD/Spansion command set) and several
108 internal flashes (LPC2000, AT91SAM7, STR7x, STR9x, LM3, and
109 STM32x). Preliminary support for using the LPC3180's NAND flash
110 controller is included.
111
112 @node Developers
113 @chapter Developers
114 @cindex developers
115
116 OpenOCD was created by Dominic Rath as part of a diploma thesis written at the
117 University of Applied Sciences Augsburg (@uref{http://www.fh-augsburg.de}).
118 Others interested in improving the state of free and open debug and testing technology
119 are welcome to participate.
120
121 Other developers have contributed support for additional targets and flashes as well
122 as numerous bugfixes and enhancements. See the AUTHORS file for regular contributors.
123
124 The main OpenOCD web site is available at @uref{http://openocd.berlios.de/web/}.
125
126 @section Coding Style
127 @cindex Coding Style
128
129 The following rules try to describe formatting and naming conventions that should be
130 followed to make the whole OpenOCD code look more consistent. The ultimate goal of
131 coding style should be readability, and these rules may be ignored for a particular
132 (small) piece of code if that makes it more readable.
133
134 @subsection Formatting rules:
135 @itemize @bullet
136 @item remove any trailing white space
137 @item use TAB characters for indentation, not spaces
138 @item displayed TAB width is 4 characters
139 @item make sure NOT to use DOS '\r\n' line feeds
140 @item do not add more than 2 empty lines to source files
141 @item do not add trailing empty lines to source files
142 @item do not use C++ style comments (//)
143 @item lines may be reasonably wide - there's no anachronistic 80 characters limit
144 @end itemize
145
146 @subsection Naming rules:
147 @itemize @bullet
148 @item identifiers use lower-case letters only
149 @item identifiers consisting of multiple words use underline characters between consecutive words
150 @item macros use upper-case letters only
151 @item structure names shall be appended with '_s'
152 @item typedefs shall be appended with '_t'
153 @end itemize
154
155 @subsection Function calls:
156 @itemize @bullet
157 @item function calls have no space between the functions name and the parameter
158 list: my_func(param1, param2, ...)
159 @end itemize
160
161 @node Building
162 @chapter Building
163 @cindex building OpenOCD
164
165 @section Pre-Built Tools
166 If you are interested in getting actual work done rather than building
167 OpenOCD, then check if your interface supplier provides binaries for
168 you. Chances are that that binary is from some SVN version that is more
169 stable than SVN trunk where bleeding edge development takes place.
170
171 @section Packagers Please Read!
172
173 You are a @b{PACKAGER} of OpenOCD if you
174
175 @enumerate
176 @item @b{Sell dongles} and include pre-built binaries
177 @item @b{Supply tools} i.e.: A complete development solution
178 @item @b{Supply IDEs} like Eclipse, or RHIDE, etc.
179 @item @b{Build packages} i.e.: RPM files, or DEB files for a Linux Distro
180 @end enumerate
181
182 As a @b{PACKAGER} - you are at the top of the food chain. You solve
183 problems for downstream users. What you fix or solve - solves hundreds
184 if not thousands of user questions. If something does not work for you
185 please let us know. That said, would also like you to follow a few
186 suggestions:
187
188 @enumerate
189 @item @b{Always build with printer ports enabled.}
190 @item @b{Try to use LIBFTDI + LIBUSB where possible. You cover more bases.}
191 @end enumerate
192
193 @itemize @bullet
194 @item @b{Why YES to LIBFTDI + LIBUSB?}
195 @itemize @bullet
196 @item @b{LESS} work - libusb perhaps already there
197 @item @b{LESS} work - identical code, multiple platforms
198 @item @b{MORE} dongles are supported
199 @item @b{MORE} platforms are supported
200 @item @b{MORE} complete solution
201 @end itemize
202 @item @b{Why not LIBFTDI + LIBUSB} (i.e.: ftd2xx instead)?
203 @itemize @bullet
204 @item @b{LESS} speed - some say it is slower
205 @item @b{LESS} complex to distribute (external dependencies)
206 @end itemize
207 @end itemize
208
209 @section Building From Source
210
211 You can download the current SVN version with an SVN client of your choice from the
212 following repositories:
213
214 @uref{svn://svn.berlios.de/openocd/trunk}
215
216 or
217
218 @uref{http://svn.berlios.de/svnroot/repos/openocd/trunk}
219
220 Using the SVN command line client, you can use the following command to fetch the
221 latest version (make sure there is no (non-svn) directory called "openocd" in the
222 current directory):
223
224 @example
225 svn checkout svn://svn.berlios.de/openocd/trunk openocd
226 @end example
227
228 Building OpenOCD requires a recent version of the GNU autotools (autoconf >= 2.59 and automake >= 1.9).
229 For building on Windows,
230 you have to use Cygwin. Make sure that your @env{PATH} environment variable contains no
231 other locations with Unix utils (like UnxUtils) - these can't handle the Cygwin
232 paths, resulting in obscure dependency errors (This is an observation I've gathered
233 from the logs of one user - correct me if I'm wrong).
234
235 You further need the appropriate driver files, if you want to build support for
236 a FTDI FT2232 based interface:
237
238 @itemize @bullet
239 @item @b{ftdi2232} libftdi (@uref{http://www.intra2net.com/opensource/ftdi/})
240 @item @b{ftd2xx} libftd2xx (@uref{http://www.ftdichip.com/Drivers/D2XX.htm})
241 @item When using the Amontec JTAGkey, you have to get the drivers from the Amontec
242 homepage (@uref{http://www.amontec.com}), as the JTAGkey uses a non-standard VID/PID.
243 @end itemize
244
245 libftdi is supported under Windows. Do not use versions earlier than 0.14.
246
247 In general, the D2XX driver provides superior performance (several times as fast),
248 but has the draw-back of being binary-only - though that isn't that bad, as it isn't
249 a kernel module, only a user space library.
250
251 To build OpenOCD (on both Linux and Cygwin), use the following commands:
252
253 @example
254 ./bootstrap
255 @end example
256
257 Bootstrap generates the configure script, and prepares building on your system.
258
259 @example
260 ./configure [options, see below]
261 @end example
262
263 Configure generates the Makefiles used to build OpenOCD.
264
265 @example
266 make
267 make install
268 @end example
269
270 Make builds OpenOCD, and places the final executable in ./src/, the last step, ``make install'' is optional.
271
272 The configure script takes several options, specifying which JTAG interfaces
273 should be included (among other things):
274
275 @itemize @bullet
276 @item
277 @option{--enable-parport} - Enable building the PC parallel port driver.
278 @item
279 @option{--enable-parport_ppdev} - Enable use of ppdev (/dev/parportN) for parport.
280 @item
281 @option{--enable-parport_giveio} - Enable use of giveio for parport instead of ioperm.
282 @item
283 @option{--enable-amtjtagaccel} - Enable building the Amontec JTAG-Accelerator driver.
284 @item
285 @option{--enable-ecosboard} - Enable building support for eCosBoard based JTAG debugger.
286 @item
287 @option{--enable-ioutil} - Enable ioutil functions - useful for standalone OpenOCD implementations.
288 @item
289 @option{--enable-httpd} - Enable builtin httpd server - useful for standalone OpenOCD implementations.
290 @item
291 @option{--enable-ep93xx} - Enable building support for EP93xx based SBCs.
292 @item
293 @option{--enable-at91rm9200} - Enable building support for AT91RM9200 based SBCs.
294 @item
295 @option{--enable-gw16012} - Enable building support for the Gateworks GW16012 JTAG programmer.
296 @item
297 @option{--enable-ft2232_ftd2xx} - Numerous USB type ARM JTAG dongles use the FT2232C chip from this FTDICHIP.COM chip (closed source).
298 @item
299 @option{--enable-ft2232_libftdi} - An open source (free) alternative to FTDICHIP.COM ftd2xx solution (Linux, MacOS, Cygwin).
300 @item
301 @option{--with-ftd2xx-win32-zipdir=PATH} - If using FTDICHIP.COM ft2232c, point at the directory where the Win32 FTDICHIP.COM 'CDM' driver zip file was unpacked.
302 @item
303 @option{--with-ftd2xx-linux-tardir=PATH} - Linux only. Equivalent of @option{--with-ftd2xx-win32-zipdir}, where you unpacked the TAR.GZ file.
304 @item
305 @option{--with-ftd2xx-lib=shared|static} - Linux only. Default: static. Specifies how the FTDICHIP.COM libftd2xx driver should be linked. Note: 'static' only works in conjunction with @option{--with-ftd2xx-linux-tardir}. The 'shared' value is supported (12/26/2008), however you must manually install the required header files and shared libraries in an appropriate place. This uses ``libusb'' internally.
306 @item
307 @option{--enable-presto_libftdi} - Enable building support for ASIX Presto programmer using the libftdi driver.
308 @item
309 @option{--enable-presto_ftd2xx} - Enable building support for ASIX Presto programmer using the FTD2XX driver.
310 @item
311 @option{--enable-usbprog} - Enable building support for the USBprog JTAG programmer.
312 @item
313 @option{--enable-oocd_trace} - Enable building support for the OpenOCD+trace ETM capture device.
314 @item
315 @option{--enable-jlink} - Enable building support for the Segger J-Link JTAG programmer.
316 @item
317 @option{--enable-vsllink} - Enable building support for the Versaloon-Link JTAG programmer.
318 @item
319 @option{--enable-rlink} - Enable building support for the Raisonance RLink JTAG programmer.
320 @item
321 @option{--enable-arm-jtag-ew} - Enable building support for the Olimex ARM-JTAG-EW programmer.
322 @item
323 @option{--enable-dummy} - Enable building the dummy port driver.
324 @end itemize
325
326 @section Parallel Port Dongles
327
328 If you want to access the parallel port using the PPDEV interface you have to specify
329 both the @option{--enable-parport} AND the @option{--enable-parport_ppdev} option since
330 the @option{--enable-parport_ppdev} option actually is an option to the parport driver
331 (see @uref{http://forum.sparkfun.com/viewtopic.php?t=3795} for more info).
332
333 The same is true for the @option{--enable-parport_giveio} option, you have to
334 use both the @option{--enable-parport} AND the @option{--enable-parport_giveio} option if you want to use giveio instead of ioperm parallel port access method.
335
336 @section FT2232C Based USB Dongles
337
338 There are 2 methods of using the FTD2232, either (1) using the
339 FTDICHIP.COM closed source driver, or (2) the open (and free) driver
340 libftdi. Some claim the (closed) FTDICHIP.COM solution is faster.
341
342 The FTDICHIP drivers come as either a (win32) ZIP file, or a (Linux)
343 TAR.GZ file. You must unpack them ``some where'' convient. As of this
344 writing (12/26/2008) FTDICHIP does not supply means to install these
345 files ``in an appropriate place'' As a result, there are two
346 ``./configure'' options that help.
347
348 Below is an example build process:
349
350 1) Check out the latest version of ``openocd'' from SVN.
351
352 2) Download & unpack either the Windows or Linux FTD2xx drivers
353 (@uref{http://www.ftdichip.com/Drivers/D2XX.htm}).
354
355 @example
356 /home/duane/ftd2xx.win32 => the Cygwin/Win32 ZIP file contents.
357 /home/duane/libftd2xx0.4.16 => the Linux TAR.GZ file contents.
358 @end example
359
360 3) Configure with these options:
361
362 @example
363 Cygwin FTDICHIP solution:
364 ./configure --prefix=/home/duane/mytools \
365 --enable-ft2232_ftd2xx \
366 --with-ftd2xx-win32-zipdir=/home/duane/ftd2xx.win32
367
368 Linux FTDICHIP solution:
369 ./configure --prefix=/home/duane/mytools \
370 --enable-ft2232_ftd2xx \
371 --with-ft2xx-linux-tardir=/home/duane/libftd2xx0.4.16
372
373 Cygwin/Linux LIBFTDI solution:
374 Assumes:
375 1a) For Windows: The Windows port of LIBUSB is in place.
376 1b) For Linux: libusb has been built/installed and is in place.
377
378 2) And libftdi has been built and installed
379 Note: libftdi - relies upon libusb.
380
381 ./configure --prefix=/home/duane/mytools \
382 --enable-ft2232_libftdi
383
384 @end example
385
386 4) Then just type ``make'', and perhaps ``make install''.
387
388
389 @section Miscellaneous Configure Options
390
391 @itemize @bullet
392 @item
393 @option{--disable-option-checking} - Ignore unrecognized @option{--enable} and @option{--with} options.
394 @item
395 @option{--enable-gccwarnings} - Enable extra gcc warnings during build.
396 Default is enabled.
397 @item
398 @option{--enable-release} - Enable building of an OpenOCD release, generally
399 this is for developers. It simply omits the svn version string when the
400 openocd @option{-v} is executed.
401 @end itemize
402
403 @node JTAG Hardware Dongles
404 @chapter JTAG Hardware Dongles
405 @cindex dongles
406 @cindex FTDI
407 @cindex wiggler
408 @cindex zy1000
409 @cindex printer port
410 @cindex USB Adapter
411 @cindex rtck
412
413 Defined: @b{dongle}: A small device that plugins into a computer and serves as
414 an adapter .... [snip]
415
416 In the OpenOCD case, this generally refers to @b{a small adapater} one
417 attaches to your computer via USB or the Parallel Printer Port. The
418 execption being the Zylin ZY1000 which is a small box you attach via
419 an ethernet cable. The Zylin ZY1000 has the advantage that it does not
420 require any drivers to be installed on the developer PC. It also has
421 a built in web interface. It supports RTCK/RCLK or adaptive clocking
422 and has a built in relay to power cycle targets remotely.
423
424
425 @section Choosing a Dongle
426
427 There are three things you should keep in mind when choosing a dongle.
428
429 @enumerate
430 @item @b{Voltage} What voltage is your target? 1.8, 2.8, 3.3, or 5V? Does your dongle support it?
431 @item @b{Connection} Printer Ports - Does your computer have one?
432 @item @b{Connection} Is that long printer bit-bang cable practical?
433 @item @b{RTCK} Do you require RTCK? Also known as ``adaptive clocking''
434 @end enumerate
435
436 @section Stand alone Systems
437
438 @b{ZY1000} See: @url{http://www.zylin.com/zy1000.html} Technically, not a
439 dongle, but a standalone box. The ZY1000 has the advantage that it does
440 not require any drivers installed on the developer PC. It also has
441 a built in web interface. It supports RTCK/RCLK or adaptive clocking
442 and has a built in relay to power cycle targets remotely.
443
444 @section USB FT2232 Based
445
446 There are many USB JTAG dongles on the market, many of them are based
447 on a chip from ``Future Technology Devices International'' (FTDI)
448 known as the FTDI FT2232.
449
450 See: @url{http://www.ftdichip.com} or @url{http://www.ftdichip.com/Products/FT2232H.htm}
451
452 As of 28/Nov/2008, the following are supported:
453
454 @itemize @bullet
455 @item @b{usbjtag}
456 @* Link @url{http://www.hs-augsburg.de/~hhoegl/proj/usbjtag/usbjtag.html}
457 @item @b{jtagkey}
458 @* See: @url{http://www.amontec.com/jtagkey.shtml}
459 @item @b{oocdlink}
460 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
461 @item @b{signalyzer}
462 @* See: @url{http://www.signalyzer.com}
463 @item @b{evb_lm3s811}
464 @* See: @url{http://www.luminarymicro.com} - The Luminary Micro Stellaris LM3S811 eval board has an FTD2232C chip built in.
465 @item @b{olimex-jtag}
466 @* See: @url{http://www.olimex.com}
467 @item @b{flyswatter}
468 @* See: @url{http://www.tincantools.com}
469 @item @b{turtelizer2}
470 @* See: @url{http://www.ethernut.de}, or @url{http://www.ethernut.de/en/hardware/turtelizer/index.html}
471 @item @b{comstick}
472 @* Link: @url{http://www.hitex.com/index.php?id=383}
473 @item @b{stm32stick}
474 @* Link @url{http://www.hitex.com/stm32-stick}
475 @item @b{axm0432_jtag}
476 @* Axiom AXM-0432 Link @url{http://www.axman.com}
477 @end itemize
478
479 @section USB JLINK based
480 There are several OEM versions of the Segger @b{JLINK} adapter. It is
481 an example of a micro controller based JTAG adapter, it uses an
482 AT91SAM764 internally.
483
484 @itemize @bullet
485 @item @b{ATMEL SAMICE} Only works with ATMEL chips!
486 @* Link: @url{http://www.atmel.com/dyn/products/tools_card.asp?tool_id=3892}
487 @item @b{SEGGER JLINK}
488 @* Link: @url{http://www.segger.com/jlink.html}
489 @item @b{IAR J-Link}
490 @* Link: @url{http://www.iar.com/website1/1.0.1.0/369/1/index.php}
491 @end itemize
492
493 @section USB RLINK based
494 Raisonance has an adapter called @b{RLink}. It exists in a stripped-down form on the STM32 Primer, permanently attached to the JTAG lines. It also exists on the STM32 Primer2, but that is wired for SWD and not JTAG, thus not supported.
495
496 @itemize @bullet
497 @item @b{Raisonance RLink}
498 @* Link: @url{http://www.raisonance.com/products/RLink.php}
499 @item @b{STM32 Primer}
500 @* Link: @url{http://www.stm32circle.com/resources/stm32primer.php}
501 @item @b{STM32 Primer2}
502 @* Link: @url{http://www.stm32circle.com/resources/stm32primer2.php}
503 @end itemize
504
505 @section USB Other
506 @itemize @bullet
507 @item @b{USBprog}
508 @* Link: @url{http://www.embedded-projects.net/usbprog} - which uses an Atmel MEGA32 and a UBN9604
509
510 @item @b{USB - Presto}
511 @* Link: @url{http://tools.asix.net/prg_presto.htm}
512
513 @item @b{Versaloon-Link}
514 @* Link: @url{http://www.simonqian.com/en/Versaloon}
515
516 @item @b{ARM-JTAG-EW}
517 @* Link: @url{http://www.olimex.com/dev/arm-jtag-ew.html}
518 @end itemize
519
520 @section IBM PC Parallel Printer Port Based
521
522 The two well known ``JTAG Parallel Ports'' cables are the Xilnx DLC5
523 and the MacGraigor Wiggler. There are many clones and variations of
524 these on the market.
525
526 @itemize @bullet
527
528 @item @b{Wiggler} - There are many clones of this.
529 @* Link: @url{http://www.macraigor.com/wiggler.htm}
530
531 @item @b{DLC5} - From XILINX - There are many clones of this
532 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
533 produced, PDF schematics are easily found and it is easy to make.
534
535 @item @b{Amontec - JTAG Accelerator}
536 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
537
538 @item @b{GW16402}
539 @* Link: @url{http://www.gateworks.com/products/avila_accessories/gw16042.php}
540
541 @item @b{Wiggler2}
542 @* Link: @url{http://www.ccac.rwth-aachen.de/~michaels/index.php/hardware/armjtag}
543
544 @item @b{Wiggler_ntrst_inverted}
545 @* Yet another variation - See the source code, src/jtag/parport.c
546
547 @item @b{old_amt_wiggler}
548 @* Unknown - probably not on the market today
549
550 @item @b{arm-jtag}
551 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
552
553 @item @b{chameleon}
554 @* Link: @url{http://www.amontec.com/chameleon.shtml}
555
556 @item @b{Triton}
557 @* Unknown.
558
559 @item @b{Lattice}
560 @* ispDownload from Lattice Semiconductor @url{http://www.latticesemi.com/lit/docs/devtools/dlcable.pdf}
561
562 @item @b{flashlink}
563 @* From ST Microsystems, link:
564 @url{http://www.st.com/stonline/products/literature/um/7889.pdf}
565 Title: FlashLINK JTAG programing cable for PSD and uPSD
566
567 @end itemize
568
569 @section Other...
570 @itemize @bullet
571
572 @item @b{ep93xx}
573 @* An EP93xx based Linux machine using the GPIO pins directly.
574
575 @item @b{at91rm9200}
576 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
577
578 @end itemize
579
580 @node Running
581 @chapter Running
582 @cindex running OpenOCD
583 @cindex --configfile
584 @cindex --debug_level
585 @cindex --logfile
586 @cindex --search
587
588 The @option{--help} option shows:
589 @verbatim
590 bash$ openocd --help
591
592 --help | -h display this help
593 --version | -v display OpenOCD version
594 --file | -f use configuration file <name>
595 --search | -s dir to search for config files and scripts
596 --debug | -d set debug level <0-3>
597 --log_output | -l redirect log output to file <name>
598 --command | -c run <command>
599 --pipe | -p use pipes when talking to gdb
600 @end verbatim
601
602 By default OpenOCD reads the file configuration file ``openocd.cfg''
603 in the current directory. To specify a different (or multiple)
604 configuration file, you can use the ``-f'' option. For example:
605
606 @example
607 openocd -f config1.cfg -f config2.cfg -f config3.cfg
608 @end example
609
610 Once started, OpenOCD runs as a daemon, waiting for connections from
611 clients (Telnet, GDB, Other).
612
613 If you are having problems, you can enable internal debug messages via
614 the ``-d'' option.
615
616 Also it is possible to interleave commands w/config scripts using the
617 @option{-c} command line switch.
618
619 To enable debug output (when reporting problems or working on OpenOCD
620 itself), use the @option{-d} command line switch. This sets the
621 @option{debug_level} to "3", outputting the most information,
622 including debug messages. The default setting is "2", outputting only
623 informational messages, warnings and errors. You can also change this
624 setting from within a telnet or gdb session using @option{debug_level
625 <n>} @xref{debug_level}.
626
627 You can redirect all output from the daemon to a file using the
628 @option{-l <logfile>} switch.
629
630 Search paths for config/script files can be added to OpenOCD by using
631 the @option{-s <search>} switch. The current directory and the OpenOCD
632 target library is in the search path by default.
633
634 For details on the @option{-p} option. @xref{Connecting to GDB}.
635
636 Note! OpenOCD will launch the GDB & telnet server even if it can not
637 establish a connection with the target. In general, it is possible for
638 the JTAG controller to be unresponsive until the target is set up
639 correctly via e.g. GDB monitor commands in a GDB init script.
640
641 @node Simple Configuration Files
642 @chapter Simple Configuration Files
643 @cindex configuration
644
645 @section Outline
646 There are 4 basic ways of ``configurating'' OpenOCD to run, they are:
647
648 @enumerate
649 @item A small openocd.cfg file which ``sources'' other configuration files
650 @item A monolithic openocd.cfg file
651 @item Many -f filename options on the command line
652 @item Your Mixed Solution
653 @end enumerate
654
655 @section Small configuration file method
656
657 This is the preferred method. It is simple and works well for many
658 people. The developers of OpenOCD would encourage you to use this
659 method. If you create a new configuration please email new
660 configurations to the development list.
661
662 Here is an example of an openocd.cfg file for an ATMEL at91sam7x256
663
664 @example
665 source [find interface/signalyzer.cfg]
666
667 # Change the default telnet port...
668 telnet_port 4444
669 # GDB connects here
670 gdb_port 3333
671 # GDB can also flash my flash!
672 gdb_memory_map enable
673 gdb_flash_program enable
674
675 source [find target/sam7x256.cfg]
676 @end example
677
678 There are many example configuration scripts you can work with. You
679 should look in the directory: @t{$(INSTALLDIR)/lib/openocd}. You
680 should find:
681
682 @enumerate
683 @item @b{board} - eval board level configurations
684 @item @b{interface} - specific dongle configurations
685 @item @b{target} - the target chips
686 @item @b{tcl} - helper scripts
687 @item @b{xscale} - things specific to the xscale.
688 @end enumerate
689
690 Look first in the ``boards'' area, then the ``targets'' area. Often a board
691 configuration is a good example to work from.
692
693 @section Many -f filename options
694 Some believe this is a wonderful solution, others find it painful.
695
696 You can use a series of ``-f filename'' options on the command line,
697 OpenOCD will read each filename in sequence, for example:
698
699 @example
700 openocd -f file1.cfg -f file2.cfg -f file2.cfg
701 @end example
702
703 You can also intermix various commands with the ``-c'' command line
704 option.
705
706 @section Monolithic file
707 The ``Monolithic File'' dispenses with all ``source'' statements and
708 puts everything in one self contained (monolithic) file. This is not
709 encouraged.
710
711 Please try to ``source'' various files or use the multiple -f
712 technique.
713
714 @section Advice for you
715 Often, one uses a ``mixed approach''. Where possible, please try to
716 ``source'' common things, and if needed cut/paste parts of the
717 standard distribution configuration files as needed.
718
719 @b{REMEMBER:} The ``important parts'' of your configuration file are:
720
721 @enumerate
722 @item @b{Interface} - Defines the dongle
723 @item @b{Taps} - Defines the JTAG Taps
724 @item @b{GDB Targets} - What GDB talks to
725 @item @b{Flash Programing} - Very Helpful
726 @end enumerate
727
728 Some key things you should look at and understand are:
729
730 @enumerate
731 @item The reset configuration of your debug environment as a whole
732 @item Is there a ``work area'' that OpenOCD can use?
733 @* For ARM - work areas mean up to 10x faster downloads.
734 @item For MMU/MPU based ARM chips (i.e.: ARM9 and later) will that work area still be available?
735 @item For complex targets (multiple chips) the JTAG SPEED becomes an issue.
736 @end enumerate
737
738
739
740 @node Config File Guidelines
741 @chapter Config File Guidelines
742
743 This section/chapter is aimed at developers and integrators of
744 OpenOCD. These are guidelines for creating new boards and new target
745 configurations as of 28/Nov/2008.
746
747 However, you, the user of OpenOCD, should be somewhat familiar with
748 this section as it should help explain some of the internals of what
749 you might be looking at.
750
751 The user should find the following directories under @t{$(INSTALLDIR)/lib/openocd} :
752
753 @itemize @bullet
754 @item @b{interface}
755 @*Think JTAG Dongle. Files that configure the JTAG dongle go here.
756 @item @b{board}
757 @* Think Circuit Board, PWA, PCB, they go by many names. Board files
758 contain initialization items that are specific to a board - for
759 example: The SDRAM initialization sequence for the board, or the type
760 of external flash and what address it is found at. Any initialization
761 sequence to enable that external flash or SDRAM should be found in the
762 board file. Boards may also contain multiple targets, i.e.: Two CPUs, or
763 a CPU and an FPGA or CPLD.
764 @item @b{target}
765 @* Think chip. The ``target'' directory represents a JTAG tap (or
766 chip) OpenOCD should control, not a board. Two common types of targets
767 are ARM chips and FPGA or CPLD chips.
768 @end itemize
769
770 @b{If needed...} The user in their ``openocd.cfg'' file or the board
771 file might override a specific feature in any of the above files by
772 setting a variable or two before sourcing the target file. Or adding
773 various commands specific to their situation.
774
775 @section Interface Config Files
776
777 The user should be able to source one of these files via a command like this:
778
779 @example
780 source [find interface/FOOBAR.cfg]
781 Or:
782 openocd -f interface/FOOBAR.cfg
783 @end example
784
785 A preconfigured interface file should exist for every interface in use
786 today, that said, perhaps some interfaces have only been used by the
787 sole developer who created it.
788
789 @b{FIXME/NOTE:} We need to add support for a variable like Tcl variable
790 tcl_platform(platform), it should be called jim_platform (because it
791 is jim, not real tcl) and it should contain 1 of 3 words: ``linux'',
792 ``cygwin'' or ``mingw''
793
794 Interface files should be found in @t{$(INSTALLDIR)/lib/openocd/interface}
795
796 @section Board Config Files
797
798 @b{Note: BOARD directory NEW as of 28/nov/2008}
799
800 The user should be able to source one of these files via a command like this:
801
802 @example
803 source [find board/FOOBAR.cfg]
804 Or:
805 openocd -f board/FOOBAR.cfg
806 @end example
807
808
809 The board file should contain one or more @t{source [find
810 target/FOO.cfg]} statements along with any board specific things.
811
812 In summary the board files should contain (if present)
813
814 @enumerate
815 @item External flash configuration (i.e.: the flash on CS0)
816 @item SDRAM configuration (size, speed, etc.
817 @item Board specific IO configuration (i.e.: GPIO pins might disable a 2nd flash)
818 @item Multiple TARGET source statements
819 @item All things that are not ``inside a chip''
820 @item Things inside a chip go in a 'target' file
821 @end enumerate
822
823 @section Target Config Files
824
825 The user should be able to source one of these files via a command like this:
826
827 @example
828 source [find target/FOOBAR.cfg]
829 Or:
830 openocd -f target/FOOBAR.cfg
831 @end example
832
833 In summary the target files should contain
834
835 @enumerate
836 @item Set defaults
837 @item Create taps
838 @item Reset configuration
839 @item Work areas
840 @item CPU/Chip/CPU-Core specific features
841 @item On-Chip flash
842 @end enumerate
843
844 @subsection Important variable names
845
846 By default, the end user should never need to set these
847 variables. However, if the user needs to override a setting they only
848 need to set the variable in a simple way.
849
850 @itemize @bullet
851 @item @b{CHIPNAME}
852 @* This gives a name to the overall chip, and is used as part of the
853 tap identifier dotted name.
854 @item @b{ENDIAN}
855 @* By default little - unless the chip or board is not normally used that way.
856 @item @b{CPUTAPID}
857 @* When OpenOCD examines the JTAG chain, it will attempt to identify
858 every chip. If the @t{-expected-id} is nonzero, OpenOCD attempts
859 to verify the tap id number verses configuration file and may issue an
860 error or warning like this. The hope is that this will help to pinpoint
861 problems in OpenOCD configurations.
862
863 @example
864 Info: JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
865 Error: ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678, Got: 0x3f0f0f0f
866 Error: ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
867 Error: ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
868 @end example
869
870 @item @b{_TARGETNAME}
871 @* By convention, this variable is created by the target configuration
872 script. The board configuration file may make use of this variable to
873 configure things like a ``reset init'' script, or other things
874 specific to that board and that target.
875
876 If the chip has 2 targets, use the names @b{_TARGETNAME0},
877 @b{_TARGETNAME1}, ... etc.
878
879 @b{Remember:} The ``board file'' may include multiple targets.
880
881 At no time should the name ``target0'' (the default target name if
882 none was specified) be used. The name ``target0'' is a hard coded name
883 - the next target on the board will be some other number.
884
885 The user (or board file) should reasonably be able to:
886
887 @example
888 source [find target/FOO.cfg]
889 $_TARGETNAME configure ... FOO specific parameters
890
891 source [find target/BAR.cfg]
892 $_TARGETNAME configure ... BAR specific parameters
893 @end example
894
895 @end itemize
896
897 @subsection Tcl Variables Guide Line
898 The Full Tcl/Tk language supports ``namespaces'' - JIM-Tcl does not.
899
900 Thus the rule we follow in OpenOCD is this: Variables that begin with
901 a leading underscore are temporary in nature, and can be modified and
902 used at will within a ?TARGET? configuration file.
903
904 @b{EXAMPLE:} The user should be able to do this:
905
906 @example
907 # Board has 3 chips,
908 # PXA270 #1 network side, big endian
909 # PXA270 #2 video side, little endian
910 # Xilinx Glue logic
911 set CHIPNAME network
912 set ENDIAN big
913 source [find target/pxa270.cfg]
914 # variable: _TARGETNAME = network.cpu
915 # other commands can refer to the "network.cpu" tap.
916 $_TARGETNAME configure .... params for this CPU..
917
918 set ENDIAN little
919 set CHIPNAME video
920 source [find target/pxa270.cfg]
921 # variable: _TARGETNAME = video.cpu
922 # other commands can refer to the "video.cpu" tap.
923 $_TARGETNAME configure .... params for this CPU..
924
925 unset ENDIAN
926 set CHIPNAME xilinx
927 source [find target/spartan3.cfg]
928
929 # Since $_TARGETNAME is temporal..
930 # these names still work!
931 network.cpu configure ... params
932 video.cpu configure ... params
933
934 @end example
935
936 @subsection Default Value Boiler Plate Code
937
938 All target configuration files should start with this (or a modified form)
939
940 @example
941 # SIMPLE example
942 if @{ [info exists CHIPNAME] @} @{
943 set _CHIPNAME $CHIPNAME
944 @} else @{
945 set _CHIPNAME sam7x256
946 @}
947
948 if @{ [info exists ENDIAN] @} @{
949 set _ENDIAN $ENDIAN
950 @} else @{
951 set _ENDIAN little
952 @}
953
954 if @{ [info exists CPUTAPID ] @} @{
955 set _CPUTAPID $CPUTAPID
956 @} else @{
957 set _CPUTAPID 0x3f0f0f0f
958 @}
959
960 @end example
961
962 @subsection Creating Taps
963 After the ``defaults'' are choosen [see above] the taps are created.
964
965 @b{SIMPLE example:} such as an Atmel AT91SAM7X256
966
967 @example
968 # for an ARM7TDMI.
969 set _TARGETNAME [format "%s.cpu" $_CHIPNAME]
970 jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
971 @end example
972
973 @b{COMPLEX example:}
974
975 This is an SNIP/example for an STR912 - which has 3 internal taps. Key features shown:
976
977 @enumerate
978 @item @b{Unform tap names} - See: Tap Naming Convention
979 @item @b{_TARGETNAME} is created at the end where used.
980 @end enumerate
981
982 @example
983 if @{ [info exists FLASHTAPID ] @} @{
984 set _FLASHTAPID $FLASHTAPID
985 @} else @{
986 set _FLASHTAPID 0x25966041
987 @}
988 jtag newtap $_CHIPNAME flash -irlen 8 -ircapture 0x1 -irmask 0x1 -expected-id $_FLASHTAPID
989
990 if @{ [info exists CPUTAPID ] @} @{
991 set _CPUTAPID $CPUTAPID
992 @} else @{
993 set _CPUTAPID 0x25966041
994 @}
995 jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0xf -irmask 0xe -expected-id $_CPUTAPID
996
997
998 if @{ [info exists BSTAPID ] @} @{
999 set _BSTAPID $BSTAPID
1000 @} else @{
1001 set _BSTAPID 0x1457f041
1002 @}
1003 jtag newtap $_CHIPNAME bs -irlen 5 -ircapture 0x1 -irmask 0x1 -expected-id $_BSTAPID
1004
1005 set _TARGETNAME [format "%s.cpu" $_CHIPNAME]
1006 @end example
1007
1008 @b{Tap Naming Convention}
1009
1010 See the command ``jtag newtap'' for detail, but in brief the names you should use are:
1011
1012 @itemize @bullet
1013 @item @b{tap}
1014 @item @b{cpu}
1015 @item @b{flash}
1016 @item @b{bs}
1017 @item @b{jrc}
1018 @item @b{unknownN} - it happens :-(
1019 @end itemize
1020
1021 @subsection Reset Configuration
1022
1023 Some chips have specific ways the TRST and SRST signals are
1024 managed. If these are @b{CHIP SPECIFIC} they go here, if they are
1025 @b{BOARD SPECIFIC} they go in the board file.
1026
1027 @subsection Work Areas
1028
1029 Work areas are small RAM areas used by OpenOCD to speed up downloads,
1030 and to download small snippets of code to program flash chips.
1031
1032 If the chip includes a form of ``on-chip-ram'' - and many do - define
1033 a reasonable work area and use the ``backup'' option.
1034
1035 @b{PROBLEMS:} On more complex chips, this ``work area'' may become
1036 inaccessible if/when the application code enables or disables the MMU.
1037
1038 @subsection ARM Core Specific Hacks
1039
1040 If the chip has a DCC, enable it. If the chip is an ARM9 with some
1041 special high speed download features - enable it.
1042
1043 If the chip has an ARM ``vector catch'' feature - by default enable
1044 it for Undefined Instructions, Data Abort, and Prefetch Abort, if the
1045 user is really writing a handler for those situations - they can
1046 easily disable it. Experiance has shown the ``vector catch'' is
1047 helpful - for common programing errors.
1048
1049 If present, the MMU, the MPU and the CACHE should be disabled.
1050
1051 @subsection Internal Flash Configuration
1052
1053 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
1054
1055 @b{Never ever} in the ``target configuration file'' define any type of
1056 flash that is external to the chip. (For example the BOOT flash on
1057 Chip Select 0). The BOOT flash information goes in a board file - not
1058 the TARGET (chip) file.
1059
1060 Examples:
1061 @itemize @bullet
1062 @item at91sam7x256 - has 256K flash YES enable it.
1063 @item str912 - has flash internal YES enable it.
1064 @item imx27 - uses boot flash on CS0 - it goes in the board file.
1065 @item pxa270 - again - CS0 flash - it goes in the board file.
1066 @end itemize
1067
1068 @node About JIM-Tcl
1069 @chapter About JIM-Tcl
1070 @cindex JIM Tcl
1071 @cindex tcl
1072
1073 OpenOCD includes a small ``TCL Interpreter'' known as JIM-TCL. You can
1074 learn more about JIM here: @url{http://jim.berlios.de}
1075
1076 @itemize @bullet
1077 @item @b{JIM vs. Tcl}
1078 @* JIM-TCL is a stripped down version of the well known Tcl language,
1079 which can be found here: @url{http://www.tcl.tk}. JIM-Tcl has far
1080 fewer features. JIM-Tcl is a single .C file and a single .H file and
1081 impliments the basic Tcl command set along. In contrast: Tcl 8.6 is a
1082 4.2 MB .zip file containing 1540 files.
1083
1084 @item @b{Missing Features}
1085 @* Our practice has been: Add/clone the real Tcl feature if/when
1086 needed. We welcome JIM Tcl improvements, not bloat.
1087
1088 @item @b{Scripts}
1089 @* OpenOCD configuration scripts are JIM Tcl Scripts. OpenOCD's
1090 command interpreter today (28/nov/2008) is a mixture of (newer)
1091 JIM-Tcl commands, and (older) the orginal command interpreter.
1092
1093 @item @b{Commands}
1094 @* At the OpenOCD telnet command line (or via the GDB mon command) one
1095 can type a Tcl for() loop, set variables, etc.
1096
1097 @item @b{Historical Note}
1098 @* JIM-Tcl was introduced to OpenOCD in spring 2008.
1099
1100 @item @b{Need a crash course in Tcl?}
1101 @* See: @xref{Tcl Crash Course}.
1102 @end itemize
1103
1104
1105 @node Daemon Configuration
1106 @chapter Daemon Configuration
1107 The commands here are commonly found in the openocd.cfg file and are
1108 used to specify what TCP/IP ports are used, and how GDB should be
1109 supported.
1110 @section init
1111 @cindex init
1112 This command terminates the configuration stage and
1113 enters the normal command mode. This can be useful to add commands to
1114 the startup scripts and commands such as resetting the target,
1115 programming flash, etc. To reset the CPU upon startup, add "init" and
1116 "reset" at the end of the config script or at the end of the OpenOCD
1117 command line using the @option{-c} command line switch.
1118
1119 If this command does not appear in any startup/configuration file
1120 OpenOCD executes the command for you after processing all
1121 configuration files and/or command line options.
1122
1123 @b{NOTE:} This command normally occurs at or near the end of your
1124 openocd.cfg file to force OpenOCD to ``initialize'' and make the
1125 targets ready. For example: If your openocd.cfg file needs to
1126 read/write memory on your target - the init command must occur before
1127 the memory read/write commands.
1128
1129 @section TCP/IP Ports
1130 @itemize @bullet
1131 @item @b{telnet_port} <@var{number}>
1132 @cindex telnet_port
1133 @*Intended for a human. Port on which to listen for incoming telnet connections.
1134
1135 @item @b{tcl_port} <@var{number}>
1136 @cindex tcl_port
1137 @*Intended as a machine interface. Port on which to listen for
1138 incoming Tcl syntax. This port is intended as a simplified RPC
1139 connection that can be used by clients to issue commands and get the
1140 output from the Tcl engine.
1141
1142 @item @b{gdb_port} <@var{number}>
1143 @cindex gdb_port
1144 @*First port on which to listen for incoming GDB connections. The GDB port for the
1145 first target will be gdb_port, the second target will listen on gdb_port + 1, and so on.
1146 @end itemize
1147
1148 @section GDB Items
1149 @itemize @bullet
1150 @item @b{gdb_breakpoint_override} <@var{hard|soft|disable}>
1151 @cindex gdb_breakpoint_override
1152 @anchor{gdb_breakpoint_override}
1153 @*Force breakpoint type for gdb 'break' commands.
1154 The raison d'etre for this option is to support GDB GUI's without
1155 a hard/soft breakpoint concept where the default OpenOCD and
1156 GDB behaviour is not sufficient. Note that GDB will use hardware
1157 breakpoints if the memory map has been set up for flash regions.
1158
1159 This option replaces older arm7_9 target commands that addressed
1160 the same issue.
1161
1162 @item @b{gdb_detach} <@var{resume|reset|halt|nothing}>
1163 @cindex gdb_detach
1164 @*Configures what OpenOCD will do when GDB detaches from the daemon.
1165 Default behaviour is <@var{resume}>
1166
1167 @item @b{gdb_memory_map} <@var{enable|disable}>
1168 @cindex gdb_memory_map
1169 @*Set to <@var{enable}> to cause OpenOCD to send the memory configuration to GDB when
1170 requested. GDB will then know when to set hardware breakpoints, and program flash
1171 using the GDB load command. @option{gdb_flash_program enable} must also be enabled
1172 for flash programming to work.
1173 Default behaviour is <@var{enable}>
1174 @xref{gdb_flash_program}.
1175
1176 @item @b{gdb_flash_program} <@var{enable|disable}>
1177 @cindex gdb_flash_program
1178 @anchor{gdb_flash_program}
1179 @*Set to <@var{enable}> to cause OpenOCD to program the flash memory when a
1180 vFlash packet is received.
1181 Default behaviour is <@var{enable}>
1182 @comment END GDB Items
1183 @end itemize
1184
1185 @node Interface - Dongle Configuration
1186 @chapter Interface - Dongle Configuration
1187 Interface commands are normally found in an interface configuration
1188 file which is sourced by your openocd.cfg file. These commands tell
1189 OpenOCD what type of JTAG dongle you have and how to talk to it.
1190 @section Simple Complete Interface Examples
1191 @b{A Turtelizer FT2232 Based JTAG Dongle}
1192 @verbatim
1193 #interface
1194 interface ft2232
1195 ft2232_device_desc "Turtelizer JTAG/RS232 Adapter A"
1196 ft2232_layout turtelizer2
1197 ft2232_vid_pid 0x0403 0xbdc8
1198 @end verbatim
1199 @b{A SEGGER Jlink}
1200 @verbatim
1201 # jlink interface
1202 interface jlink
1203 @end verbatim
1204 @b{A Raisonance RLink}
1205 @verbatim
1206 # rlink interface
1207 interface rlink
1208 @end verbatim
1209 @b{Parallel Port}
1210 @verbatim
1211 interface parport
1212 parport_port 0xc8b8
1213 parport_cable wiggler
1214 jtag_speed 0
1215 @end verbatim
1216 @b{ARM-JTAG-EW}
1217 @verbatim
1218 interface arm-jtag-ew
1219 @end verbatim
1220 @section Interface Command
1221
1222 The interface command tells OpenOCD what type of JTAG dongle you are
1223 using. Depending on the type of dongle, you may need to have one or
1224 more additional commands.
1225
1226 @itemize @bullet
1227
1228 @item @b{interface} <@var{name}>
1229 @cindex interface
1230 @*Use the interface driver <@var{name}> to connect to the
1231 target. Currently supported interfaces are
1232
1233 @itemize @minus
1234
1235 @item @b{parport}
1236 @* PC parallel port bit-banging (Wigglers, PLD download cable, ...)
1237
1238 @item @b{amt_jtagaccel}
1239 @* Amontec Chameleon in its JTAG Accelerator configuration connected to a PC's EPP
1240 mode parallel port
1241
1242 @item @b{ft2232}
1243 @* FTDI FT2232 (USB) based devices using either the open-source libftdi or the binary only
1244 FTD2XX driver. The FTD2XX is superior in performance, but not available on every
1245 platform. The libftdi uses libusb, and should be portable to all systems that provide
1246 libusb.
1247
1248 @item @b{ep93xx}
1249 @*Cirrus Logic EP93xx based single-board computer bit-banging (in development)
1250
1251 @item @b{presto}
1252 @* ASIX PRESTO USB JTAG programmer.
1253
1254 @item @b{usbprog}
1255 @* usbprog is a freely programmable USB adapter.
1256
1257 @item @b{gw16012}
1258 @* Gateworks GW16012 JTAG programmer.
1259
1260 @item @b{jlink}
1261 @* Segger jlink USB adapter
1262
1263 @item @b{rlink}
1264 @* Raisonance RLink USB adapter
1265
1266 @item @b{vsllink}
1267 @* vsllink is part of Versaloon which is a versatile USB programmer.
1268
1269 @item @b{arm-jtag-ew}
1270 @* Olimex ARM-JTAG-EW USB adapter
1271 @comment - End parameters
1272 @end itemize
1273 @comment - End Interface
1274 @end itemize
1275 @subsection parport options
1276
1277 @itemize @bullet
1278 @item @b{parport_port} <@var{number}>
1279 @cindex parport_port
1280 @*Either the address of the I/O port (default: 0x378 for LPT1) or the number of
1281 the @file{/dev/parport} device
1282
1283 When using PPDEV to access the parallel port, use the number of the parallel port:
1284 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
1285 you may encounter a problem.
1286 @item @b{parport_cable} <@var{name}>
1287 @cindex parport_cable
1288 @*The layout of the parallel port cable used to connect to the target.
1289 Currently supported cables are
1290 @itemize @minus
1291 @item @b{wiggler}
1292 @cindex wiggler
1293 The original Wiggler layout, also supported by several clones, such
1294 as the Olimex ARM-JTAG
1295 @item @b{wiggler2}
1296 @cindex wiggler2
1297 Same as original wiggler except an led is fitted on D5.
1298 @item @b{wiggler_ntrst_inverted}
1299 @cindex wiggler_ntrst_inverted
1300 Same as original wiggler except TRST is inverted.
1301 @item @b{old_amt_wiggler}
1302 @cindex old_amt_wiggler
1303 The Wiggler configuration that comes with Amontec's Chameleon Programmer. The new
1304 version available from the website uses the original Wiggler layout ('@var{wiggler}')
1305 @item @b{chameleon}
1306 @cindex chameleon
1307 The Amontec Chameleon's CPLD when operated in configuration mode. This is only used to
1308 program the Chameleon itself, not a connected target.
1309 @item @b{dlc5}
1310 @cindex dlc5
1311 The Xilinx Parallel cable III.
1312 @item @b{triton}
1313 @cindex triton
1314 The parallel port adapter found on the 'Karo Triton 1 Development Board'.
1315 This is also the layout used by the HollyGates design
1316 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
1317 @item @b{flashlink}
1318 @cindex flashlink
1319 The ST Parallel cable.
1320 @item @b{arm-jtag}
1321 @cindex arm-jtag
1322 Same as original wiggler except SRST and TRST connections reversed and
1323 TRST is also inverted.
1324 @item @b{altium}
1325 @cindex altium
1326 Altium Universal JTAG cable.
1327 @end itemize
1328 @item @b{parport_write_on_exit} <@var{on}|@var{off}>
1329 @cindex parport_write_on_exit
1330 @*This will configure the parallel driver to write a known value to the parallel
1331 interface on exiting OpenOCD
1332 @end itemize
1333
1334 @subsection amt_jtagaccel options
1335 @itemize @bullet
1336 @item @b{parport_port} <@var{number}>
1337 @cindex parport_port
1338 @*Either the address of the I/O port (default: 0x378 for LPT1) or the number of the
1339 @file{/dev/parport} device
1340 @end itemize
1341 @subsection ft2232 options
1342
1343 @itemize @bullet
1344 @item @b{ft2232_device_desc} <@var{description}>
1345 @cindex ft2232_device_desc
1346 @*The USB device description of the FTDI FT2232 device. If not
1347 specified, the FTDI default value is used. This setting is only valid
1348 if compiled with FTD2XX support.
1349
1350 @b{TODO:} Confirm the following: On Windows the name needs to end with
1351 a ``space A''? Or not? It has to do with the FTD2xx driver. When must
1352 this be added and when must it not be added? Why can't the code in the
1353 interface or in OpenOCD automatically add this if needed? -- Duane.
1354
1355 @item @b{ft2232_serial} <@var{serial-number}>
1356 @cindex ft2232_serial
1357 @*The serial number of the FTDI FT2232 device. If not specified, the FTDI default
1358 values are used.
1359 @item @b{ft2232_layout} <@var{name}>
1360 @cindex ft2232_layout
1361 @*The layout of the FT2232 GPIO signals used to control output-enables and reset
1362 signals. Valid layouts are
1363 @itemize @minus
1364 @item @b{usbjtag}
1365 "USBJTAG-1" layout described in the original OpenOCD diploma thesis
1366 @item @b{jtagkey}
1367 Amontec JTAGkey and JTAGkey-Tiny
1368 @item @b{signalyzer}
1369 Signalyzer
1370 @item @b{olimex-jtag}
1371 Olimex ARM-USB-OCD
1372 @item @b{m5960}
1373 American Microsystems M5960
1374 @item @b{evb_lm3s811}
1375 Luminary Micro EVB_LM3S811 as a JTAG interface (not onboard processor), no TRST or
1376 SRST signals on external connector
1377 @item @b{comstick}
1378 Hitex STR9 comstick
1379 @item @b{stm32stick}
1380 Hitex STM32 Performance Stick
1381 @item @b{flyswatter}
1382 Tin Can Tools Flyswatter
1383 @item @b{turtelizer2}
1384 egnite Software turtelizer2
1385 @item @b{oocdlink}
1386 OOCDLink
1387 @item @b{axm0432_jtag}
1388 Axiom AXM-0432
1389 @end itemize
1390
1391 @item @b{ft2232_vid_pid} <@var{vid}> <@var{pid}>
1392 @*The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
1393 default values are used. Multiple <@var{vid}>, <@var{pid}> pairs may be given, e.g.
1394 @example
1395 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
1396 @end example
1397 @item @b{ft2232_latency} <@var{ms}>
1398 @*On some systems using FT2232 based JTAG interfaces the FT_Read function call in
1399 ft2232_read() fails to return the expected number of bytes. This can be caused by
1400 USB communication delays and has proved hard to reproduce and debug. Setting the
1401 FT2232 latency timer to a larger value increases delays for short USB packets but it
1402 also reduces the risk of timeouts before receiving the expected number of bytes.
1403 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
1404 @end itemize
1405
1406 @subsection ep93xx options
1407 @cindex ep93xx options
1408 Currently, there are no options available for the ep93xx interface.
1409
1410 @section JTAG Speed
1411 @itemize @bullet
1412 @item @b{jtag_khz} <@var{reset speed kHz}>
1413 @cindex jtag_khz
1414
1415 It is debatable if this command belongs here - or in a board
1416 configuration file. In fact, in some situations the JTAG speed is
1417 changed during the target initialisation process (i.e.: (1) slow at
1418 reset, (2) program the CPU clocks, (3) run fast)
1419
1420 Speed 0 (khz) selects RTCK method. A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
1421
1422 Not all interfaces support ``rtck''. If the interface device can not
1423 support the rate asked for, or can not translate from kHz to
1424 jtag_speed, then an error is returned.
1425
1426 Make sure the JTAG clock is no more than @math{1/6th CPU-Clock}. This is
1427 especially true for synthesized cores (-S). Also see RTCK.
1428
1429 @b{NOTE: Script writers} If the target chip requires/uses RTCK -
1430 please use the command: 'jtag_rclk FREQ'. This Tcl proc (in
1431 startup.tcl) attempts to enable RTCK, if that fails it falls back to
1432 the specified frequency.
1433
1434 @example
1435 # Fall back to 3mhz if RCLK is not supported
1436 jtag_rclk 3000
1437 @end example
1438
1439 @item @b{DEPRECATED} @b{jtag_speed} - please use jtag_khz above.
1440 @cindex jtag_speed
1441 @*Limit the maximum speed of the JTAG interface. Usually, a value of zero means maximum
1442 speed. The actual effect of this option depends on the JTAG interface used.
1443
1444 The speed used during reset can be adjusted using setting jtag_speed during
1445 pre_reset and post_reset events.
1446 @itemize @minus
1447
1448 @item wiggler: maximum speed / @var{number}
1449 @item ft2232: 6MHz / (@var{number}+1)
1450 @item amt jtagaccel: 8 / 2**@var{number}
1451 @item jlink: maximum speed in kHz (0-12000), 0 will use RTCK
1452 @item rlink: 24MHz / @var{number}, but only for certain values of @var{number}
1453 @comment end speed list.
1454 @end itemize
1455
1456 @comment END command list
1457 @end itemize
1458
1459 @node Reset Configuration
1460 @chapter Reset Configuration
1461 @cindex Reset Configuration
1462
1463 Every system configuration may require a different reset
1464 configuration. This can also be quite confusing. Please see the
1465 various board files for example.
1466
1467 @section jtag_nsrst_delay <@var{ms}>
1468 @cindex jtag_nsrst_delay
1469 @*How long (in milliseconds) OpenOCD should wait after deasserting
1470 nSRST before starting new JTAG operations.
1471
1472 @section jtag_ntrst_delay <@var{ms}>
1473 @cindex jtag_ntrst_delay
1474 @*Same @b{jtag_nsrst_delay}, but for nTRST
1475
1476 The jtag_n[st]rst_delay options are useful if reset circuitry (like a
1477 big resistor/capacitor, reset supervisor, or on-chip features). This
1478 keeps the signal asserted for some time after the external reset got
1479 deasserted.
1480
1481 @section reset_config
1482
1483 @b{Note:} To maintainers and integrators: Where exactly the
1484 ``reset configuration'' goes is a good question. It touches several
1485 things at once. In the end, if you have a board file - the board file
1486 should define it and assume 100% that the DONGLE supports
1487 anything. However, that does not mean the target should not also make
1488 not of something the silicon vendor has done inside the
1489 chip. @i{Grr.... nothing is every pretty.}
1490
1491 @* @b{Problems:}
1492 @enumerate
1493 @item Every JTAG Dongle is slightly different, some dongles implement reset differently.
1494 @item Every board is also slightly different; some boards tie TRST and SRST together.
1495 @item Every chip is slightly different; some chips internally tie the two signals together.
1496 @item Some may not implement all of the signals the same way.
1497 @item Some signals might be push-pull, others open-drain/collector.
1498 @end enumerate
1499 @b{Best Case:} OpenOCD can hold the SRST (push-button-reset), then
1500 reset the TAP via TRST and send commands through the JTAG tap to halt
1501 the CPU at the reset vector before the 1st instruction is executed,
1502 and finally release the SRST signal.
1503 @*Depending on your board vendor, chip vendor, etc., these
1504 signals may have slightly different names.
1505
1506 OpenOCD defines these signals in these terms:
1507 @itemize @bullet
1508 @item @b{TRST} - is Tap Reset - and should reset only the TAP.
1509 @item @b{SRST} - is System Reset - typically equal to a reset push button.
1510 @end itemize
1511
1512 The Command:
1513
1514 @itemize @bullet
1515 @item @b{reset_config} <@var{signals}> [@var{combination}] [@var{trst_type}] [@var{srst_type}]
1516 @cindex reset_config
1517 @* The @t{reset_config} command tells OpenOCD the reset configuration
1518 of your combination of Dongle, Board, and Chips.
1519 If the JTAG interface provides SRST, but the target doesn't connect
1520 that signal properly, then OpenOCD can't use it. <@var{signals}> can
1521 be @option{none}, @option{trst_only}, @option{srst_only} or
1522 @option{trst_and_srst}.
1523
1524 [@var{combination}] is an optional value specifying broken reset
1525 signal implementations. @option{srst_pulls_trst} states that the
1526 test logic is reset together with the reset of the system (e.g. Philips
1527 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
1528 the system is reset together with the test logic (only hypothetical, I
1529 haven't seen hardware with such a bug, and can be worked around).
1530 @option{combined} implies both @option{srst_pulls_trst} and
1531 @option{trst_pulls_srst}. The default behaviour if no option given is
1532 @option{separate}.
1533
1534 The [@var{trst_type}] and [@var{srst_type}] parameters allow the
1535 driver type of the reset lines to be specified. Possible values are
1536 @option{trst_push_pull} (default) and @option{trst_open_drain} for the
1537 test reset signal, and @option{srst_open_drain} (default) and
1538 @option{srst_push_pull} for the system reset. These values only affect
1539 JTAG interfaces with support for different drivers, like the Amontec
1540 JTAGkey and JTAGAccelerator.
1541
1542 @comment - end command
1543 @end itemize
1544
1545
1546
1547 @node Tap Creation
1548 @chapter Tap Creation
1549 @cindex tap creation
1550 @cindex tap configuration
1551
1552 In order for OpenOCD to control a target, a JTAG tap must be
1553 defined/created.
1554
1555 Commands to create taps are normally found in a configuration file and
1556 are not normally typed by a human.
1557
1558 When a tap is created a @b{dotted.name} is created for the tap. Other
1559 commands use that dotted.name to manipulate or refer to the tap.
1560
1561 Tap Uses:
1562 @itemize @bullet
1563 @item @b{Debug Target} A tap can be used by a GDB debug target
1564 @item @b{Flash Programing} Some chips program the flash via JTAG
1565 @item @b{Boundry Scan} Some chips support boundary scan.
1566 @end itemize
1567
1568
1569 @section jtag newtap
1570 @b{@t{jtag newtap CHIPNAME TAPNAME configparams ....}}
1571 @cindex jtag_device
1572 @cindex jtag newtap
1573 @cindex tap
1574 @cindex tap order
1575 @cindex tap geometry
1576
1577 @comment START options
1578 @itemize @bullet
1579 @item @b{CHIPNAME}
1580 @* is a symbolic name of the chip.
1581 @item @b{TAPNAME}
1582 @* is a symbol name of a tap present on the chip.
1583 @item @b{Required configparams}
1584 @* Every tap has 3 required configparams, and several ``optional
1585 parameters'', the required parameters are:
1586 @comment START REQUIRED
1587 @itemize @bullet
1588 @item @b{-irlen NUMBER} - the length in bits of the instruction register, mostly 4 or 5 bits.
1589 @item @b{-ircapture NUMBER} - the IDCODE capture command, usually 0x01.
1590 @item @b{-irmask NUMBER} - the corresponding mask for the IR register. For
1591 some devices, there are bits in the IR that aren't used. This lets you mask
1592 them off when doing comparisons. In general, this should just be all ones for
1593 the size of the IR.
1594 @comment END REQUIRED
1595 @end itemize
1596 An example of a FOOBAR Tap
1597 @example
1598 jtag newtap foobar tap -irlen 7 -ircapture 0x42 -irmask 0x55
1599 @end example
1600 Creates the tap ``foobar.tap'' with the instruction register (IR) is 7
1601 bits long, during Capture-IR 0x42 is loaded into the IR, and bits
1602 [6,4,2,0] are checked.
1603
1604 @item @b{Optional configparams}
1605 @comment START Optional
1606 @itemize @bullet
1607 @item @b{-expected-id NUMBER}
1608 @* By default it is zero. If non-zero represents the
1609 expected tap ID used when the JTAG chain is examined. Repeat
1610 the option as many times as required if multiple id's can be
1611 expected. See below.
1612 @item @b{-disable}
1613 @item @b{-enable}
1614 @* By default not specified the tap is enabled. Some chips have a
1615 JTAG route controller (JRC) that is used to enable and/or disable
1616 specific JTAG taps. You can later enable or disable any JTAG tap via
1617 the command @b{jtag tapenable DOTTED.NAME} or @b{jtag tapdisable
1618 DOTTED.NAME}
1619 @comment END Optional
1620 @end itemize
1621
1622 @comment END OPTIONS
1623 @end itemize
1624 @b{Notes:}
1625 @comment START NOTES
1626 @itemize @bullet
1627 @item @b{Technically}
1628 @* newtap is a sub command of the ``jtag'' command
1629 @item @b{Big Picture Background}
1630 @*GDB Talks to OpenOCD using the GDB protocol via
1631 TCP/IP. OpenOCD then uses the JTAG interface (the dongle) to
1632 control the JTAG chain on your board. Your board has one or more chips
1633 in a @i{daisy chain configuration}. Each chip may have one or more
1634 JTAG taps. GDB ends up talking via OpenOCD to one of the taps.
1635 @item @b{NAME Rules}
1636 @*Names follow ``C'' symbol name rules (start with alpha ...)
1637 @item @b{TAPNAME - Conventions}
1638 @itemize @bullet
1639 @item @b{tap} - should be used only FPGA or CPLD like devices with a single tap.
1640 @item @b{cpu} - the main CPU of the chip, alternatively @b{foo.arm} and @b{foo.dsp}
1641 @item @b{flash} - if the chip has a flash tap, example: str912.flash
1642 @item @b{bs} - for boundary scan if this is a seperate tap.
1643 @item @b{jrc} - for JTAG route controller (example: OMAP3530 found on Beagleboards)
1644 @item @b{unknownN} - where N is a number if you have no idea what the tap is for
1645 @item @b{Other names} - Freescale IMX31 has a SDMA (smart dma) with a JTAG tap, that tap should be called the ``sdma'' tap.
1646 @item @b{When in doubt} - use the chip maker's name in their data sheet.
1647 @end itemize
1648 @item @b{DOTTED.NAME}
1649 @* @b{CHIPNAME}.@b{TAPNAME} creates the tap name, aka: the
1650 @b{Dotted.Name} is the @b{CHIPNAME} and @b{TAPNAME} combined with a
1651 dot (period); for example: @b{xilinx.tap}, @b{str912.flash},
1652 @b{omap3530.jrc}, or @b{stm32.cpu} The @b{dotted.name} is used in
1653 numerous other places to refer to various taps.
1654 @item @b{ORDER}
1655 @* The order this command appears via the config files is
1656 important.
1657 @item @b{Multi Tap Example}
1658 @* This example is based on the ST Microsystems STR912. See the ST
1659 document titled: @b{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
1660 28/102, Figure 3: JTAG chaining inside the STR91xFA}.
1661
1662 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}
1663 @*@b{checked: 28/nov/2008}
1664
1665 The diagram shows that the TDO pin connects to the flash tap, flash TDI
1666 connects to the CPU debug tap, CPU TDI connects to the boundary scan
1667 tap which then connects to the TDI pin.
1668
1669 @example
1670 # The order is...
1671 # create tap: 'str912.flash'
1672 jtag newtap str912 flash ... params ...
1673 # create tap: 'str912.cpu'
1674 jtag newtap str912 cpu ... params ...
1675 # create tap: 'str912.bs'
1676 jtag newtap str912 bs ... params ...
1677 @end example
1678
1679 @item @b{Note: Deprecated} - Index Numbers
1680 @* Prior to 28/nov/2008, JTAG taps where numbered from 0..N this
1681 feature is still present, however its use is highly discouraged and
1682 should not be counted upon.
1683 @item @b{Multiple chips}
1684 @* If your board has multiple chips, you should be
1685 able to @b{source} two configuration files, in the proper order, and
1686 have the taps created in the proper order.
1687 @comment END NOTES
1688 @end itemize
1689 @comment at command level
1690 @comment DOCUMENT old command
1691 @section jtag_device - REMOVED
1692 @example
1693 @b{jtag_device} <@var{IR length}> <@var{IR capture}> <@var{IR mask}> <@var{IDCODE instruction}>
1694 @end example
1695 @cindex jtag_device
1696
1697 @* @b{Removed: 28/nov/2008} This command has been removed and replaced
1698 by the ``jtag newtap'' command. The documentation remains here so that
1699 one can easily convert the old syntax to the new syntax. About the old
1700 syntax: The old syntax is positional, i.e.: The 3rd parameter is the
1701 ``irmask''. The new syntax requires named prefixes, and supports
1702 additional options, for example ``-expected-id 0x3f0f0f0f''. Please refer to the
1703 @b{jtag newtap} command for details.
1704 @example
1705 OLD: jtag_device 8 0x01 0xe3 0xfe
1706 NEW: jtag newtap CHIPNAME TAPNAME -irlen 8 -ircapture 0x01 -irmask 0xe3
1707 @end example
1708
1709 @section Enable/Disable Taps
1710 @b{Note:} These commands are intended to be used as a machine/script
1711 interface. Humans might find the ``scan_chain'' command more helpful
1712 when querying the state of the JTAG taps.
1713
1714 @b{By default, all taps are enabled}
1715
1716 @itemize @bullet
1717 @item @b{jtag tapenable} @var{DOTTED.NAME}
1718 @item @b{jtag tapdisable} @var{DOTTED.NAME}
1719 @item @b{jtag tapisenabled} @var{DOTTED.NAME}
1720 @end itemize
1721 @cindex tap enable
1722 @cindex tap disable
1723 @cindex JRC
1724 @cindex route controller
1725
1726 These commands are used when your target has a JTAG route controller
1727 that effectively adds or removes a tap from the JTAG chain in a
1728 non-standard way.
1729
1730 The ``standard way'' to remove a tap would be to place the tap in
1731 bypass mode. But with the advent of modern chips, this is not always a
1732 good solution. Some taps operate slowly, others operate fast, and
1733 there are other JTAG clock synchronisation problems one must face. To
1734 solve that problem, the JTAG route controller was introduced. Rather
1735 than ``bypass'' the tap, the tap is completely removed from the
1736 circuit and skipped.
1737
1738
1739 From OpenOCD's point of view, a JTAG tap is in one of 3 states:
1740
1741 @itemize @bullet
1742 @item @b{Enabled - Not In ByPass} and has a variable bit length
1743 @item @b{Enabled - In ByPass} and has a length of exactly 1 bit.
1744 @item @b{Disabled} and has a length of ZERO and is removed from the circuit.
1745 @end itemize
1746
1747 The IEEE JTAG definition has no concept of a ``disabled'' tap.
1748 @b{Historical note:} this feature was added 28/nov/2008
1749
1750 @b{jtag tapisenabled DOTTED.NAME}
1751
1752 This command returns 1 if the named tap is currently enabled, 0 if not.
1753 This command exists so that scripts that manipulate a JRC (like the
1754 OMAP3530 has) can determine if OpenOCD thinks a tap is presently
1755 enabled or disabled.
1756
1757 @page
1758 @node Target Configuration
1759 @chapter Target Configuration
1760
1761 This chapter discusses how to create a GDB debug target. Before
1762 creating a ``target'' a JTAG tap DOTTED.NAME must exist first.
1763
1764 @section targets [NAME]
1765 @b{Note:} This command name is PLURAL - not singular.
1766
1767 With NO parameter, this plural @b{targets} command lists all known
1768 targets in a human friendly form.
1769
1770 With a parameter, this plural @b{targets} command sets the current
1771 target to the given name. (i.e.: If there are multiple debug targets)
1772
1773 Example:
1774 @verbatim
1775 (gdb) mon targets
1776 CmdName Type Endian ChainPos State
1777 -- ---------- ---------- ---------- -------- ----------
1778 0: target0 arm7tdmi little 0 halted
1779 @end verbatim
1780
1781 @section target COMMANDS
1782 @b{Note:} This command name is SINGULAR - not plural. It is used to
1783 manipulate specific targets, to create targets and other things.
1784
1785 Once a target is created, a TARGETNAME (object) command is created;
1786 see below for details.
1787
1788 The TARGET command accepts these sub-commands:
1789 @itemize @bullet
1790 @item @b{create} .. parameters ..
1791 @* creates a new target, see below for details.
1792 @item @b{types}
1793 @* Lists all supported target types (perhaps some are not yet in this document).
1794 @item @b{names}
1795 @* Lists all current debug target names, for example: 'str912.cpu' or 'pxa27.cpu' example usage:
1796 @verbatim
1797 foreach t [target names] {
1798 puts [format "Target: %s\n" $t]
1799 }
1800 @end verbatim
1801 @item @b{current}
1802 @* Returns the current target. OpenOCD always has, or refers to the ``current target'' in some way.
1803 By default, commands like: ``mww'' (used to write memory) operate on the current target.
1804 @item @b{number} @b{NUMBER}
1805 @* Internally OpenOCD maintains a list of targets - in numerical index
1806 (0..N-1) this command returns the name of the target at index N.
1807 Example usage:
1808 @verbatim
1809 set thename [target number $x]
1810 puts [format "Target %d is: %s\n" $x $thename]
1811 @end verbatim
1812 @item @b{count}
1813 @* Returns the number of targets known to OpenOCD (see number above)
1814 Example:
1815 @verbatim
1816 set c [target count]
1817 for { set x 0 } { $x < $c } { incr x } {
1818 # Assuming you have created this function
1819 print_target_details $x
1820 }
1821 @end verbatim
1822
1823 @end itemize
1824
1825 @section TARGETNAME (object) commands
1826 @b{Use:} Once a target is created, an ``object name'' that represents the
1827 target is created. By convention, the target name is identical to the
1828 tap name. In a multiple target system, one can preceed many common
1829 commands with a specific target name and effect only that target.
1830 @example
1831 str912.cpu mww 0x1234 0x42
1832 omap3530.cpu mww 0x5555 123
1833 @end example
1834
1835 @b{Model:} The Tcl/Tk language has the concept of object commands. A
1836 good example is a on screen button, once a button is created a button
1837 has a name (a path in Tk terms) and that name is useable as a 1st
1838 class command. For example in Tk, one can create a button and later
1839 configure it like this:
1840
1841 @example
1842 # Create
1843 button .foobar -background red -command @{ foo @}
1844 # Modify
1845 .foobar configure -foreground blue
1846 # Query
1847 set x [.foobar cget -background]
1848 # Report
1849 puts [format "The button is %s" $x]
1850 @end example
1851
1852 In OpenOCD's terms, the ``target'' is an object just like a Tcl/Tk
1853 button. Commands available as a ``target object'' are:
1854
1855 @comment START targetobj commands.
1856 @itemize @bullet
1857 @item @b{configure} - configure the target; see Target Config/Cget Options below
1858 @item @b{cget} - query the target configuration; see Target Config/Cget Options below
1859 @item @b{curstate} - current target state (running, halt, etc.
1860 @item @b{eventlist}
1861 @* Intended for a human to see/read the currently configure target events.
1862 @item @b{Various Memory Commands} See the ``mww'' command elsewhere.
1863 @comment start memory
1864 @itemize @bullet
1865 @item @b{mww} ...
1866 @item @b{mwh} ...
1867 @item @b{mwb} ...
1868 @item @b{mdw} ...
1869 @item @b{mdh} ...
1870 @item @b{mdb} ...
1871 @comment end memory
1872 @end itemize
1873 @item @b{Memory To Array, Array To Memory}
1874 @* These are aimed at a machine interface to memory
1875 @itemize @bullet
1876 @item @b{mem2array ARRAYNAME WIDTH ADDRESS COUNT}
1877 @item @b{array2mem ARRAYNAME WIDTH ADDRESS COUNT}
1878 @* Where:
1879 @* @b{ARRAYNAME} is the name of an array variable
1880 @* @b{WIDTH} is 8/16/32 - indicating the memory access size
1881 @* @b{ADDRESS} is the target memory address
1882 @* @b{COUNT} is the number of elements to process
1883 @end itemize
1884 @item @b{Used during ``reset''}
1885 @* These commands are used internally by the OpenOCD scripts to deal
1886 with odd reset situations and are not documented here.
1887 @itemize @bullet
1888 @item @b{arp_examine}
1889 @item @b{arp_poll}
1890 @item @b{arp_reset}
1891 @item @b{arp_halt}
1892 @item @b{arp_waitstate}
1893 @end itemize
1894 @item @b{invoke-event} @b{EVENT-NAME}
1895 @* Invokes the specific event manually for the target
1896 @end itemize
1897
1898 @section Target Events
1899 At various times, certain things can happen, or you want them to happen.
1900
1901 Examples:
1902 @itemize @bullet
1903 @item What should happen when GDB connects? Should your target reset?
1904 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
1905 @item During reset, do you need to write to certain memory location to reconfigure the SDRAM?
1906 @end itemize
1907
1908 All of the above items are handled by target events.
1909
1910 To specify an event action, either during target creation, or later
1911 via ``$_TARGETNAME configure'' see this example.
1912
1913 Syntactially, the option is: ``-event NAME BODY'' where NAME is a
1914 target event name, and BODY is a Tcl procedure or string of commands
1915 to execute.
1916
1917 The programmers model is the ``-command'' option used in Tcl/Tk
1918 buttons and events. Below are two identical examples, the first
1919 creates and invokes small procedure. The second inlines the procedure.
1920
1921 @example
1922 proc my_attach_proc @{ @} @{
1923 puts "RESET...."
1924 reset halt
1925 @}
1926 mychip.cpu configure -event gdb-attach my_attach_proc
1927 mychip.cpu configure -event gdb-attach @{ puts "Reset..." ; reset halt @}
1928 @end example
1929
1930 @section Current Events
1931 The following events are available:
1932 @itemize @bullet
1933 @item @b{debug-halted}
1934 @* The target has halted for debug reasons (i.e.: breakpoint)
1935 @item @b{debug-resumed}
1936 @* The target has resumed (i.e.: gdb said run)
1937 @item @b{early-halted}
1938 @* Occurs early in the halt process
1939 @item @b{examine-end}
1940 @* Currently not used (goal: when JTAG examine completes)
1941 @item @b{examine-start}
1942 @* Currently not used (goal: when JTAG examine starts)
1943 @item @b{gdb-attach}
1944 @* When GDB connects
1945 @item @b{gdb-detach}
1946 @* When GDB disconnects
1947 @item @b{gdb-end}
1948 @* When the taret has halted and GDB is not doing anything (see early halt)
1949 @item @b{gdb-flash-erase-start}
1950 @* Before the GDB flash process tries to erase the flash
1951 @item @b{gdb-flash-erase-end}
1952 @* After the GDB flash process has finished erasing the flash
1953 @item @b{gdb-flash-write-start}
1954 @* Before GDB writes to the flash
1955 @item @b{gdb-flash-write-end}
1956 @* After GDB writes to the flash
1957 @item @b{gdb-start}
1958 @* Before the taret steps, gdb is trying to start/resume the target
1959 @item @b{halted}
1960 @* The target has halted
1961 @item @b{old-gdb_program_config}
1962 @* DO NOT USE THIS: Used internally
1963 @item @b{old-pre_resume}
1964 @* DO NOT USE THIS: Used internally
1965 @item @b{reset-assert-pre}
1966 @* Before reset is asserted on the tap.
1967 @item @b{reset-assert-post}
1968 @* Reset is now asserted on the tap.
1969 @item @b{reset-deassert-pre}
1970 @* Reset is about to be released on the tap
1971 @item @b{reset-deassert-post}
1972 @* Reset has been released on the tap
1973 @item @b{reset-end}
1974 @* Currently not used.
1975 @item @b{reset-halt-post}
1976 @* Currently not usd
1977 @item @b{reset-halt-pre}
1978 @* Currently not used
1979 @item @b{reset-init}
1980 @* Currently not used
1981 @item @b{reset-start}
1982 @* Currently not used
1983 @item @b{reset-wait-pos}
1984 @* Currently not used
1985 @item @b{reset-wait-pre}
1986 @* Currently not used
1987 @item @b{resume-start}
1988 @* Before any target is resumed
1989 @item @b{resume-end}
1990 @* After all targets have resumed
1991 @item @b{resume-ok}
1992 @* Success
1993 @item @b{resumed}
1994 @* Target has resumed
1995 @item @b{tap-enable}
1996 @* Executed by @b{jtag tapenable DOTTED.NAME} command. Example:
1997 @example
1998 jtag configure DOTTED.NAME -event tap-enable @{
1999 puts "Enabling CPU"
2000 ...
2001 @}
2002 @end example
2003 @item @b{tap-disable}
2004 @*Executed by @b{jtag tapdisable DOTTED.NAME} command. Example:
2005 @example
2006 jtag configure DOTTED.NAME -event tap-disable @{
2007 puts "Disabling CPU"
2008 ...
2009 @}
2010 @end example
2011 @end itemize
2012
2013 @section target create
2014 @cindex target
2015 @cindex target creation
2016
2017 @example
2018 @b{target} @b{create} <@var{NAME}> <@var{TYPE}> <@var{PARAMS ...}>
2019 @end example
2020 @*This command creates a GDB debug target that refers to a specific JTAG tap.
2021 @comment START params
2022 @itemize @bullet
2023 @item @b{NAME}
2024 @* Is the name of the debug target. By convention it should be the tap
2025 DOTTED.NAME, this name is also used to create the target object
2026 command.
2027 @item @b{TYPE}
2028 @* Specifies the target type, i.e.: ARM7TDMI, or Cortex-M3. Currently supported targets are:
2029 @comment START types
2030 @itemize @minus
2031 @item @b{arm7tdmi}
2032 @item @b{arm720t}
2033 @item @b{arm9tdmi}
2034 @item @b{arm920t}
2035 @item @b{arm922t}
2036 @item @b{arm926ejs}
2037 @item @b{arm966e}
2038 @item @b{cortex_m3}
2039 @item @b{feroceon}
2040 @item @b{xscale}
2041 @item @b{arm11}
2042 @item @b{mips_m4k}
2043 @comment end TYPES
2044 @end itemize
2045 @item @b{PARAMS}
2046 @*PARAMs are various target configuration parameters. The following ones are mandatory:
2047 @comment START mandatory
2048 @itemize @bullet
2049 @item @b{-endian big|little}
2050 @item @b{-chain-position DOTTED.NAME}
2051 @comment end MANDATORY
2052 @end itemize
2053 @comment END params
2054 @end itemize
2055
2056 @section Target Config/Cget Options
2057 These options can be specified when the target is created, or later
2058 via the configure option or to query the target via cget.
2059 @itemize @bullet
2060 @item @b{-type} - returns the target type
2061 @item @b{-event NAME BODY} see Target events
2062 @item @b{-work-area-virt [ADDRESS]} specify/set the work area
2063 @item @b{-work-area-phys [ADDRESS]} specify/set the work area
2064 @item @b{-work-area-size [ADDRESS]} specify/set the work area
2065 @item @b{-work-area-backup [0|1]} does the work area get backed up
2066 @item @b{-endian [big|little]}
2067 @item @b{-variant [NAME]} some chips have variants OpenOCD needs to know about
2068 @item @b{-chain-position DOTTED.NAME} the tap name this target refers to.
2069 @end itemize
2070 Example:
2071 @example
2072 for @{ set x 0 @} @{ $x < [target count] @} @{ incr x @} @{
2073 set name [target number $x]
2074 set y [$name cget -endian]
2075 set z [$name cget -type]
2076 puts [format "Chip %d is %s, Endian: %s, type: %s" $x $y $z]
2077 @}
2078 @end example
2079
2080 @section Target Variants
2081 @itemize @bullet
2082 @item @b{arm7tdmi}
2083 @* Unknown (please write me)
2084 @item @b{arm720t}
2085 @* Unknown (please write me) (similar to arm7tdmi)
2086 @item @b{arm9tdmi}
2087 @* Variants: @option{arm920t}, @option{arm922t} and @option{arm940t}
2088 This enables the hardware single-stepping support found on these
2089 cores.
2090 @item @b{arm920t}
2091 @* None.
2092 @item @b{arm966e}
2093 @* None (this is also used as the ARM946)
2094 @item @b{cortex_m3}
2095 @* use variant <@var{-variant lm3s}> when debugging Luminary lm3s targets. This will cause
2096 OpenOCD to use a software reset rather than asserting SRST to avoid a issue with clearing
2097 the debug registers. This is fixed in Fury Rev B, DustDevil Rev B, Tempest, these revisions will
2098 be detected and the normal reset behaviour used.
2099 @item @b{xscale}
2100 @* Supported variants are @option{ixp42x}, @option{ixp45x}, @option{ixp46x},@option{pxa250}, @option{pxa255}, @option{pxa26x}.
2101 @item @b{arm11}
2102 @* Supported variants are @option{arm1136}, @option{arm1156}, @option{arm1176}
2103 @item @b{mips_m4k}
2104 @* Use variant @option{ejtag_srst} when debugging targets that do not
2105 provide a functional SRST line on the EJTAG connector. This causes
2106 OpenOCD to instead use an EJTAG software reset command to reset the
2107 processor. You still need to enable @option{srst} on the reset
2108 configuration command to enable OpenOCD hardware reset functionality.
2109 @comment END variants
2110 @end itemize
2111 @section working_area - Command Removed
2112 @cindex working_area
2113 @*@b{Please use the ``$_TARGETNAME configure -work-area-... parameters instead}
2114 @* This documentation remains because there are existing scripts that
2115 still use this that need to be converted.
2116 @example
2117 working_area target# address size backup| [virtualaddress]
2118 @end example
2119 @* The target# is a the 0 based target numerical index.
2120
2121 This command specifies a working area for the debugger to use. This
2122 may be used to speed-up downloads to target memory and flash
2123 operations, or to perform otherwise unavailable operations (some
2124 coprocessor operations on ARM7/9 systems, for example). The last
2125 parameter decides whether the memory should be preserved
2126 (<@var{backup}>) or can simply be overwritten (<@var{nobackup}>). If
2127 possible, use a working_area that doesn't need to be backed up, as
2128 performing a backup slows down operation.
2129
2130 @node Flash Configuration
2131 @chapter Flash programming
2132 @cindex Flash Configuration
2133
2134 @b{Note:} As of 28/nov/2008 OpenOCD does not know how to program a SPI
2135 flash that a micro may boot from. Perhaps you, the reader, would like to
2136 contribute support for this.
2137
2138 Flash Steps:
2139 @enumerate
2140 @item Configure via the command @b{flash bank}
2141 @* Normally this is done in a configuration file.
2142 @item Operate on the flash via @b{flash SOMECOMMAND}
2143 @* Often commands to manipulate the flash are typed by a human, or run
2144 via a script in some automated way. For example: To program the boot
2145 flash on your board.
2146 @item GDB Flashing
2147 @* Flashing via GDB requires the flash be configured via ``flash
2148 bank'', and the GDB flash features be enabled. See the daemon
2149 configuration section for more details.
2150 @end enumerate
2151
2152 @section Flash commands
2153 @cindex Flash commands
2154 @subsection flash banks
2155 @b{flash banks}
2156 @cindex flash banks
2157 @*List configured flash banks
2158 @*@b{NOTE:} the singular form: 'flash bank' is used to configure the flash banks.
2159 @subsection flash info
2160 @b{flash info} <@var{num}>
2161 @cindex flash info
2162 @*Print info about flash bank <@option{num}>
2163 @subsection flash probe
2164 @b{flash probe} <@var{num}>
2165 @cindex flash probe
2166 @*Identify the flash, or validate the parameters of the configured flash. Operation
2167 depends on the flash type.
2168 @subsection flash erase_check
2169 @b{flash erase_check} <@var{num}>
2170 @cindex flash erase_check
2171 @*Check erase state of sectors in flash bank <@var{num}>. This is the only operation that
2172 updates the erase state information displayed by @option{flash info}. That means you have
2173 to issue an @option{erase_check} command after erasing or programming the device to get
2174 updated information.
2175 @subsection flash protect_check
2176 @b{flash protect_check} <@var{num}>
2177 @cindex flash protect_check
2178 @*Check protection state of sectors in flash bank <num>.
2179 @option{flash erase_sector} using the same syntax.
2180 @subsection flash erase_sector
2181 @b{flash erase_sector} <@var{num}> <@var{first}> <@var{last}>
2182 @cindex flash erase_sector
2183 @anchor{flash erase_sector}
2184 @*Erase sectors at bank <@var{num}>, starting at sector <@var{first}> up to and including
2185 <@var{last}>. Sector numbering starts at 0. Depending on the flash type, erasing may
2186 require the protection to be disabled first (e.g. Intel Advanced Bootblock flash using
2187 the CFI driver).
2188 @subsection flash erase_address
2189 @b{flash erase_address} <@var{address}> <@var{length}>
2190 @cindex flash erase_address
2191 @*Erase sectors starting at <@var{address}> for <@var{length}> bytes
2192 @subsection flash write_bank
2193 @b{flash write_bank} <@var{num}> <@var{file}> <@var{offset}>
2194 @cindex flash write_bank
2195 @anchor{flash write_bank}
2196 @*Write the binary <@var{file}> to flash bank <@var{num}>, starting at
2197 <@option{offset}> bytes from the beginning of the bank.
2198 @subsection flash write_image
2199 @b{flash write_image} [@var{erase}] <@var{file}> [@var{offset}] [@var{type}]
2200 @cindex flash write_image
2201 @anchor{flash write_image}
2202 @*Write the image <@var{file}> to the current target's flash bank(s). A relocation
2203 [@var{offset}] can be specified and the file [@var{type}] can be specified
2204 explicitly as @option{bin} (binary), @option{ihex} (Intel hex), @option{elf}
2205 (ELF file) or @option{s19} (Motorola s19). Flash memory will be erased prior to programming
2206 if the @option{erase} parameter is given.
2207 @subsection flash protect
2208 @b{flash protect} <@var{num}> <@var{first}> <@var{last}> <@option{on}|@option{off}>
2209 @cindex flash protect
2210 @*Enable (@var{on}) or disable (@var{off}) protection of flash sectors <@var{first}> to
2211 <@var{last}> of @option{flash bank} <@var{num}>.
2212
2213 @subsection mFlash commands
2214 @cindex mFlash commands
2215 @itemize @bullet
2216 @item @b{mflash probe}
2217 @cindex mflash probe
2218 Probe mflash.
2219 @item @b{mflash write} <@var{num}> <@var{file}> <@var{offset}>
2220 @cindex mflash write
2221 Write the binary <@var{file}> to mflash bank <@var{num}>, starting at
2222 <@var{offset}> bytes from the beginning of the bank.
2223 @item @b{mflash dump} <@var{num}> <@var{file}> <@var{offset}> <@var{size}>
2224 @cindex mflash dump
2225 Dump <size> bytes, starting at <@var{offset}> bytes from the beginning of the <@var{num}> bank
2226 to a <@var{file}>.
2227 @end itemize
2228
2229 @section flash bank command
2230 The @b{flash bank} command is used to configure one or more flash chips (or banks in OpenOCD terms)
2231
2232 @example
2233 @b{flash bank} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}>
2234 <@var{bus_width}> <@var{target#}> [@var{driver_options ...}]
2235 @end example
2236 @cindex flash bank
2237 @*Configures a flash bank at <@var{base}> of <@var{size}> bytes and <@var{chip_width}>
2238 and <@var{bus_width}> bytes using the selected flash <driver>.
2239
2240 @subsection External Flash - cfi options
2241 @cindex cfi options
2242 CFI flashes are external flash chips - often they are connected to a
2243 specific chip select on the CPU. By default, at hard reset, most
2244 CPUs have the ablity to ``boot'' from some flash chip - typically
2245 attached to the CPU's CS0 pin.
2246
2247 For other chip selects: OpenOCD does not know how to configure, or
2248 access a specific chip select. Instead you, the human, might need to
2249 configure additional chip selects via other commands (like: mww) , or
2250 perhaps configure a GPIO pin that controls the ``write protect'' pin
2251 on the flash chip.
2252
2253 @b{flash bank cfi} <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}>
2254 <@var{target#}> [@var{jedec_probe}|@var{x16_as_x8}]
2255 @*CFI flashes require the number of the target they're connected to as an additional
2256 argument. The CFI driver makes use of a working area (specified for the target)
2257 to significantly speed up operation.
2258
2259 @var{chip_width} and @var{bus_width} are specified in bytes.
2260
2261 The @var{jedec_probe} option is used to detect certain non-CFI flash ROMs, like AM29LV010 and similar types.
2262
2263 @var{x16_as_x8} ???
2264
2265 @subsection Internal Flash (Microcontrollers)
2266 @subsubsection lpc2000 options
2267 @cindex lpc2000 options
2268
2269 @b{flash bank lpc2000} <@var{base}> <@var{size}> 0 0 <@var{target#}> <@var{variant}>
2270 <@var{clock}> [@var{calc_checksum}]
2271 @*LPC flashes don't require the chip and bus width to be specified. Additional
2272 parameters are the <@var{variant}>, which may be @var{lpc2000_v1} (older LPC21xx and LPC22xx)
2273 or @var{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx), the number
2274 of the target this flash belongs to (first is 0), the frequency at which the core
2275 is currently running (in kHz - must be an integral number), and the optional keyword
2276 @var{calc_checksum}, telling the driver to calculate a valid checksum for the exception
2277 vector table.
2278
2279
2280 @subsubsection at91sam7 options
2281 @cindex at91sam7 options
2282
2283 @b{flash bank at91sam7} 0 0 0 0 <@var{target#}>
2284 @*AT91SAM7 flashes only require the @var{target#}, all other values are looked up after
2285 reading the chip-id and type.
2286
2287 @subsubsection str7 options
2288 @cindex str7 options
2289
2290 @b{flash bank str7x} <@var{base}> <@var{size}> 0 0 <@var{target#}> <@var{variant}>
2291 @*variant can be either STR71x, STR73x or STR75x.
2292
2293 @subsubsection str9 options
2294 @cindex str9 options
2295
2296 @b{flash bank str9x} <@var{base}> <@var{size}> 0 0 <@var{target#}>
2297 @*The str9 needs the flash controller to be configured prior to Flash programming, e.g.
2298 @example
2299 str9x flash_config 0 4 2 0 0x80000
2300 @end example
2301 This will setup the BBSR, NBBSR, BBADR and NBBADR registers respectively.
2302
2303 @subsubsection str9 options (str9xpec driver)
2304
2305 @b{flash bank str9xpec} <@var{base}> <@var{size}> 0 0 <@var{target#}>
2306 @*Before using the flash commands the turbo mode must be enabled using str9xpec
2307 @option{enable_turbo} <@var{num>.}
2308
2309 Only use this driver for locking/unlocking the device or configuring the option bytes.
2310 Use the standard str9 driver for programming. @xref{STR9 specific commands}.
2311
2312 @subsubsection Stellaris (LM3Sxxx) options
2313 @cindex Stellaris (LM3Sxxx) options
2314
2315 @b{flash bank stellaris} <@var{base}> <@var{size}> 0 0 <@var{target#}>
2316 @*Stellaris flash plugin only require the @var{target#}.
2317
2318 @subsubsection stm32x options
2319 @cindex stm32x options
2320
2321 @b{flash bank stm32x} <@var{base}> <@var{size}> 0 0 <@var{target#}>
2322 @*stm32x flash plugin only require the @var{target#}.
2323
2324 @subsubsection aduc702x options
2325 @cindex aduc702x options
2326
2327 @b{flash bank aduc702x} 0 0 0 0 <@var{target#}>
2328 @*The aduc702x flash plugin works with Analog Devices model numbers ADUC7019 through ADUC7028. The setup command only requires the @var{target#} argument (all devices in this family have the same memory layout).
2329
2330 @subsection mFlash Configuration
2331 @cindex mFlash Configuration
2332 @b{mflash bank} <@var{soc}> <@var{base}> <@var{chip_width}> <@var{bus_width}>
2333 <@var{RST pin}> <@var{WP pin}> <@var{DPD pin}> <@var{target #}>
2334 @cindex mflash bank
2335 @*Configures a mflash for <@var{soc}> host bank at
2336 <@var{base}>. <@var{chip_width}> and <@var{bus_width}> are bytes
2337 order. Pin number format is dependent on host GPIO calling convention.
2338 If WP or DPD pin was not used, write -1. Currently, mflash bank
2339 support s3c2440 and pxa270.
2340
2341 (ex. of s3c2440) mflash <@var{RST pin}> is GPIO B1, <@var{WP pin}> and <@var{DPD pin}> are not used.
2342 @example
2343 mflash bank s3c2440 0x10000000 2 2 1b -1 -1 0
2344 @end example
2345 (ex. of pxa270) mflash <@var{RST pin}> is GPIO 43, <@var{DPD pin}> is not used and <@var{DPD pin}> is GPIO 51.
2346 @example
2347 mflash bank pxa270 0x08000000 2 2 43 -1 51 0
2348 @end example
2349
2350 @section Microcontroller specific Flash Commands
2351
2352 @subsection AT91SAM7 specific commands
2353 @cindex AT91SAM7 specific commands
2354 The flash configuration is deduced from the chip identification register. The flash
2355 controller handles erases automatically on a page (128/265 byte) basis, so erase is
2356 not necessary for flash programming. AT91SAM7 processors with less than 512K flash
2357 only have a single flash bank embedded on chip. AT91SAM7xx512 have two flash planes
2358 that can be erased separatly. Only an EraseAll command is supported by the controller
2359 for each flash plane and this is called with
2360 @itemize @bullet
2361 @item @b{flash erase} <@var{num}> @var{first_plane} @var{last_plane}
2362 @*bulk erase flash planes first_plane to last_plane.
2363 @item @b{at91sam7 gpnvm} <@var{num}> <@var{bit}> <@option{set}|@option{clear}>
2364 @cindex at91sam7 gpnvm
2365 @*set or clear a gpnvm bit for the processor
2366 @end itemize
2367
2368 @subsection STR9 specific commands
2369 @cindex STR9 specific commands
2370 @anchor{STR9 specific commands}
2371 These are flash specific commands when using the str9xpec driver.
2372 @itemize @bullet
2373 @item @b{str9xpec enable_turbo} <@var{num}>
2374 @cindex str9xpec enable_turbo
2375 @*enable turbo mode, will simply remove the str9 from the chain and talk
2376 directly to the embedded flash controller.
2377 @item @b{str9xpec disable_turbo} <@var{num}>
2378 @cindex str9xpec disable_turbo
2379 @*restore the str9 into JTAG chain.
2380 @item @b{str9xpec lock} <@var{num}>
2381 @cindex str9xpec lock
2382 @*lock str9 device. The str9 will only respond to an unlock command that will
2383 erase the device.
2384 @item @b{str9xpec unlock} <@var{num}>
2385 @cindex str9xpec unlock
2386 @*unlock str9 device.
2387 @item @b{str9xpec options_read} <@var{num}>
2388 @cindex str9xpec options_read
2389 @*read str9 option bytes.
2390 @item @b{str9xpec options_write} <@var{num}>
2391 @cindex str9xpec options_write
2392 @*write str9 option bytes.
2393 @end itemize
2394
2395 Note: Before using the str9xpec driver here is some background info to help
2396 you better understand how the drivers works. OpenOCD has two flash drivers for
2397 the str9.
2398 @enumerate
2399 @item
2400 Standard driver @option{str9x} programmed via the str9 core. Normally used for
2401 flash programming as it is faster than the @option{str9xpec} driver.
2402 @item
2403 Direct programming @option{str9xpec} using the flash controller. This is an
2404 ISC compilant (IEEE 1532) tap connected in series with the str9 core. The str9
2405 core does not need to be running to program using this flash driver. Typical use
2406 for this driver is locking/unlocking the target and programming the option bytes.
2407 @end enumerate
2408
2409 Before we run any commands using the @option{str9xpec} driver we must first disable
2410 the str9 core. This example assumes the @option{str9xpec} driver has been
2411 configured for flash bank 0.
2412 @example
2413 # assert srst, we do not want core running
2414 # while accessing str9xpec flash driver
2415 jtag_reset 0 1
2416 # turn off target polling
2417 poll off
2418 # disable str9 core
2419 str9xpec enable_turbo 0
2420 # read option bytes
2421 str9xpec options_read 0
2422 # re-enable str9 core
2423 str9xpec disable_turbo 0
2424 poll on
2425 reset halt
2426 @end example
2427 The above example will read the str9 option bytes.
2428 When performing a unlock remember that you will not be able to halt the str9 - it
2429 has been locked. Halting the core is not required for the @option{str9xpec} driver
2430 as mentioned above, just issue the commands above manually or from a telnet prompt.
2431
2432 @subsection STR9 configuration
2433 @cindex STR9 configuration
2434 @itemize @bullet
2435 @item @b{str9x flash_config} <@var{bank}> <@var{BBSR}> <@var{NBBSR}>
2436 <@var{BBADR}> <@var{NBBADR}>
2437 @cindex str9x flash_config
2438 @*Configure str9 flash controller.
2439 @example
2440 e.g. str9x flash_config 0 4 2 0 0x80000
2441 This will setup
2442 BBSR - Boot Bank Size register
2443 NBBSR - Non Boot Bank Size register
2444 BBADR - Boot Bank Start Address register
2445 NBBADR - Boot Bank Start Address register
2446 @end example
2447 @end itemize
2448
2449 @subsection STR9 option byte configuration
2450 @cindex STR9 option byte configuration
2451 @itemize @bullet
2452 @item @b{str9xpec options_cmap} <@var{num}> <@option{bank0}|@option{bank1}>
2453 @cindex str9xpec options_cmap
2454 @*configure str9 boot bank.
2455 @item @b{str9xpec options_lvdthd} <@var{num}> <@option{2.4v}|@option{2.7v}>
2456 @cindex str9xpec options_lvdthd
2457 @*configure str9 lvd threshold.
2458 @item @b{str9xpec options_lvdsel} <@var{num}> <@option{vdd}|@option{vdd_vddq}>
2459 @cindex str9xpec options_lvdsel
2460 @*configure str9 lvd source.
2461 @item @b{str9xpec options_lvdwarn} <@var{bank}> <@option{vdd}|@option{vdd_vddq}>
2462 @cindex str9xpec options_lvdwarn
2463 @*configure str9 lvd reset warning source.
2464 @end itemize
2465
2466 @subsection STM32x specific commands
2467 @cindex STM32x specific commands
2468
2469 These are flash specific commands when using the stm32x driver.
2470 @itemize @bullet
2471 @item @b{stm32x lock} <@var{num}>
2472 @cindex stm32x lock
2473 @*lock stm32 device.
2474 @item @b{stm32x unlock} <@var{num}>
2475 @cindex stm32x unlock
2476 @*unlock stm32 device.
2477 @item @b{stm32x options_read} <@var{num}>
2478 @cindex stm32x options_read
2479 @*read stm32 option bytes.
2480 @item @b{stm32x options_write} <@var{num}> <@option{SWWDG}|@option{HWWDG}>
2481 <@option{RSTSTNDBY}|@option{NORSTSTNDBY}> <@option{RSTSTOP}|@option{NORSTSTOP}>
2482 @cindex stm32x options_write
2483 @*write stm32 option bytes.
2484 @item @b{stm32x mass_erase} <@var{num}>
2485 @cindex stm32x mass_erase
2486 @*mass erase flash memory.
2487 @end itemize
2488
2489 @subsection Stellaris specific commands
2490 @cindex Stellaris specific commands
2491
2492 These are flash specific commands when using the Stellaris driver.
2493 @itemize @bullet
2494 @item @b{stellaris mass_erase} <@var{num}>
2495 @cindex stellaris mass_erase
2496 @*mass erase flash memory.
2497 @end itemize
2498
2499 @node General Commands
2500 @chapter General Commands
2501 @cindex commands
2502
2503 The commands documented in this chapter here are common commands that
2504 you, as a human, may want to type and see the output of. Configuration type
2505 commands are documented elsewhere.
2506
2507 Intent:
2508 @itemize @bullet
2509 @item @b{Source Of Commands}
2510 @* OpenOCD commands can occur in a configuration script (discussed
2511 elsewhere) or typed manually by a human or supplied programatically,
2512 or via one of several TCP/IP Ports.
2513
2514 @item @b{From the human}
2515 @* A human should interact with the telnet interface (default port: 4444,
2516 or via GDB, default port 3333)
2517
2518 To issue commands from within a GDB session, use the @option{monitor}
2519 command, e.g. use @option{monitor poll} to issue the @option{poll}
2520 command. All output is relayed through the GDB session.
2521
2522 @item @b{Machine Interface}
2523 The Tcl interface's intent is to be a machine interface. The default Tcl
2524 port is 5555.
2525 @end itemize
2526
2527
2528 @section Daemon Commands
2529
2530 @subsection sleep [@var{msec}]
2531 @cindex sleep
2532 @*Wait for n milliseconds before resuming. Useful in connection with script files
2533 (@var{script} command and @var{target_script} configuration).
2534
2535 @subsection shutdown
2536 @cindex shutdown
2537 @*Close the OpenOCD daemon, disconnecting all clients (GDB, telnet, other).
2538
2539 @subsection debug_level [@var{n}]
2540 @cindex debug_level
2541 @anchor{debug_level}
2542 @*Display or adjust debug level to n<0-3>
2543
2544 @subsection fast [@var{enable|disable}]
2545 @cindex fast
2546 @*Default disabled. Set default behaviour of OpenOCD to be "fast and dangerous". For instance ARM7/9 DCC memory
2547 downloads and fast memory access will work if the JTAG interface isn't too fast and
2548 the core doesn't run at a too low frequency. Note that this option only changes the default
2549 and that the indvidual options, like DCC memory downloads, can be enabled and disabled
2550 individually.
2551
2552 The target specific "dangerous" optimisation tweaking options may come and go
2553 as more robust and user friendly ways are found to ensure maximum throughput
2554 and robustness with a minimum of configuration.
2555
2556 Typically the "fast enable" is specified first on the command line:
2557
2558 @example
2559 openocd -c "fast enable" -c "interface dummy" -f target/str710.cfg
2560 @end example
2561
2562 @subsection log_output <@var{file}>
2563 @cindex log_output
2564 @*Redirect logging to <file> (default: stderr)
2565
2566 @subsection script <@var{file}>
2567 @cindex script
2568 @*Execute commands from <file>
2569 See also: ``source [find FILENAME]''
2570
2571 @section Target state handling
2572 @subsection power <@var{on}|@var{off}>
2573 @cindex reg
2574 @*Turn power switch to target on/off.
2575 No arguments: print status.
2576 Not all interfaces support this.
2577
2578 @subsection reg [@option{#}|@option{name}] [value]
2579 @cindex reg
2580 @*Access a single register by its number[@option{#}] or by its [@option{name}].
2581 No arguments: list all available registers for the current target.
2582 Number or name argument: display a register.
2583 Number or name and value arguments: set register value.
2584
2585 @subsection poll [@option{on}|@option{off}]
2586 @cindex poll
2587 @*Poll the target for its current state. If the target is in debug mode, architecture
2588 specific information about the current state is printed. An optional parameter
2589 allows continuous polling to be enabled and disabled.
2590
2591 @subsection halt [@option{ms}]
2592 @cindex halt
2593 @*Send a halt request to the target and wait for it to halt for up to [@option{ms}] milliseconds.
2594 Default [@option{ms}] is 5 seconds if no arg given.
2595 Optional arg @option{ms} is a timeout in milliseconds. Using 0 as the [@option{ms}]
2596 will stop OpenOCD from waiting.
2597
2598 @subsection wait_halt [@option{ms}]
2599 @cindex wait_halt
2600 @*Wait for the target to enter debug mode. Optional [@option{ms}] is
2601 a timeout in milliseconds. Default [@option{ms}] is 5 seconds if no
2602 arg is given.
2603
2604 @subsection resume [@var{address}]
2605 @cindex resume
2606 @*Resume the target at its current code position, or at an optional address.
2607 OpenOCD will wait 5 seconds for the target to resume.
2608
2609 @subsection step [@var{address}]
2610 @cindex step
2611 @*Single-step the target at its current code position, or at an optional address.
2612
2613 @subsection reset [@option{run}|@option{halt}|@option{init}]
2614 @cindex reset
2615 @*Perform a hard-reset. The optional parameter specifies what should happen after the reset.
2616
2617 With no arguments a "reset run" is executed
2618 @itemize @minus
2619 @item @b{run}
2620 @cindex reset run
2621 @*Let the target run.
2622 @item @b{halt}
2623 @cindex reset halt
2624 @*Immediately halt the target (works only with certain configurations).
2625 @item @b{init}
2626 @cindex reset init
2627 @*Immediately halt the target, and execute the reset script (works only with certain
2628 configurations)
2629 @end itemize
2630
2631 @subsection soft_reset_halt
2632 @cindex reset
2633 @*Requesting target halt and executing a soft reset. This is often used
2634 when a target cannot be reset and halted. The target, after reset is
2635 released begins to execute code. OpenOCD attempts to stop the CPU and
2636 then sets the program counter back to the reset vector. Unfortunately
2637 the code that was executed may have left the hardware in an unknown
2638 state.
2639
2640
2641 @section Memory access commands
2642 @subsection meminfo
2643 display available RAM memory.
2644 @subsection Memory peek/poke type commands
2645 These commands allow accesses of a specific size to the memory
2646 system. Often these are used to configure the current target in some
2647 special way. For example - one may need to write certian values to the
2648 SDRAM controller to enable SDRAM.
2649
2650 @enumerate
2651 @item To change the current target see the ``targets'' (plural) command
2652 @item In system level scripts these commands are deprecated, please use the TARGET object versions.
2653 @end enumerate
2654
2655 @itemize @bullet
2656 @item @b{mdw} <@var{addr}> [@var{count}]
2657 @cindex mdw
2658 @*display memory words (32bit)
2659 @item @b{mdh} <@var{addr}> [@var{count}]
2660 @cindex mdh
2661 @*display memory half-words (16bit)
2662 @item @b{mdb} <@var{addr}> [@var{count}]
2663 @cindex mdb
2664 @*display memory bytes (8bit)
2665 @item @b{mww} <@var{addr}> <@var{value}>
2666 @cindex mww
2667 @*write memory word (32bit)
2668 @item @b{mwh} <@var{addr}> <@var{value}>
2669 @cindex mwh
2670 @*write memory half-word (16bit)
2671 @item @b{mwb} <@var{addr}> <@var{value}>
2672 @cindex mwb
2673 @*write memory byte (8bit)
2674 @end itemize
2675
2676 @section Image loading commands
2677 @subsection load_image
2678 @b{load_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
2679 @cindex load_image
2680 @anchor{load_image}
2681 @*Load image <@var{file}> to target memory at <@var{address}>
2682 @subsection fast_load_image
2683 @b{fast_load_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
2684 @cindex fast_load_image
2685 @anchor{fast_load_image}
2686 @*Normally you should be using @b{load_image} or GDB load. However, for
2687 testing purposes or when I/O overhead is significant(OpenOCD running on an embedded
2688 host), storing the image in memory and uploading the image to the target
2689 can be a way to upload e.g. multiple debug sessions when the binary does not change.
2690 Arguments are the same as @b{load_image}, but the image is stored in OpenOCD host
2691 memory, i.e. does not affect target. This approach is also useful when profiling
2692 target programming performance as I/O and target programming can easily be profiled
2693 separately.
2694 @subsection fast_load
2695 @b{fast_load}
2696 @cindex fast_image
2697 @anchor{fast_image}
2698 @*Loads an image stored in memory by @b{fast_load_image} to the current target. Must be preceeded by fast_load_image.
2699 @subsection dump_image
2700 @b{dump_image} <@var{file}> <@var{address}> <@var{size}>
2701 @cindex dump_image
2702 @anchor{dump_image}
2703 @*Dump <@var{size}> bytes of target memory starting at <@var{address}> to a
2704 (binary) <@var{file}>.
2705 @subsection verify_image
2706 @b{verify_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
2707 @cindex verify_image
2708 @*Verify <@var{file}> against target memory starting at <@var{address}>.
2709 This will first attempt a comparison using a CRC checksum, if this fails it will try a binary compare.
2710
2711
2712 @section Breakpoint commands
2713 @cindex Breakpoint commands
2714 @itemize @bullet
2715 @item @b{bp} <@var{addr}> <@var{len}> [@var{hw}]
2716 @cindex bp
2717 @*set breakpoint <address> <length> [hw]
2718 @item @b{rbp} <@var{addr}>
2719 @cindex rbp
2720 @*remove breakpoint <adress>
2721 @item @b{wp} <@var{addr}> <@var{len}> <@var{r}|@var{w}|@var{a}> [@var{value}] [@var{mask}]
2722 @cindex wp
2723 @*set watchpoint <address> <length> <r/w/a> [value] [mask]
2724 @item @b{rwp} <@var{addr}>
2725 @cindex rwp
2726 @*remove watchpoint <adress>
2727 @end itemize
2728
2729 @section Misc Commands
2730 @cindex Other Target Commands
2731 @itemize
2732 @item @b{profile} <@var{seconds}> <@var{gmon.out}>
2733
2734 Profiling samples the CPU's program counter as quickly as possible, which is useful for non-intrusive stochastic profiling.
2735
2736 @end itemize
2737
2738 @section Target Specific Commands
2739 @cindex Target Specific Commands
2740
2741
2742 @page
2743 @section Architecture Specific Commands
2744 @cindex Architecture Specific Commands
2745
2746 @subsection ARMV4/5 specific commands
2747 @cindex ARMV4/5 specific commands
2748
2749 These commands are specific to ARM architecture v4 and v5, like all ARM7/9 systems
2750 or Intel XScale (XScale isn't supported yet).
2751 @itemize @bullet
2752 @item @b{armv4_5 reg}
2753 @cindex armv4_5 reg
2754 @*Display a list of all banked core registers, fetching the current value from every
2755 core mode if necessary. OpenOCD versions before rev. 60 didn't fetch the current
2756 register value.
2757 @item @b{armv4_5 core_mode} [@var{arm}|@var{thumb}]
2758 @cindex armv4_5 core_mode
2759 @*Displays the core_mode, optionally changing it to either ARM or Thumb mode.
2760 The target is resumed in the currently set @option{core_mode}.
2761 @end itemize
2762
2763 @subsection ARM7/9 specific commands
2764 @cindex ARM7/9 specific commands
2765
2766 These commands are specific to ARM7 and ARM9 targets, like ARM7TDMI, ARM720t,
2767 ARM920T or ARM926EJ-S.
2768 @itemize @bullet
2769 @item @b{arm7_9 dbgrq} <@var{enable}|@var{disable}>
2770 @cindex arm7_9 dbgrq
2771 @*Enable use of the DBGRQ bit to force entry into debug mode. This should be
2772 safe for all but ARM7TDMI--S cores (like Philips LPC).
2773 @item @b{arm7_9 fast_memory_access} <@var{enable}|@var{disable}>
2774 @cindex arm7_9 fast_memory_access
2775 @anchor{arm7_9 fast_memory_access}
2776 @*Allow OpenOCD to read and write memory without checking completion of
2777 the operation. This provides a huge speed increase, especially with USB JTAG
2778 cables (FT2232), but might be unsafe if used with targets running at very low
2779 speeds, like the 32kHz startup clock of an AT91RM9200.
2780 @item @b{arm7_9 dcc_downloads} <@var{enable}|@var{disable}>
2781 @cindex arm7_9 dcc_downloads
2782 @*Enable the use of the debug communications channel (DCC) to write larger (>128 byte)
2783 amounts of memory. DCC downloads offer a huge speed increase, but might be potentially
2784 unsafe, especially with targets running at very low speeds. This command was introduced
2785 with OpenOCD rev. 60.
2786 @end itemize
2787
2788 @subsection ARM720T specific commands
2789 @cindex ARM720T specific commands
2790
2791 @itemize @bullet
2792 @item @b{arm720t cp15} <@var{num}> [@var{value}]
2793 @cindex arm720t cp15
2794 @*display/modify cp15 register <@option{num}> [@option{value}].
2795 @item @b{arm720t md<bhw>_phys} <@var{addr}> [@var{count}]
2796 @cindex arm720t md<bhw>_phys
2797 @*Display memory at physical address addr.
2798 @item @b{arm720t mw<bhw>_phys} <@var{addr}> <@var{value}>
2799 @cindex arm720t mw<bhw>_phys
2800 @*Write memory at physical address addr.
2801 @item @b{arm720t virt2phys} <@var{va}>
2802 @cindex arm720t virt2phys
2803 @*Translate a virtual address to a physical address.
2804 @end itemize
2805
2806 @subsection ARM9TDMI specific commands
2807 @cindex ARM9TDMI specific commands
2808
2809 @itemize @bullet
2810 @item @b{arm9tdmi vector_catch} <@var{all}|@var{none}>
2811 @cindex arm9tdmi vector_catch
2812 @*Catch arm9 interrupt vectors, can be @option{all} @option{none} or any of the following:
2813 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt} @option{reserved}
2814 @option{irq} @option{fiq}.
2815
2816 Can also be used on other ARM9 based cores such as ARM966, ARM920T and ARM926EJ-S.
2817 @end itemize
2818
2819 @subsection ARM966E specific commands
2820 @cindex ARM966E specific commands
2821
2822 @itemize @bullet
2823 @item @b{arm966e cp15} <@var{num}> [@var{value}]
2824 @cindex arm966e cp15
2825 @*display/modify cp15 register <@option{num}> [@option{value}].
2826 @end itemize
2827
2828 @subsection ARM920T specific commands
2829 @cindex ARM920T specific commands
2830
2831 @itemize @bullet
2832 @item @b{arm920t cp15} <@var{num}> [@var{value}]
2833 @cindex arm920t cp15
2834 @*display/modify cp15 register <@option{num}> [@option{value}].
2835 @item @b{arm920t cp15i} <@var{num}> [@var{value}] [@var{address}]
2836 @cindex arm920t cp15i
2837 @*display/modify cp15 (interpreted access) <@option{opcode}> [@option{value}] [@option{address}]
2838 @item @b{arm920t cache_info}
2839 @cindex arm920t cache_info
2840 @*Print information about the caches found. This allows to see whether your target
2841 is an ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
2842 @item @b{arm920t md<bhw>_phys} <@var{addr}> [@var{count}]
2843 @cindex arm920t md<bhw>_phys
2844 @*Display memory at physical address addr.
2845 @item @b{arm920t mw<bhw>_phys} <@var{addr}> <@var{value}>
2846 @cindex arm920t mw<bhw>_phys
2847 @*Write memory at physical address addr.
2848 @item @b{arm920t read_cache} <@var{filename}>
2849 @cindex arm920t read_cache
2850 @*Dump the content of ICache and DCache to a file.
2851 @item @b{arm920t read_mmu} <@var{filename}>
2852 @cindex arm920t read_mmu
2853 @*Dump the content of the ITLB and DTLB to a file.
2854 @item @b{arm920t virt2phys} <@var{va}>
2855 @cindex arm920t virt2phys
2856 @*Translate a virtual address to a physical address.
2857 @end itemize
2858
2859 @subsection ARM926EJ-S specific commands
2860 @cindex ARM926EJ-S specific commands
2861
2862 @itemize @bullet
2863 @item @b{arm926ejs cp15} <@var{num}> [@var{value}]
2864 @cindex arm926ejs cp15
2865 @*display/modify cp15 register <@option{num}> [@option{value}].
2866 @item @b{arm926ejs cache_info}
2867 @cindex arm926ejs cache_info
2868 @*Print information about the caches found.
2869 @item @b{arm926ejs md<bhw>_phys} <@var{addr}> [@var{count}]
2870 @cindex arm926ejs md<bhw>_phys
2871 @*Display memory at physical address addr.
2872 @item @b{arm926ejs mw<bhw>_phys} <@var{addr}> <@var{value}>
2873 @cindex arm926ejs mw<bhw>_phys
2874 @*Write memory at physical address addr.
2875 @item @b{arm926ejs virt2phys} <@var{va}>
2876 @cindex arm926ejs virt2phys
2877 @*Translate a virtual address to a physical address.
2878 @end itemize
2879
2880 @subsection CORTEX_M3 specific commands
2881 @cindex CORTEX_M3 specific commands
2882
2883 @itemize @bullet
2884 @item @b{cortex_m3 maskisr} <@var{on}|@var{off}>
2885 @cindex cortex_m3 maskisr
2886 @*Enable masking (disabling) interrupts during target step/resume.
2887 @end itemize
2888
2889 @page
2890 @section Debug commands
2891 @cindex Debug commands
2892 The following commands give direct access to the core, and are most likely
2893 only useful while debugging OpenOCD.
2894 @itemize @bullet
2895 @item @b{arm7_9 write_xpsr} <@var{32-bit value}> <@option{0=cpsr}, @option{1=spsr}>
2896 @cindex arm7_9 write_xpsr
2897 @*Immediately write either the current program status register (CPSR) or the saved
2898 program status register (SPSR), without changing the register cache (as displayed
2899 by the @option{reg} and @option{armv4_5 reg} commands).
2900 @item @b{arm7_9 write_xpsr_im8} <@var{8-bit value}> <@var{rotate 4-bit}>
2901 <@var{0=cpsr},@var{1=spsr}>
2902 @cindex arm7_9 write_xpsr_im8
2903 @*Write the 8-bit value rotated right by 2*rotate bits, using an immediate write
2904 operation (similar to @option{write_xpsr}).
2905 @item @b{arm7_9 write_core_reg} <@var{num}> <@var{mode}> <@var{value}>
2906 @cindex arm7_9 write_core_reg
2907 @*Write a core register, without changing the register cache (as displayed by the
2908 @option{reg} and @option{armv4_5 reg} commands). The <@var{mode}> argument takes the
2909 encoding of the [M4:M0] bits of the PSR.
2910 @end itemize
2911
2912 @section Target Requests
2913 @cindex Target Requests
2914 OpenOCD can handle certain target requests, currently debugmsg are only supported for arm7_9 and cortex_m3.
2915 See libdcc in the contrib dir for more details.
2916 @itemize @bullet
2917 @item @b{target_request debugmsgs} <@var{enable}|@var{disable}|@var{charmsg}>
2918 @cindex target_request debugmsgs
2919 @*Enable/disable target debugmsgs requests. debugmsgs enable messages to be sent to the debugger while the target is running. @var{charmsg} receives messages if Linux kernel ``Kernel low-level debugging via EmbeddedICE DCC channel'' option is enabled.
2920 @end itemize
2921
2922 @node JTAG Commands
2923 @chapter JTAG Commands
2924 @cindex JTAG Commands
2925 Generally most people will not use the bulk of these commands. They
2926 are mostly used by the OpenOCD developers or those who need to
2927 directly manipulate the JTAG taps.
2928
2929 In general these commands control JTAG taps at a very low level. For
2930 example if you need to control a JTAG Route Controller (i.e.: the
2931 OMAP3530 on the Beagle Board has one) you might use these commands in
2932 a script or an event procedure.
2933 @section Commands
2934 @cindex Commands
2935 @itemize @bullet
2936 @item @b{scan_chain}
2937 @cindex scan_chain
2938 @*Print current scan chain configuration.
2939 @item @b{jtag_reset} <@var{trst}> <@var{srst}>
2940 @cindex jtag_reset
2941 @*Toggle reset lines.
2942 @item @b{endstate} <@var{tap_state}>
2943 @cindex endstate
2944 @*Finish JTAG operations in <@var{tap_state}>.
2945 @item @b{runtest} <@var{num_cycles}>
2946 @cindex runtest
2947 @*Move to Run-Test/Idle, and execute <@var{num_cycles}>
2948 @item @b{statemove} [@var{tap_state}]
2949 @cindex statemove
2950 @*Move to current endstate or [@var{tap_state}]
2951 @item @b{irscan} <@var{device}> <@var{instr}> [@var{dev2}] [@var{instr2}] ...
2952 @cindex irscan
2953 @*Execute IR scan <@var{device}> <@var{instr}> [@var{dev2}] [@var{instr2}] ...
2954 @item @b{drscan} <@var{device}> [@var{dev2}] [@var{var2}] ...
2955 @cindex drscan
2956 @*Execute DR scan <@var{device}> [@var{dev2}] [@var{var2}] ...
2957 @item @b{verify_ircapture} <@option{enable}|@option{disable}>
2958 @cindex verify_ircapture
2959 @*Verify value captured during Capture-IR. Default is enabled.
2960 @item @b{var} <@var{name}> [@var{num_fields}|@var{del}] [@var{size1}] ...
2961 @cindex var
2962 @*Allocate, display or delete variable <@var{name}> [@var{num_fields}|@var{del}] [@var{size1}] ...
2963 @item @b{field} <@var{var}> <@var{field}> [@var{value}|@var{flip}]
2964 @cindex field
2965 Display/modify variable field <@var{var}> <@var{field}> [@var{value}|@var{flip}].
2966 @end itemize
2967
2968 @section Tap states
2969 @cindex Tap states
2970 Available tap_states are:
2971 @itemize @bullet
2972 @item @b{RESET}
2973 @cindex RESET
2974 @item @b{IDLE}
2975 @cindex IDLE
2976 @item @b{DRSELECT}
2977 @cindex DRSELECT
2978 @item @b{DRCAPTURE}
2979 @cindex DRCAPTURE
2980 @item @b{DRSHIFT}
2981 @cindex DRSHIFT
2982 @item @b{DREXIT1}
2983 @cindex DREXIT1
2984 @item @b{DRPAUSE}
2985 @cindex DRPAUSE
2986 @item @b{DREXIT2}
2987 @cindex DREXIT2
2988 @item @b{DRUPDATE}
2989 @cindex DRUPDATE
2990 @item @b{IRSELECT}
2991 @cindex IRSELECT
2992 @item @b{IRCAPTURE}
2993 @cindex IRCAPTURE
2994 @item @b{IRSHIFT}
2995 @cindex IRSHIFT
2996 @item @b{IREXIT1}
2997 @cindex IREXIT1
2998 @item @b{IRPAUSE}
2999 @cindex IRPAUSE
3000 @item @b{IREXIT2}
3001 @cindex IREXIT2
3002 @item @b{IRUPDATE}
3003 @cindex IRUPDATE
3004 @end itemize
3005
3006
3007 @node TFTP
3008 @chapter TFTP
3009 @cindex TFTP
3010 If OpenOCD runs on an embedded host(as ZY1000 does), then TFTP can
3011 be used to access files on PCs (either the developer's PC or some other PC).
3012
3013 The way this works on the ZY1000 is to prefix a filename by
3014 "/tftp/ip/" and append the TFTP path on the TFTP
3015 server (tftpd). E.g. "load_image /tftp/10.0.0.96/c:\temp\abc.elf" will
3016 load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
3017 if the file was hosted on the embedded host.
3018
3019 In order to achieve decent performance, you must choose a TFTP server
3020 that supports a packet size bigger than the default packet size (512 bytes). There
3021 are numerous TFTP servers out there (free and commercial) and you will have to do
3022 a bit of googling to find something that fits your requirements.
3023
3024 @node Sample Scripts
3025 @chapter Sample Scripts
3026 @cindex scripts
3027
3028 This page shows how to use the Target Library.
3029
3030 The configuration script can be divided into the following sections:
3031 @itemize @bullet
3032 @item Daemon configuration
3033 @item Interface
3034 @item JTAG scan chain
3035 @item Target configuration
3036 @item Flash configuration
3037 @end itemize
3038
3039 Detailed information about each section can be found at OpenOCD configuration.
3040
3041 @section AT91R40008 example
3042 @cindex AT91R40008 example
3043 To start OpenOCD with a target script for the AT91R40008 CPU and reset
3044 the CPU upon startup of the OpenOCD daemon.
3045 @example
3046 openocd -f interface/parport.cfg -f target/at91r40008.cfg -c init -c reset
3047 @end example
3048
3049
3050 @node GDB and OpenOCD
3051 @chapter GDB and OpenOCD
3052 @cindex GDB and OpenOCD
3053 OpenOCD complies with the remote gdbserver protocol, and as such can be used
3054 to debug remote targets.
3055
3056 @section Connecting to GDB
3057 @cindex Connecting to GDB
3058 @anchor{Connecting to GDB}
3059 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
3060 instance GDB 6.3 has a known bug that produces bogus memory access
3061 errors, which has since been fixed: look up 1836 in
3062 @url{http://sourceware.org/cgi-bin/gnatsweb.pl?database=gdb}
3063
3064 @*OpenOCD can communicate with GDB in two ways:
3065 @enumerate
3066 @item
3067 A socket (TCP/IP) connection is typically started as follows:
3068 @example
3069 target remote localhost:3333
3070 @end example
3071 This would cause GDB to connect to the gdbserver on the local pc using port 3333.
3072 @item
3073 A pipe connection is typically started as follows:
3074 @example
3075 target remote | openocd --pipe
3076 @end example
3077 This would cause GDB to run OpenOCD and communicate using pipes (stdin/stdout).
3078 Using this method has the advantage of GDB starting/stopping OpenOCD for the debug
3079 session.
3080 @end enumerate
3081
3082 @*To see a list of available OpenOCD commands type @option{monitor help} on the
3083 GDB command line.
3084
3085 OpenOCD supports the gdb @option{qSupported} packet, this enables information
3086 to be sent by the GDB remote server (i.e. OpenOCD) to GDB. Typical information includes
3087 packet size and the device's memory map.
3088
3089 Previous versions of OpenOCD required the following GDB options to increase
3090 the packet size and speed up GDB communication:
3091 @example
3092 set remote memory-write-packet-size 1024
3093 set remote memory-write-packet-size fixed
3094 set remote memory-read-packet-size 1024
3095 set remote memory-read-packet-size fixed
3096 @end example
3097 This is now handled in the @option{qSupported} PacketSize and should not be required.
3098
3099 @section Programming using GDB
3100 @cindex Programming using GDB
3101
3102 By default the target memory map is sent to GDB. This can be disabled by
3103 the following OpenOCD configuration option:
3104 @example
3105 gdb_memory_map disable
3106 @end example
3107 For this to function correctly a valid flash configuration must also be set
3108 in OpenOCD. For faster performance you should also configure a valid
3109 working area.
3110
3111 Informing GDB of the memory map of the target will enable GDB to protect any
3112 flash areas of the target and use hardware breakpoints by default. This means
3113 that the OpenOCD option @option{gdb_breakpoint_override} is not required when
3114 using a memory map. @xref{gdb_breakpoint_override}.
3115
3116 To view the configured memory map in GDB, use the GDB command @option{info mem}
3117 All other unassigned addresses within GDB are treated as RAM.
3118
3119 GDB 6.8 and higher set any memory area not in the memory map as inaccessible.
3120 This can be changed to the old behaviour by using the following GDB command
3121 @example
3122 set mem inaccessible-by-default off
3123 @end example
3124
3125 If @option{gdb_flash_program enable} is also used, GDB will be able to
3126 program any flash memory using the vFlash interface.
3127
3128 GDB will look at the target memory map when a load command is given, if any
3129 areas to be programmed lie within the target flash area the vFlash packets
3130 will be used.
3131
3132 If the target needs configuring before GDB programming, an event
3133 script can be executed:
3134 @example
3135 $_TARGETNAME configure -event EVENTNAME BODY
3136 @end example
3137
3138 To verify any flash programming the GDB command @option{compare-sections}
3139 can be used.
3140
3141 @node Tcl Scripting API
3142 @chapter Tcl Scripting API
3143 @cindex Tcl Scripting API
3144 @cindex Tcl scripts
3145 @section API rules
3146
3147 The commands are stateless. E.g. the telnet command line has a concept
3148 of currently active target, the Tcl API proc's take this sort of state
3149 information as an argument to each proc.
3150
3151 There are three main types of return values: single value, name value
3152 pair list and lists.
3153
3154 Name value pair. The proc 'foo' below returns a name/value pair
3155 list.
3156
3157 @verbatim
3158
3159 > set foo(me) Duane
3160 > set foo(you) Oyvind
3161 > set foo(mouse) Micky
3162 > set foo(duck) Donald
3163
3164 If one does this:
3165
3166 > set foo
3167
3168 The result is:
3169
3170 me Duane you Oyvind mouse Micky duck Donald
3171
3172 Thus, to get the names of the associative array is easy:
3173
3174 foreach { name value } [set foo] {
3175 puts "Name: $name, Value: $value"
3176 }
3177 @end verbatim
3178
3179 Lists returned must be relatively small. Otherwise a range
3180 should be passed in to the proc in question.
3181
3182 @section Internal low-level Commands
3183
3184 By low-level, the intent is a human would not directly use these commands.
3185
3186 Low-level commands are (should be) prefixed with "openocd_", e.g. openocd_flash_banks
3187 is the low level API upon which "flash banks" is implemented.
3188
3189 @itemize @bullet
3190 @item @b{ocd_mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
3191
3192 Read memory and return as a Tcl array for script processing
3193 @item @b{ocd_array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
3194
3195 Convert a Tcl array to memory locations and write the values
3196 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
3197
3198 Return information about the flash banks
3199 @end itemize
3200
3201 OpenOCD commands can consist of two words, e.g. "flash banks". The
3202 startup.tcl "unknown" proc will translate this into a Tcl proc
3203 called "flash_banks".
3204
3205 @section OpenOCD specific Global Variables
3206
3207 @subsection HostOS
3208
3209 Real Tcl has ::tcl_platform(), and platform::identify, and many other
3210 variables. JimTCL, as implemented in OpenOCD creates $HostOS which
3211 holds one of the following values:
3212
3213 @itemize @bullet
3214 @item @b{winxx} Built using Microsoft Visual Studio
3215 @item @b{linux} Linux is the underlying operating sytem
3216 @item @b{darwin} Darwin (mac-os) is the underlying operating sytem.
3217 @item @b{cygwin} Running under Cygwin
3218 @item @b{mingw32} Running under MingW32
3219 @item @b{other} Unknown, none of the above.
3220 @end itemize
3221
3222 Note: 'winxx' was choosen because today (March-2009) no distinction is made between Win32 and Win64.
3223
3224 @node Upgrading
3225 @chapter Deprecated/Removed Commands
3226 @cindex Deprecated/Removed Commands
3227 Certain OpenOCD commands have been deprecated/removed during the various revisions.
3228
3229 @itemize @bullet
3230 @item @b{arm7_9 fast_writes}
3231 @cindex arm7_9 fast_writes
3232 @*use @option{arm7_9 fast_memory_access} command with same args. @xref{arm7_9 fast_memory_access}.
3233 @item @b{arm7_9 force_hw_bkpts}
3234 @cindex arm7_9 force_hw_bkpts
3235 @*Use @option{gdb_breakpoint_override} instead. Note that GDB will use hardware breakpoints
3236 for flash if the GDB memory map has been set up(default when flash is declared in
3237 target configuration). @xref{gdb_breakpoint_override}.
3238 @item @b{arm7_9 sw_bkpts}
3239 @cindex arm7_9 sw_bkpts
3240 @*On by default. See also @option{gdb_breakpoint_override}. @xref{gdb_breakpoint_override}.
3241 @item @b{daemon_startup}
3242 @cindex daemon_startup
3243 @*this config option has been removed, simply adding @option{init} and @option{reset halt} to
3244 the end of your config script will give the same behaviour as using @option{daemon_startup reset}
3245 and @option{target cortex_m3 little reset_halt 0}.
3246 @item @b{dump_binary}
3247 @cindex dump_binary
3248 @*use @option{dump_image} command with same args. @xref{dump_image}.
3249 @item @b{flash erase}
3250 @cindex flash erase
3251 @*use @option{flash erase_sector} command with same args. @xref{flash erase_sector}.
3252 @item @b{flash write}
3253 @cindex flash write
3254 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
3255 @item @b{flash write_binary}
3256 @cindex flash write_binary
3257 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
3258 @item @b{flash auto_erase}
3259 @cindex flash auto_erase
3260 @*use @option{flash write_image} command passing @option{erase} as the first parameter. @xref{flash write_image}.
3261 @item @b{load_binary}
3262 @cindex load_binary
3263 @*use @option{load_image} command with same args. @xref{load_image}.
3264 @item @b{run_and_halt_time}
3265 @cindex run_and_halt_time
3266 @*This command has been removed for simpler reset behaviour, it can be simulated with the
3267 following commands:
3268 @smallexample
3269 reset run
3270 sleep 100
3271 halt
3272 @end smallexample
3273 @item @b{target} <@var{type}> <@var{endian}> <@var{jtag-position}>
3274 @cindex target
3275 @*use the create subcommand of @option{target}.
3276 @item @b{target_script} <@var{target#}> <@var{eventname}> <@var{scriptname}>
3277 @cindex target_script
3278 @*use <@var{target_name}> configure -event <@var{eventname}> "script <@var{scriptname}>"
3279 @item @b{working_area}
3280 @cindex working_area
3281 @*use the @option{configure} subcommand of @option{target} to set the work-area-virt, work-area-phy, work-area-size, and work-area-backup properties of the target.
3282 @end itemize
3283
3284 @node FAQ
3285 @chapter FAQ
3286 @cindex faq
3287 @enumerate
3288 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
3289 @cindex RTCK
3290 @cindex adaptive clocking
3291 @*
3292
3293 In digital circuit design it is often refered to as ``clock
3294 synchronisation'' the JTAG interface uses one clock (TCK or TCLK)
3295 operating at some speed, your target is operating at another. The two
3296 clocks are not synchronised, they are ``asynchronous''
3297
3298 In order for the two to work together they must be synchronised. Otherwise
3299 the two systems will get out of sync with each other and nothing will
3300 work. There are 2 basic options:
3301 @enumerate
3302 @item
3303 Use a special circuit.
3304 @item
3305 One clock must be some multiple slower than the other.
3306 @end enumerate
3307
3308 @b{Does this really matter?} For some chips and some situations, this
3309 is a non-issue (i.e.: A 500MHz ARM926) but for others - for example some
3310 Atmel SAM7 and SAM9 chips start operation from reset at 32kHz -
3311 program/enable the oscillators and eventually the main clock. It is in
3312 those critical times you must slow the JTAG clock to sometimes 1 to
3313 4kHz.
3314
3315 Imagine debugging a 500MHz ARM926 hand held battery powered device
3316 that ``deep sleeps'' at 32kHz between every keystroke. It can be
3317 painful.
3318
3319 @b{Solution #1 - A special circuit}
3320
3321 In order to make use of this, your JTAG dongle must support the RTCK
3322 feature. Not all dongles support this - keep reading!
3323
3324 The RTCK signal often found in some ARM chips is used to help with
3325 this problem. ARM has a good description of the problem described at
3326 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
3327 28/nov/2008]. Link title: ``How does the JTAG synchronisation logic
3328 work? / how does adaptive clocking work?''.
3329
3330 The nice thing about adaptive clocking is that ``battery powered hand
3331 held device example'' - the adaptiveness works perfectly all the
3332 time. One can set a break point or halt the system in the deep power
3333 down code, slow step out until the system speeds up.
3334
3335 @b{Solution #2 - Always works - but may be slower}
3336
3337 Often this is a perfectly acceptable solution.
3338
3339 In most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
3340 the target clock speed. But what that ``magic division'' is varies
3341 depending on the chips on your board. @b{ARM rule of thumb} Most ARM
3342 based systems require an 8:1 division. @b{Xilinx rule of thumb} is
3343 1/12 the clock speed.
3344
3345 Note: Many FTDI2232C based JTAG dongles are limited to 6MHz.
3346
3347 You can still debug the 'low power' situations - you just need to
3348 manually adjust the clock speed at every step. While painful and
3349 tedious, it is not always practical.
3350
3351 It is however easy to ``code your way around it'' - i.e.: Cheat a little,
3352 have a special debug mode in your application that does a ``high power
3353 sleep''. If you are careful - 98% of your problems can be debugged
3354 this way.
3355
3356 To set the JTAG frequency use the command:
3357
3358 @example
3359 # Example: 1.234MHz
3360 jtag_khz 1234
3361 @end example
3362
3363
3364 @item @b{Win32 Pathnames} Why don't backslashes work in Windows paths?
3365
3366 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
3367 around Windows filenames.
3368
3369 @example
3370 > echo \a
3371
3372 > echo @{\a@}
3373 \a
3374 > echo "\a"
3375
3376 >
3377 @end example
3378
3379
3380 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
3381
3382 Make sure you have Cygwin installed, or at least a version of OpenOCD that
3383 claims to come with all the necessary DLLs. When using Cygwin, try launching
3384 OpenOCD from the Cygwin shell.
3385
3386 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a frontend like Insight or
3387 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
3388 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
3389
3390 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
3391 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720T or ARM920T,
3392 software breakpoints consume one of the two available hardware breakpoints.
3393
3394 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails at random.
3395
3396 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
3397 clock at the time you're programming the flash. If you've specified the crystal's
3398 frequency, make sure the PLL is disabled. If you've specified the full core speed
3399 (e.g. 60MHz), make sure the PLL is enabled.
3400
3401 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
3402 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
3403 out while waiting for end of scan, rtck was disabled".
3404
3405 Make sure your PC's parallel port operates in EPP mode. You might have to try several
3406 settings in your PC BIOS (ECP, EPP, and different versions of those).
3407
3408 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
3409 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
3410 memory read caused data abort".
3411
3412 The errors are non-fatal, and are the result of GDB trying to trace stack frames
3413 beyond the last valid frame. It might be possible to prevent this by setting up
3414 a proper "initial" stack frame, if you happen to know what exactly has to
3415 be done, feel free to add this here.
3416
3417 @b{Simple:} In your startup code - push 8 registers of zeros onto the
3418 stack before calling main(). What GDB is doing is ``climbing'' the run
3419 time stack by reading various values on the stack using the standard
3420 call frame for the target. GDB keeps going - until one of 2 things
3421 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
3422 stackframes have been processed. By pushing zeros on the stack, GDB
3423 gracefully stops.
3424
3425 @b{Debugging Interrupt Service Routines} - In your ISR before you call
3426 your C code, do the same - artifically push some zeros onto the stack,
3427 remember to pop them off when the ISR is done.
3428
3429 @b{Also note:} If you have a multi-threaded operating system, they
3430 often do not @b{in the intrest of saving memory} waste these few
3431 bytes. Painful...
3432
3433
3434 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
3435 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
3436
3437 This warning doesn't indicate any serious problem, as long as you don't want to
3438 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
3439 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
3440 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
3441 independently. With this setup, it's not possible to halt the core right out of
3442 reset, everything else should work fine.
3443
3444 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
3445 toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
3446 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
3447 quit with an error message. Is there a stability issue with OpenOCD?
3448
3449 No, this is not a stability issue concerning OpenOCD. Most users have solved
3450 this issue by simply using a self-powered USB hub, which they connect their
3451 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
3452 supply stable enough for the Amontec JTAGkey to be operated.
3453
3454 @b{Laptops running on battery have this problem too...}
3455
3456 @item @b{USB Power} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
3457 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
3458 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
3459 What does that mean and what might be the reason for this?
3460
3461 First of all, the reason might be the USB power supply. Try using a self-powered
3462 hub instead of a direct connection to your computer. Secondly, the error code 4
3463 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
3464 chip ran into some sort of error - this points us to a USB problem.
3465
3466 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
3467 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
3468 What does that mean and what might be the reason for this?
3469
3470 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
3471 has closed the connection to OpenOCD. This might be a GDB issue.
3472
3473 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
3474 are described, there is a parameter for specifying the clock frequency
3475 for LPC2000 internal flash devices (e.g. @option{flash bank lpc2000
3476 0x0 0x40000 0 0 0 lpc2000_v1 14746 calc_checksum}), which must be
3477 specified in kilohertz. However, I do have a quartz crystal of a
3478 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
3479 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
3480 clock frequency?
3481
3482 No. The clock frequency specified here must be given as an integral number.
3483 However, this clock frequency is used by the In-Application-Programming (IAP)
3484 routines of the LPC2000 family only, which seems to be very tolerant concerning
3485 the given clock frequency, so a slight difference between the specified clock
3486 frequency and the actual clock frequency will not cause any trouble.
3487
3488 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
3489
3490 Well, yes and no. Commands can be given in arbitrary order, yet the
3491 devices listed for the JTAG scan chain must be given in the right
3492 order (jtag newdevice), with the device closest to the TDO-Pin being
3493 listed first. In general, whenever objects of the same type exist
3494 which require an index number, then these objects must be given in the
3495 right order (jtag newtap, targets and flash banks - a target
3496 references a jtag newtap and a flash bank references a target).
3497
3498 You can use the ``scan_chain'' command to verify and display the tap order.
3499
3500 @item @b{JTAG Tap Order} JTAG tap order - command order
3501
3502 Many newer devices have multiple JTAG taps. For example: ST
3503 Microsystems STM32 chips have two taps, a ``boundary scan tap'' and
3504 ``Cortex-M3'' tap. Example: The STM32 reference manual, Document ID:
3505 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
3506 connected to the boundary scan tap, which then connects to the
3507 Cortex-M3 tap, which then connects to the TDO pin.
3508
3509 Thus, the proper order for the STM32 chip is: (1) The Cortex-M3, then
3510 (2) The boundary scan tap. If your board includes an additional JTAG
3511 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
3512 place it before or after the STM32 chip in the chain. For example:
3513
3514 @itemize @bullet
3515 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
3516 @item STM32 BS TDO (output) -> STM32 Cortex-M3 TDI (input)
3517 @item STM32 Cortex-M3 TDO (output) -> SM32 TDO Pin
3518 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
3519 @item Xilinx TDO Pin -> OpenOCD TDO (input)
3520 @end itemize
3521
3522 The ``jtag device'' commands would thus be in the order shown below. Note:
3523
3524 @itemize @bullet
3525 @item jtag newtap Xilinx tap -irlen ...
3526 @item jtag newtap stm32 cpu -irlen ...
3527 @item jtag newtap stm32 bs -irlen ...
3528 @item # Create the debug target and say where it is
3529 @item target create stm32.cpu -chain-position stm32.cpu ...
3530 @end itemize
3531
3532
3533 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
3534 log file, I can see these error messages: Error: arm7_9_common.c:561
3535 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
3536
3537 TODO.
3538
3539 @end enumerate
3540
3541 @node Tcl Crash Course
3542 @chapter Tcl Crash Course
3543 @cindex Tcl
3544
3545 Not everyone knows Tcl - this is not intended to be a replacement for
3546 learning Tcl, the intent of this chapter is to give you some idea of
3547 how the Tcl scripts work.
3548
3549 This chapter is written with two audiences in mind. (1) OpenOCD users
3550 who need to understand a bit more of how JIM-Tcl works so they can do
3551 something useful, and (2) those that want to add a new command to
3552 OpenOCD.
3553
3554 @section Tcl Rule #1
3555 There is a famous joke, it goes like this:
3556 @enumerate
3557 @item Rule #1: The wife is always correct
3558 @item Rule #2: If you think otherwise, See Rule #1
3559 @end enumerate
3560
3561 The Tcl equal is this:
3562
3563 @enumerate
3564 @item Rule #1: Everything is a string
3565 @item Rule #2: If you think otherwise, See Rule #1
3566 @end enumerate
3567
3568 As in the famous joke, the consequences of Rule #1 are profound. Once
3569 you understand Rule #1, you will understand Tcl.
3570
3571 @section Tcl Rule #1b
3572 There is a second pair of rules.
3573 @enumerate
3574 @item Rule #1: Control flow does not exist. Only commands
3575 @* For example: the classic FOR loop or IF statement is not a control
3576 flow item, they are commands, there is no such thing as control flow
3577 in Tcl.
3578 @item Rule #2: If you think otherwise, See Rule #1
3579 @* Actually what happens is this: There are commands that by
3580 convention, act like control flow key words in other languages. One of
3581 those commands is the word ``for'', another command is ``if''.
3582 @end enumerate
3583
3584 @section Per Rule #1 - All Results are strings
3585 Every Tcl command results in a string. The word ``result'' is used
3586 deliberatly. No result is just an empty string. Remember: @i{Rule #1 -
3587 Everything is a string}
3588
3589 @section Tcl Quoting Operators
3590 In life of a Tcl script, there are two important periods of time, the
3591 difference is subtle.
3592 @enumerate
3593 @item Parse Time
3594 @item Evaluation Time
3595 @end enumerate
3596
3597 The two key items here are how ``quoted things'' work in Tcl. Tcl has
3598 three primary quoting constructs, the [square-brackets] the
3599 @{curly-braces@} and ``double-quotes''
3600
3601 By now you should know $VARIABLES always start with a $DOLLAR
3602 sign. BTW: To set a variable, you actually use the command ``set'', as
3603 in ``set VARNAME VALUE'' much like the ancient BASIC langauge ``let x
3604 = 1'' statement, but without the equal sign.
3605
3606 @itemize @bullet
3607 @item @b{[square-brackets]}
3608 @* @b{[square-brackets]} are command substitutions. It operates much
3609 like Unix Shell `back-ticks`. The result of a [square-bracket]
3610 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
3611 string}. These two statements are roughly identical:
3612 @example
3613 # bash example
3614 X=`date`
3615 echo "The Date is: $X"
3616 # Tcl example
3617 set X [date]
3618 puts "The Date is: $X"
3619 @end example
3620 @item @b{``double-quoted-things''}
3621 @* @b{``double-quoted-things''} are just simply quoted
3622 text. $VARIABLES and [square-brackets] are expanded in place - the
3623 result however is exactly 1 string. @i{Remember Rule #1 - Everything
3624 is a string}
3625 @example
3626 set x "Dinner"
3627 puts "It is now \"[date]\", $x is in 1 hour"
3628 @end example
3629 @item @b{@{Curly-Braces@}}
3630 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
3631 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
3632 'single-quote' operators in BASH shell scripts, with the added
3633 feature: @{curly-braces@} can be nested, single quotes can not. @{@{@{this is
3634 nested 3 times@}@}@} NOTE: [date] is perhaps a bad example, as of
3635 28/nov/2008, Jim/OpenOCD does not have a date command.
3636 @end itemize
3637
3638 @section Consequences of Rule 1/2/3/4
3639
3640 The consequences of Rule 1 are profound.
3641
3642 @subsection Tokenisation & Execution.
3643
3644 Of course, whitespace, blank lines and #comment lines are handled in
3645 the normal way.
3646
3647 As a script is parsed, each (multi) line in the script file is
3648 tokenised and according to the quoting rules. After tokenisation, that
3649 line is immedatly executed.
3650
3651 Multi line statements end with one or more ``still-open''
3652 @{curly-braces@} which - eventually - closes a few lines later.
3653
3654 @subsection Command Execution
3655
3656 Remember earlier: There are no ``control flow''
3657 statements in Tcl. Instead there are COMMANDS that simply act like
3658 control flow operators.
3659
3660 Commands are executed like this:
3661
3662 @enumerate
3663 @item Parse the next line into (argc) and (argv[]).
3664 @item Look up (argv[0]) in a table and call its function.
3665 @item Repeat until End Of File.
3666 @end enumerate
3667
3668 It sort of works like this:
3669 @example
3670 for(;;)@{
3671 ReadAndParse( &argc, &argv );
3672
3673 cmdPtr = LookupCommand( argv[0] );
3674
3675 (*cmdPtr->Execute)( argc, argv );
3676 @}
3677 @end example
3678
3679 When the command ``proc'' is parsed (which creates a procedure
3680 function) it gets 3 parameters on the command line. @b{1} the name of
3681 the proc (function), @b{2} the list of parameters, and @b{3} the body
3682 of the function. Not the choice of words: LIST and BODY. The PROC
3683 command stores these items in a table somewhere so it can be found by
3684 ``LookupCommand()''
3685
3686 @subsection The FOR command
3687
3688 The most interesting command to look at is the FOR command. In Tcl,
3689 the FOR command is normally implemented in C. Remember, FOR is a
3690 command just like any other command.
3691
3692 When the ascii text containing the FOR command is parsed, the parser
3693 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
3694 are:
3695
3696 @enumerate 0
3697 @item The ascii text 'for'
3698 @item The start text
3699 @item The test expression
3700 @item The next text
3701 @item The body text
3702 @end enumerate
3703
3704 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
3705 Remember @i{Rule #1 - Everything is a string.} The key point is this:
3706 Often many of those parameters are in @{curly-braces@} - thus the
3707 variables inside are not expanded or replaced until later.
3708
3709 Remember that every Tcl command looks like the classic ``main( argc,
3710 argv )'' function in C. In JimTCL - they actually look like this:
3711
3712 @example
3713 int
3714 MyCommand( Jim_Interp *interp,
3715 int *argc,
3716 Jim_Obj * const *argvs );
3717 @end example
3718
3719 Real Tcl is nearly identical. Although the newer versions have
3720 introduced a byte-code parser and intepreter, but at the core, it
3721 still operates in the same basic way.
3722
3723 @subsection FOR command implementation
3724
3725 To understand Tcl it is perhaps most helpful to see the FOR
3726 command. Remember, it is a COMMAND not a control flow structure.
3727
3728 In Tcl there are two underlying C helper functions.
3729
3730 Remember Rule #1 - You are a string.
3731
3732 The @b{first} helper parses and executes commands found in an ascii
3733 string. Commands can be seperated by semicolons, or newlines. While
3734 parsing, variables are expanded via the quoting rules.
3735
3736 The @b{second} helper evaluates an ascii string as a numerical
3737 expression and returns a value.
3738
3739 Here is an example of how the @b{FOR} command could be
3740 implemented. The pseudo code below does not show error handling.
3741 @example
3742 void Execute_AsciiString( void *interp, const char *string );
3743
3744 int Evaluate_AsciiExpression( void *interp, const char *string );
3745
3746 int
3747 MyForCommand( void *interp,
3748 int argc,
3749 char **argv )
3750 @{
3751 if( argc != 5 )@{
3752 SetResult( interp, "WRONG number of parameters");
3753 return ERROR;
3754 @}
3755
3756 // argv[0] = the ascii string just like C
3757
3758 // Execute the start statement.
3759 Execute_AsciiString( interp, argv[1] );
3760
3761 // Top of loop test
3762 for(;;)@{
3763 i = Evaluate_AsciiExpression(interp, argv[2]);
3764 if( i == 0 )
3765 break;
3766
3767 // Execute the body
3768 Execute_AsciiString( interp, argv[3] );
3769
3770 // Execute the LOOP part
3771 Execute_AsciiString( interp, argv[4] );
3772 @}
3773
3774 // Return no error
3775 SetResult( interp, "" );
3776 return SUCCESS;
3777 @}
3778 @end example
3779
3780 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
3781 in the same basic way.
3782
3783 @section OpenOCD Tcl Usage
3784
3785 @subsection source and find commands
3786 @b{Where:} In many configuration files
3787 @* Example: @b{ source [find FILENAME] }
3788 @*Remember the parsing rules
3789 @enumerate
3790 @item The FIND command is in square brackets.
3791 @* The FIND command is executed with the parameter FILENAME. It should
3792 find the full path to the named file. The RESULT is a string, which is
3793 substituted on the orginal command line.
3794 @item The command source is executed with the resulting filename.
3795 @* SOURCE reads a file and executes as a script.
3796 @end enumerate
3797 @subsection format command
3798 @b{Where:} Generally occurs in numerous places.
3799 @* Tcl has no command like @b{printf()}, instead it has @b{format}, which is really more like
3800 @b{sprintf()}.
3801 @b{Example}
3802 @example
3803 set x 6
3804 set y 7
3805 puts [format "The answer: %d" [expr $x * $y]]
3806 @end example
3807 @enumerate
3808 @item The SET command creates 2 variables, X and Y.
3809 @item The double [nested] EXPR command performs math
3810 @* The EXPR command produces numerical result as a string.
3811 @* Refer to Rule #1
3812 @item The format command is executed, producing a single string
3813 @* Refer to Rule #1.
3814 @item The PUTS command outputs the text.
3815 @end enumerate
3816 @subsection Body or Inlined Text
3817 @b{Where:} Various TARGET scripts.
3818 @example
3819 #1 Good
3820 proc someproc @{@} @{
3821 ... multiple lines of stuff ...
3822 @}
3823 $_TARGETNAME configure -event FOO someproc
3824 #2 Good - no variables
3825 $_TARGETNAME confgure -event foo "this ; that;"
3826 #3 Good Curly Braces
3827 $_TARGETNAME configure -event FOO @{
3828 puts "Time: [date]"
3829 @}
3830 #4 DANGER DANGER DANGER
3831 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
3832 @end example
3833 @enumerate
3834 @item The $_TARGETNAME is an OpenOCD variable convention.
3835 @*@b{$_TARGETNAME} represents the last target created, the value changes
3836 each time a new target is created. Remember the parsing rules. When
3837 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
3838 the name of the target which happens to be a TARGET (object)
3839 command.
3840 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
3841 @*There are 4 examples:
3842 @enumerate
3843 @item The TCLBODY is a simple string that happens to be a proc name
3844 @item The TCLBODY is several simple commands seperated by semicolons
3845 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
3846 @item The TCLBODY is a string with variables that get expanded.
3847 @end enumerate
3848
3849 In the end, when the target event FOO occurs the TCLBODY is
3850 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
3851 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
3852
3853 Remember the parsing rules. In case #3, @{curly-braces@} mean the
3854 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
3855 and the text is evaluated. In case #4, they are replaced before the
3856 ``Target Object Command'' is executed. This occurs at the same time
3857 $_TARGETNAME is replaced. In case #4 the date will never
3858 change. @{BTW: [date] is perhaps a bad example, as of 28/nov/2008,
3859 Jim/OpenOCD does not have a date command@}
3860 @end enumerate
3861 @subsection Global Variables
3862 @b{Where:} You might discover this when writing your own procs @* In
3863 simple terms: Inside a PROC, if you need to access a global variable
3864 you must say so. See also ``upvar''. Example:
3865 @example
3866 proc myproc @{ @} @{
3867 set y 0 #Local variable Y
3868 global x #Global variable X
3869 puts [format "X=%d, Y=%d" $x $y]
3870 @}
3871 @end example
3872 @section Other Tcl Hacks
3873 @b{Dynamic variable creation}
3874 @example
3875 # Dynamically create a bunch of variables.
3876 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
3877 # Create var name
3878 set vn [format "BIT%d" $x]
3879 # Make it a global
3880 global $vn
3881 # Set it.
3882 set $vn [expr (1 << $x)]
3883 @}
3884 @end example
3885 @b{Dynamic proc/command creation}
3886 @example
3887 # One "X" function - 5 uart functions.
3888 foreach who @{A B C D E@}
3889 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
3890 @}
3891 @end example
3892
3893 @node Target Library
3894 @chapter Target Library
3895 @cindex Target Library
3896
3897 OpenOCD comes with a target configuration script library. These scripts can be
3898 used as-is or serve as a starting point.
3899
3900 The target library is published together with the OpenOCD executable and
3901 the path to the target library is in the OpenOCD script search path.
3902 Similarly there are example scripts for configuring the JTAG interface.
3903
3904 The command line below uses the example parport configuration script
3905 that ship with OpenOCD, then configures the str710.cfg target and
3906 finally issues the init and reset commands. The communication speed
3907 is set to 10kHz for reset and 8MHz for post reset.
3908
3909 @example
3910 openocd -f interface/parport.cfg -f target/str710.cfg -c "init" -c "reset"
3911 @end example
3912
3913 To list the target scripts available:
3914
3915 @example
3916 $ ls /usr/local/lib/openocd/target
3917
3918 arm7_fast.cfg lm3s6965.cfg pxa255.cfg stm32.cfg xba_revA3.cfg
3919 at91eb40a.cfg lpc2148.cfg pxa255_sst.cfg str710.cfg zy1000.cfg
3920 at91r40008.cfg lpc2294.cfg sam7s256.cfg str912.cfg
3921 at91sam9260.cfg nslu2.cfg sam7x256.cfg wi-9c.cfg
3922 @end example
3923
3924 @include fdl.texi
3925
3926 @node OpenOCD Index
3927 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
3928 @comment case issue with ``Index.html'' and ``index.html''
3929 @comment Occurs when creating ``--html --no-split'' output
3930 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
3931 @unnumbered OpenOCD Index
3932
3933 @printindex cp
3934
3935 @bye

Linking to existing account procedure

If you already have an account and want to add another login method you MUST first sign in with your existing account and then change URL to read https://review.openocd.org/login/?link to get to this page again but this time it'll work for linking. Thank you.

SSH host keys fingerprints

1024 SHA256:YKx8b7u5ZWdcbp7/4AeXNaqElP49m6QrwfXaqQGJAOk gerrit-code-review@openocd.zylin.com (DSA)
384 SHA256:jHIbSQa4REvwCFG4cq5LBlBLxmxSqelQPem/EXIrxjk gerrit-code-review@openocd.org (ECDSA)
521 SHA256:UAOPYkU9Fjtcao0Ul/Rrlnj/OsQvt+pgdYSZ4jOYdgs gerrit-code-review@openocd.org (ECDSA)
256 SHA256:A13M5QlnozFOvTllybRZH6vm7iSt0XLxbA48yfc2yfY gerrit-code-review@openocd.org (ECDSA)
256 SHA256:spYMBqEYoAOtK7yZBrcwE8ZpYt6b68Cfh9yEVetvbXg gerrit-code-review@openocd.org (ED25519)
+--[ED25519 256]--+
|=..              |
|+o..   .         |
|*.o   . .        |
|+B . . .         |
|Bo. = o S        |
|Oo.+ + =         |
|oB=.* = . o      |
| =+=.+   + E     |
|. .=o   . o      |
+----[SHA256]-----+
2048 SHA256:0Onrb7/PHjpo6iVZ7xQX2riKN83FJ3KGU0TvI0TaFG4 gerrit-code-review@openocd.zylin.com (RSA)